talitos.c 101.2 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-or-later
2 3 4
/*
 * talitos - Freescale Integrated Security Engine (SEC) device driver
 *
5
 * Copyright (c) 2008-2011 Freescale Semiconductor, Inc.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
 *
 * Scatterlist Crypto API glue code copied from files with the following:
 * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
 *
 * Crypto algorithm registration code copied from hifn driver:
 * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
 * All rights reserved.
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/mod_devicetable.h>
#include <linux/device.h>
#include <linux/interrupt.h>
#include <linux/crypto.h>
#include <linux/hw_random.h>
22 23
#include <linux/of_address.h>
#include <linux/of_irq.h>
24 25 26 27 28
#include <linux/of_platform.h>
#include <linux/dma-mapping.h>
#include <linux/io.h>
#include <linux/spinlock.h>
#include <linux/rtnetlink.h>
29
#include <linux/slab.h>
30 31 32

#include <crypto/algapi.h>
#include <crypto/aes.h>
33
#include <crypto/internal/des.h>
34
#include <crypto/sha.h>
35
#include <crypto/md5.h>
36
#include <crypto/internal/aead.h>
37
#include <crypto/authenc.h>
38
#include <crypto/skcipher.h>
39 40
#include <crypto/hash.h>
#include <crypto/internal/hash.h>
41
#include <crypto/scatterwalk.h>
42 43 44

#include "talitos.h"

45
static void to_talitos_ptr(struct talitos_ptr *ptr, dma_addr_t dma_addr,
46
			   unsigned int len, bool is_sec1)
47
{
48
	ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
49 50 51 52
	if (is_sec1) {
		ptr->len1 = cpu_to_be16(len);
	} else {
		ptr->len = cpu_to_be16(len);
53
		ptr->eptr = upper_32_bits(dma_addr);
54
	}
55 56
}

57 58 59 60
static void copy_talitos_ptr(struct talitos_ptr *dst_ptr,
			     struct talitos_ptr *src_ptr, bool is_sec1)
{
	dst_ptr->ptr = src_ptr->ptr;
61
	if (is_sec1) {
62
		dst_ptr->len1 = src_ptr->len1;
63
	} else {
64 65
		dst_ptr->len = src_ptr->len;
		dst_ptr->eptr = src_ptr->eptr;
66
	}
67 68
}

69 70
static unsigned short from_talitos_ptr_len(struct talitos_ptr *ptr,
					   bool is_sec1)
71
{
72 73 74 75
	if (is_sec1)
		return be16_to_cpu(ptr->len1);
	else
		return be16_to_cpu(ptr->len);
76 77
}

78 79
static void to_talitos_ptr_ext_set(struct talitos_ptr *ptr, u8 val,
				   bool is_sec1)
80
{
81
	if (!is_sec1)
82 83 84 85 86 87 88
		ptr->j_extent = val;
}

static void to_talitos_ptr_ext_or(struct talitos_ptr *ptr, u8 val, bool is_sec1)
{
	if (!is_sec1)
		ptr->j_extent |= val;
89 90
}

91 92 93
/*
 * map virtual single (contiguous) pointer to h/w descriptor pointer
 */
94 95 96 97 98 99 100 101 102 103 104 105 106
static void __map_single_talitos_ptr(struct device *dev,
				     struct talitos_ptr *ptr,
				     unsigned int len, void *data,
				     enum dma_data_direction dir,
				     unsigned long attrs)
{
	dma_addr_t dma_addr = dma_map_single_attrs(dev, data, len, dir, attrs);
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);

	to_talitos_ptr(ptr, dma_addr, len, is_sec1);
}

107
static void map_single_talitos_ptr(struct device *dev,
108
				   struct talitos_ptr *ptr,
109
				   unsigned int len, void *data,
110 111
				   enum dma_data_direction dir)
{
112 113
	__map_single_talitos_ptr(dev, ptr, len, data, dir, 0);
}
114

115 116 117 118 119 120 121
static void map_single_talitos_ptr_nosync(struct device *dev,
					  struct talitos_ptr *ptr,
					  unsigned int len, void *data,
					  enum dma_data_direction dir)
{
	__map_single_talitos_ptr(dev, ptr, len, data, dir,
				 DMA_ATTR_SKIP_CPU_SYNC);
122 123 124 125 126 127
}

/*
 * unmap bus single (contiguous) h/w descriptor pointer
 */
static void unmap_single_talitos_ptr(struct device *dev,
128
				     struct talitos_ptr *ptr,
129 130
				     enum dma_data_direction dir)
{
131 132 133
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);

134
	dma_unmap_single(dev, be32_to_cpu(ptr->ptr),
135
			 from_talitos_ptr_len(ptr, is_sec1), dir);
136 137 138 139 140 141
}

static int reset_channel(struct device *dev, int ch)
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	unsigned int timeout = TALITOS_TIMEOUT;
142
	bool is_sec1 = has_ftr_sec1(priv);
143

144 145 146
	if (is_sec1) {
		setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
			  TALITOS1_CCCR_LO_RESET);
147

148 149 150 151 152 153 154 155 156 157 158
		while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR_LO) &
			TALITOS1_CCCR_LO_RESET) && --timeout)
			cpu_relax();
	} else {
		setbits32(priv->chan[ch].reg + TALITOS_CCCR,
			  TALITOS2_CCCR_RESET);

		while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
			TALITOS2_CCCR_RESET) && --timeout)
			cpu_relax();
	}
159 160 161 162 163 164

	if (timeout == 0) {
		dev_err(dev, "failed to reset channel %d\n", ch);
		return -EIO;
	}

165
	/* set 36-bit addressing, done writeback enable and done IRQ enable */
166
	setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, TALITOS_CCCR_LO_EAE |
167
		  TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
168 169 170 171
	/* enable chaining descriptors */
	if (is_sec1)
		setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
			  TALITOS_CCCR_LO_NE);
172

173 174
	/* and ICCR writeback, if available */
	if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
175
		setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
176 177
		          TALITOS_CCCR_LO_IWSE);

178 179 180 181 182 183 184
	return 0;
}

static int reset_device(struct device *dev)
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	unsigned int timeout = TALITOS_TIMEOUT;
185 186
	bool is_sec1 = has_ftr_sec1(priv);
	u32 mcr = is_sec1 ? TALITOS1_MCR_SWR : TALITOS2_MCR_SWR;
187

188
	setbits32(priv->reg + TALITOS_MCR, mcr);
189

190
	while ((in_be32(priv->reg + TALITOS_MCR) & mcr)
191 192 193
	       && --timeout)
		cpu_relax();

194
	if (priv->irq[1]) {
195 196 197 198
		mcr = TALITOS_MCR_RCA1 | TALITOS_MCR_RCA3;
		setbits32(priv->reg + TALITOS_MCR, mcr);
	}

199 200 201 202 203 204 205 206 207 208 209 210 211 212 213
	if (timeout == 0) {
		dev_err(dev, "failed to reset device\n");
		return -EIO;
	}

	return 0;
}

/*
 * Reset and initialize the device
 */
static int init_device(struct device *dev)
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	int ch, err;
214
	bool is_sec1 = has_ftr_sec1(priv);
215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237

	/*
	 * Master reset
	 * errata documentation: warning: certain SEC interrupts
	 * are not fully cleared by writing the MCR:SWR bit,
	 * set bit twice to completely reset
	 */
	err = reset_device(dev);
	if (err)
		return err;

	err = reset_device(dev);
	if (err)
		return err;

	/* reset channels */
	for (ch = 0; ch < priv->num_channels; ch++) {
		err = reset_channel(dev, ch);
		if (err)
			return err;
	}

	/* enable channel done and error interrupts */
238 239 240 241 242 243 244 245 246
	if (is_sec1) {
		clrbits32(priv->reg + TALITOS_IMR, TALITOS1_IMR_INIT);
		clrbits32(priv->reg + TALITOS_IMR_LO, TALITOS1_IMR_LO_INIT);
		/* disable parity error check in DEU (erroneous? test vect.) */
		setbits32(priv->reg_deu + TALITOS_EUICR, TALITOS1_DEUICR_KPE);
	} else {
		setbits32(priv->reg + TALITOS_IMR, TALITOS2_IMR_INIT);
		setbits32(priv->reg + TALITOS_IMR_LO, TALITOS2_IMR_LO_INIT);
	}
247

248 249
	/* disable integrity check error interrupts (use writeback instead) */
	if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
250
		setbits32(priv->reg_mdeu + TALITOS_EUICR_LO,
251 252
		          TALITOS_MDEUICR_LO_ICE);

253 254 255 256 257 258
	return 0;
}

/**
 * talitos_submit - submits a descriptor to the device for processing
 * @dev:	the SEC device to be used
259
 * @ch:		the SEC device channel to be used
260 261 262 263 264 265 266 267
 * @desc:	the descriptor to be processed by the device
 * @callback:	whom to call when processing is complete
 * @context:	a handle for use by caller (optional)
 *
 * desc must contain valid dma-mapped (bus physical) address pointers.
 * callback must check err and feedback in descriptor header
 * for device processing status.
 */
268 269 270 271 272
static int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
			  void (*callback)(struct device *dev,
					   struct talitos_desc *desc,
					   void *context, int error),
			  void *context)
273 274 275
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	struct talitos_request *request;
276
	unsigned long flags;
277
	int head;
278
	bool is_sec1 = has_ftr_sec1(priv);
279

280
	spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
281

282
	if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
283
		/* h/w fifo is full */
284
		spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
285 286 287
		return -EAGAIN;
	}

288 289
	head = priv->chan[ch].head;
	request = &priv->chan[ch].fifo[head];
290

291
	/* map descriptor and save caller data */
292 293 294 295 296 297 298 299 300 301
	if (is_sec1) {
		desc->hdr1 = desc->hdr;
		request->dma_desc = dma_map_single(dev, &desc->hdr1,
						   TALITOS_DESC_SIZE,
						   DMA_BIDIRECTIONAL);
	} else {
		request->dma_desc = dma_map_single(dev, desc,
						   TALITOS_DESC_SIZE,
						   DMA_BIDIRECTIONAL);
	}
302 303 304 305
	request->callback = callback;
	request->context = context;

	/* increment fifo head */
306
	priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
307 308 309 310 311 312

	smp_wmb();
	request->desc = desc;

	/* GO! */
	wmb();
313 314 315
	out_be32(priv->chan[ch].reg + TALITOS_FF,
		 upper_32_bits(request->dma_desc));
	out_be32(priv->chan[ch].reg + TALITOS_FF_LO,
316
		 lower_32_bits(request->dma_desc));
317

318
	spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
319 320 321 322

	return -EINPROGRESS;
}

323 324 325 326 327 328 329 330 331 332 333 334 335 336
static __be32 get_request_hdr(struct talitos_request *request, bool is_sec1)
{
	struct talitos_edesc *edesc;

	if (!is_sec1)
		return request->desc->hdr;

	if (!request->desc->next_desc)
		return request->desc->hdr1;

	edesc = container_of(request->desc, struct talitos_edesc, desc);

	return ((struct talitos_desc *)(edesc->buf + edesc->dma_len))->hdr1;
}
337 338 339 340 341 342 343 344 345 346

/*
 * process what was done, notify callback of error if not
 */
static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	struct talitos_request *request, saved_req;
	unsigned long flags;
	int tail, status;
347
	bool is_sec1 = has_ftr_sec1(priv);
348

349
	spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
350

351 352
	tail = priv->chan[ch].tail;
	while (priv->chan[ch].fifo[tail].desc) {
353 354
		__be32 hdr;

355
		request = &priv->chan[ch].fifo[tail];
356 357 358

		/* descriptors with their done bits set don't get the error */
		rmb();
359
		hdr = get_request_hdr(request, is_sec1);
360 361

		if ((hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
362
			status = 0;
363
		else
364 365 366 367 368 369
			if (!error)
				break;
			else
				status = error;

		dma_unmap_single(dev, request->dma_desc,
370
				 TALITOS_DESC_SIZE,
371
				 DMA_BIDIRECTIONAL);
372 373 374 375 376 377 378 379 380 381 382

		/* copy entries so we can call callback outside lock */
		saved_req.desc = request->desc;
		saved_req.callback = request->callback;
		saved_req.context = request->context;

		/* release request entry in fifo */
		smp_wmb();
		request->desc = NULL;

		/* increment fifo tail */
383
		priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
384

385
		spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
386

387
		atomic_dec(&priv->chan[ch].submit_count);
388

389 390 391 392 393
		saved_req.callback(dev, saved_req.desc, saved_req.context,
				   status);
		/* channel may resume processing in single desc error case */
		if (error && !reset_ch && status == error)
			return;
394 395
		spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
		tail = priv->chan[ch].tail;
396 397
	}

398
	spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
399 400 401 402 403
}

/*
 * process completed requests for channels that have done status
 */
404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428
#define DEF_TALITOS1_DONE(name, ch_done_mask)				\
static void talitos1_done_##name(unsigned long data)			\
{									\
	struct device *dev = (struct device *)data;			\
	struct talitos_private *priv = dev_get_drvdata(dev);		\
	unsigned long flags;						\
									\
	if (ch_done_mask & 0x10000000)					\
		flush_channel(dev, 0, 0, 0);			\
	if (ch_done_mask & 0x40000000)					\
		flush_channel(dev, 1, 0, 0);			\
	if (ch_done_mask & 0x00010000)					\
		flush_channel(dev, 2, 0, 0);			\
	if (ch_done_mask & 0x00040000)					\
		flush_channel(dev, 3, 0, 0);			\
									\
	/* At this point, all completed channels have been processed */	\
	/* Unmask done interrupts for channels completed later on. */	\
	spin_lock_irqsave(&priv->reg_lock, flags);			\
	clrbits32(priv->reg + TALITOS_IMR, ch_done_mask);		\
	clrbits32(priv->reg + TALITOS_IMR_LO, TALITOS1_IMR_LO_INIT);	\
	spin_unlock_irqrestore(&priv->reg_lock, flags);			\
}

DEF_TALITOS1_DONE(4ch, TALITOS1_ISR_4CHDONE)
429
DEF_TALITOS1_DONE(ch0, TALITOS1_ISR_CH_0_DONE)
430 431 432

#define DEF_TALITOS2_DONE(name, ch_done_mask)				\
static void talitos2_done_##name(unsigned long data)			\
433 434 435
{									\
	struct device *dev = (struct device *)data;			\
	struct talitos_private *priv = dev_get_drvdata(dev);		\
436
	unsigned long flags;						\
437 438 439 440 441 442 443 444 445 446 447 448
									\
	if (ch_done_mask & 1)						\
		flush_channel(dev, 0, 0, 0);				\
	if (ch_done_mask & (1 << 2))					\
		flush_channel(dev, 1, 0, 0);				\
	if (ch_done_mask & (1 << 4))					\
		flush_channel(dev, 2, 0, 0);				\
	if (ch_done_mask & (1 << 6))					\
		flush_channel(dev, 3, 0, 0);				\
									\
	/* At this point, all completed channels have been processed */	\
	/* Unmask done interrupts for channels completed later on. */	\
449
	spin_lock_irqsave(&priv->reg_lock, flags);			\
450
	setbits32(priv->reg + TALITOS_IMR, ch_done_mask);		\
451
	setbits32(priv->reg + TALITOS_IMR_LO, TALITOS2_IMR_LO_INIT);	\
452
	spin_unlock_irqrestore(&priv->reg_lock, flags);			\
453
}
454 455

DEF_TALITOS2_DONE(4ch, TALITOS2_ISR_4CHDONE)
456
DEF_TALITOS2_DONE(ch0, TALITOS2_ISR_CH_0_DONE)
457 458
DEF_TALITOS2_DONE(ch0_2, TALITOS2_ISR_CH_0_2_DONE)
DEF_TALITOS2_DONE(ch1_3, TALITOS2_ISR_CH_1_3_DONE)
459 460 461 462

/*
 * locate current (offending) descriptor
 */
463
static u32 current_desc_hdr(struct device *dev, int ch)
464 465
{
	struct talitos_private *priv = dev_get_drvdata(dev);
466
	int tail, iter;
467 468
	dma_addr_t cur_desc;

469 470
	cur_desc = ((u64)in_be32(priv->chan[ch].reg + TALITOS_CDPR)) << 32;
	cur_desc |= in_be32(priv->chan[ch].reg + TALITOS_CDPR_LO);
471

472 473 474 475 476 477 478 479
	if (!cur_desc) {
		dev_err(dev, "CDPR is NULL, giving up search for offending descriptor\n");
		return 0;
	}

	tail = priv->chan[ch].tail;

	iter = tail;
480 481
	while (priv->chan[ch].fifo[iter].dma_desc != cur_desc &&
	       priv->chan[ch].fifo[iter].desc->next_desc != cur_desc) {
482 483
		iter = (iter + 1) & (priv->fifo_len - 1);
		if (iter == tail) {
484
			dev_err(dev, "couldn't locate current descriptor\n");
485
			return 0;
486 487 488
		}
	}

489 490 491 492 493 494 495 496
	if (priv->chan[ch].fifo[iter].desc->next_desc == cur_desc) {
		struct talitos_edesc *edesc;

		edesc = container_of(priv->chan[ch].fifo[iter].desc,
				     struct talitos_edesc, desc);
		return ((struct talitos_desc *)
			(edesc->buf + edesc->dma_len))->hdr;
	}
497

498
	return priv->chan[ch].fifo[iter].desc->hdr;
499 500 501 502 503
}

/*
 * user diagnostics; report root cause of error based on execution unit status
 */
504
static void report_eu_error(struct device *dev, int ch, u32 desc_hdr)
505 506 507 508
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	int i;

509
	if (!desc_hdr)
510
		desc_hdr = in_be32(priv->chan[ch].reg + TALITOS_DESCBUF);
511 512

	switch (desc_hdr & DESC_HDR_SEL0_MASK) {
513 514
	case DESC_HDR_SEL0_AFEU:
		dev_err(dev, "AFEUISR 0x%08x_%08x\n",
515 516
			in_be32(priv->reg_afeu + TALITOS_EUISR),
			in_be32(priv->reg_afeu + TALITOS_EUISR_LO));
517 518 519
		break;
	case DESC_HDR_SEL0_DEU:
		dev_err(dev, "DEUISR 0x%08x_%08x\n",
520 521
			in_be32(priv->reg_deu + TALITOS_EUISR),
			in_be32(priv->reg_deu + TALITOS_EUISR_LO));
522 523 524 525
		break;
	case DESC_HDR_SEL0_MDEUA:
	case DESC_HDR_SEL0_MDEUB:
		dev_err(dev, "MDEUISR 0x%08x_%08x\n",
526 527
			in_be32(priv->reg_mdeu + TALITOS_EUISR),
			in_be32(priv->reg_mdeu + TALITOS_EUISR_LO));
528 529 530
		break;
	case DESC_HDR_SEL0_RNG:
		dev_err(dev, "RNGUISR 0x%08x_%08x\n",
531 532
			in_be32(priv->reg_rngu + TALITOS_ISR),
			in_be32(priv->reg_rngu + TALITOS_ISR_LO));
533 534 535
		break;
	case DESC_HDR_SEL0_PKEU:
		dev_err(dev, "PKEUISR 0x%08x_%08x\n",
536 537
			in_be32(priv->reg_pkeu + TALITOS_EUISR),
			in_be32(priv->reg_pkeu + TALITOS_EUISR_LO));
538 539 540
		break;
	case DESC_HDR_SEL0_AESU:
		dev_err(dev, "AESUISR 0x%08x_%08x\n",
541 542
			in_be32(priv->reg_aesu + TALITOS_EUISR),
			in_be32(priv->reg_aesu + TALITOS_EUISR_LO));
543 544 545
		break;
	case DESC_HDR_SEL0_CRCU:
		dev_err(dev, "CRCUISR 0x%08x_%08x\n",
546 547
			in_be32(priv->reg_crcu + TALITOS_EUISR),
			in_be32(priv->reg_crcu + TALITOS_EUISR_LO));
548 549 550
		break;
	case DESC_HDR_SEL0_KEU:
		dev_err(dev, "KEUISR 0x%08x_%08x\n",
551 552
			in_be32(priv->reg_pkeu + TALITOS_EUISR),
			in_be32(priv->reg_pkeu + TALITOS_EUISR_LO));
553 554 555
		break;
	}

556
	switch (desc_hdr & DESC_HDR_SEL1_MASK) {
557 558 559
	case DESC_HDR_SEL1_MDEUA:
	case DESC_HDR_SEL1_MDEUB:
		dev_err(dev, "MDEUISR 0x%08x_%08x\n",
560 561
			in_be32(priv->reg_mdeu + TALITOS_EUISR),
			in_be32(priv->reg_mdeu + TALITOS_EUISR_LO));
562 563 564
		break;
	case DESC_HDR_SEL1_CRCU:
		dev_err(dev, "CRCUISR 0x%08x_%08x\n",
565 566
			in_be32(priv->reg_crcu + TALITOS_EUISR),
			in_be32(priv->reg_crcu + TALITOS_EUISR_LO));
567 568 569 570 571
		break;
	}

	for (i = 0; i < 8; i++)
		dev_err(dev, "DESCBUF 0x%08x_%08x\n",
572 573
			in_be32(priv->chan[ch].reg + TALITOS_DESCBUF + 8*i),
			in_be32(priv->chan[ch].reg + TALITOS_DESCBUF_LO + 8*i));
574 575 576 577 578
}

/*
 * recover from error interrupts
 */
579
static void talitos_error(struct device *dev, u32 isr, u32 isr_lo)
580 581 582
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	unsigned int timeout = TALITOS_TIMEOUT;
583
	int ch, error, reset_dev = 0;
584
	u32 v_lo;
585 586
	bool is_sec1 = has_ftr_sec1(priv);
	int reset_ch = is_sec1 ? 1 : 0; /* only SEC2 supports continuation */
587 588 589

	for (ch = 0; ch < priv->num_channels; ch++) {
		/* skip channels without errors */
590 591 592 593 594 595 596 597
		if (is_sec1) {
			/* bits 29, 31, 17, 19 */
			if (!(isr & (1 << (29 + (ch & 1) * 2 - (ch & 2) * 6))))
				continue;
		} else {
			if (!(isr & (1 << (ch * 2 + 1))))
				continue;
		}
598 599 600

		error = -EINVAL;

601
		v_lo = in_be32(priv->chan[ch].reg + TALITOS_CCPSR_LO);
602 603 604 605 606 607 608 609 610 611 612 613 614 615

		if (v_lo & TALITOS_CCPSR_LO_DOF) {
			dev_err(dev, "double fetch fifo overflow error\n");
			error = -EAGAIN;
			reset_ch = 1;
		}
		if (v_lo & TALITOS_CCPSR_LO_SOF) {
			/* h/w dropped descriptor */
			dev_err(dev, "single fetch fifo overflow error\n");
			error = -EAGAIN;
		}
		if (v_lo & TALITOS_CCPSR_LO_MDTE)
			dev_err(dev, "master data transfer error\n");
		if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
616
			dev_err(dev, is_sec1 ? "pointer not complete error\n"
617
					     : "s/g data length zero error\n");
618
		if (v_lo & TALITOS_CCPSR_LO_FPZ)
619 620
			dev_err(dev, is_sec1 ? "parity error\n"
					     : "fetch pointer zero error\n");
621 622 623
		if (v_lo & TALITOS_CCPSR_LO_IDH)
			dev_err(dev, "illegal descriptor header error\n");
		if (v_lo & TALITOS_CCPSR_LO_IEU)
624 625
			dev_err(dev, is_sec1 ? "static assignment error\n"
					     : "invalid exec unit error\n");
626
		if (v_lo & TALITOS_CCPSR_LO_EU)
627
			report_eu_error(dev, ch, current_desc_hdr(dev, ch));
628 629 630 631 632 633 634 635 636 637
		if (!is_sec1) {
			if (v_lo & TALITOS_CCPSR_LO_GB)
				dev_err(dev, "gather boundary error\n");
			if (v_lo & TALITOS_CCPSR_LO_GRL)
				dev_err(dev, "gather return/length error\n");
			if (v_lo & TALITOS_CCPSR_LO_SB)
				dev_err(dev, "scatter boundary error\n");
			if (v_lo & TALITOS_CCPSR_LO_SRL)
				dev_err(dev, "scatter return/length error\n");
		}
638 639 640 641 642 643

		flush_channel(dev, ch, error, reset_ch);

		if (reset_ch) {
			reset_channel(dev, ch);
		} else {
644
			setbits32(priv->chan[ch].reg + TALITOS_CCCR,
645
				  TALITOS2_CCCR_CONT);
646 647
			setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, 0);
			while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
648
			       TALITOS2_CCCR_CONT) && --timeout)
649 650 651 652 653 654 655 656
				cpu_relax();
			if (timeout == 0) {
				dev_err(dev, "failed to restart channel %d\n",
					ch);
				reset_dev = 1;
			}
		}
	}
657 658 659 660 661 662 663 664
	if (reset_dev || (is_sec1 && isr & ~TALITOS1_ISR_4CHERR) ||
	    (!is_sec1 && isr & ~TALITOS2_ISR_4CHERR) || isr_lo) {
		if (is_sec1 && (isr_lo & TALITOS1_ISR_TEA_ERR))
			dev_err(dev, "TEA error: ISR 0x%08x_%08x\n",
				isr, isr_lo);
		else
			dev_err(dev, "done overflow, internal time out, or "
				"rngu error: ISR 0x%08x_%08x\n", isr, isr_lo);
665 666 667 668 669 670 671 672 673 674

		/* purge request queues */
		for (ch = 0; ch < priv->num_channels; ch++)
			flush_channel(dev, ch, -EIO, 1);

		/* reset and reinitialize the device */
		init_device(dev);
	}
}

675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711
#define DEF_TALITOS1_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet)	       \
static irqreturn_t talitos1_interrupt_##name(int irq, void *data)	       \
{									       \
	struct device *dev = data;					       \
	struct talitos_private *priv = dev_get_drvdata(dev);		       \
	u32 isr, isr_lo;						       \
	unsigned long flags;						       \
									       \
	spin_lock_irqsave(&priv->reg_lock, flags);			       \
	isr = in_be32(priv->reg + TALITOS_ISR);				       \
	isr_lo = in_be32(priv->reg + TALITOS_ISR_LO);			       \
	/* Acknowledge interrupt */					       \
	out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
	out_be32(priv->reg + TALITOS_ICR_LO, isr_lo);			       \
									       \
	if (unlikely(isr & ch_err_mask || isr_lo & TALITOS1_IMR_LO_INIT)) {    \
		spin_unlock_irqrestore(&priv->reg_lock, flags);		       \
		talitos_error(dev, isr & ch_err_mask, isr_lo);		       \
	}								       \
	else {								       \
		if (likely(isr & ch_done_mask)) {			       \
			/* mask further done interrupts. */		       \
			setbits32(priv->reg + TALITOS_IMR, ch_done_mask);      \
			/* done_task will unmask done interrupts at exit */    \
			tasklet_schedule(&priv->done_task[tlet]);	       \
		}							       \
		spin_unlock_irqrestore(&priv->reg_lock, flags);		       \
	}								       \
									       \
	return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED :  \
								IRQ_NONE;      \
}

DEF_TALITOS1_INTERRUPT(4ch, TALITOS1_ISR_4CHDONE, TALITOS1_ISR_4CHERR, 0)

#define DEF_TALITOS2_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet)	       \
static irqreturn_t talitos2_interrupt_##name(int irq, void *data)	       \
712 713 714 715
{									       \
	struct device *dev = data;					       \
	struct talitos_private *priv = dev_get_drvdata(dev);		       \
	u32 isr, isr_lo;						       \
716
	unsigned long flags;						       \
717
									       \
718
	spin_lock_irqsave(&priv->reg_lock, flags);			       \
719 720 721 722 723 724
	isr = in_be32(priv->reg + TALITOS_ISR);				       \
	isr_lo = in_be32(priv->reg + TALITOS_ISR_LO);			       \
	/* Acknowledge interrupt */					       \
	out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
	out_be32(priv->reg + TALITOS_ICR_LO, isr_lo);			       \
									       \
725 726 727 728 729
	if (unlikely(isr & ch_err_mask || isr_lo)) {			       \
		spin_unlock_irqrestore(&priv->reg_lock, flags);		       \
		talitos_error(dev, isr & ch_err_mask, isr_lo);		       \
	}								       \
	else {								       \
730 731 732 733 734 735
		if (likely(isr & ch_done_mask)) {			       \
			/* mask further done interrupts. */		       \
			clrbits32(priv->reg + TALITOS_IMR, ch_done_mask);      \
			/* done_task will unmask done interrupts at exit */    \
			tasklet_schedule(&priv->done_task[tlet]);	       \
		}							       \
736 737
		spin_unlock_irqrestore(&priv->reg_lock, flags);		       \
	}								       \
738 739 740
									       \
	return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED :  \
								IRQ_NONE;      \
741
}
742 743 744 745 746 747

DEF_TALITOS2_INTERRUPT(4ch, TALITOS2_ISR_4CHDONE, TALITOS2_ISR_4CHERR, 0)
DEF_TALITOS2_INTERRUPT(ch0_2, TALITOS2_ISR_CH_0_2_DONE, TALITOS2_ISR_CH_0_2_ERR,
		       0)
DEF_TALITOS2_INTERRUPT(ch1_3, TALITOS2_ISR_CH_1_3_DONE, TALITOS2_ISR_CH_1_3_ERR,
		       1)
748 749 750 751 752 753 754 755 756 757 758 759

/*
 * hwrng
 */
static int talitos_rng_data_present(struct hwrng *rng, int wait)
{
	struct device *dev = (struct device *)rng->priv;
	struct talitos_private *priv = dev_get_drvdata(dev);
	u32 ofl;
	int i;

	for (i = 0; i < 20; i++) {
760
		ofl = in_be32(priv->reg_rngu + TALITOS_EUSR_LO) &
761 762 763 764 765 766 767 768 769 770 771 772 773 774 775
		      TALITOS_RNGUSR_LO_OFL;
		if (ofl || !wait)
			break;
		udelay(10);
	}

	return !!ofl;
}

static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
{
	struct device *dev = (struct device *)rng->priv;
	struct talitos_private *priv = dev_get_drvdata(dev);

	/* rng fifo requires 64-bit accesses */
776 777
	*data = in_be32(priv->reg_rngu + TALITOS_EU_FIFO);
	*data = in_be32(priv->reg_rngu + TALITOS_EU_FIFO_LO);
778 779 780 781 782 783 784 785 786 787

	return sizeof(u32);
}

static int talitos_rng_init(struct hwrng *rng)
{
	struct device *dev = (struct device *)rng->priv;
	struct talitos_private *priv = dev_get_drvdata(dev);
	unsigned int timeout = TALITOS_TIMEOUT;

788 789 790
	setbits32(priv->reg_rngu + TALITOS_EURCR_LO, TALITOS_RNGURCR_LO_SR);
	while (!(in_be32(priv->reg_rngu + TALITOS_EUSR_LO)
		 & TALITOS_RNGUSR_LO_RD)
791 792 793 794 795 796 797 798
	       && --timeout)
		cpu_relax();
	if (timeout == 0) {
		dev_err(dev, "failed to reset rng hw\n");
		return -ENODEV;
	}

	/* start generating */
799
	setbits32(priv->reg_rngu + TALITOS_EUDSR_LO, 0);
800 801 802 803 804 805 806

	return 0;
}

static int talitos_register_rng(struct device *dev)
{
	struct talitos_private *priv = dev_get_drvdata(dev);
807
	int err;
808 809 810 811 812 813 814

	priv->rng.name		= dev_driver_string(dev),
	priv->rng.init		= talitos_rng_init,
	priv->rng.data_present	= talitos_rng_data_present,
	priv->rng.data_read	= talitos_rng_data_read,
	priv->rng.priv		= (unsigned long)dev;

815 816 817 818 819
	err = hwrng_register(&priv->rng);
	if (!err)
		priv->rng_registered = true;

	return err;
820 821 822 823 824 825
}

static void talitos_unregister_rng(struct device *dev)
{
	struct talitos_private *priv = dev_get_drvdata(dev);

826 827 828
	if (!priv->rng_registered)
		return;

829
	hwrng_unregister(&priv->rng);
830
	priv->rng_registered = false;
831 832 833 834 835 836
}

/*
 * crypto alg
 */
#define TALITOS_CRA_PRIORITY		3000
837 838 839 840 841
/*
 * Defines a priority for doing AEAD with descriptors type
 * HMAC_SNOOP_NO_AFEA (HSNA) instead of type IPSEC_ESP
 */
#define TALITOS_CRA_PRIORITY_AEAD_HSNA	(TALITOS_CRA_PRIORITY - 1)
842
#ifdef CONFIG_CRYPTO_DEV_TALITOS2
843
#define TALITOS_MAX_KEY_SIZE		(AES_MAX_KEY_SIZE + SHA512_BLOCK_SIZE)
844 845 846
#else
#define TALITOS_MAX_KEY_SIZE		(AES_MAX_KEY_SIZE + SHA256_BLOCK_SIZE)
#endif
847
#define TALITOS_MAX_IV_LENGTH		16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
848

849 850
struct talitos_ctx {
	struct device *dev;
851
	int ch;
852 853
	__be32 desc_hdr_template;
	u8 key[TALITOS_MAX_KEY_SIZE];
854
	u8 iv[TALITOS_MAX_IV_LENGTH];
855
	dma_addr_t dma_key;
856 857 858 859 860
	unsigned int keylen;
	unsigned int enckeylen;
	unsigned int authkeylen;
};

861 862 863 864
#define HASH_MAX_BLOCK_SIZE		SHA512_BLOCK_SIZE
#define TALITOS_MDEU_MAX_CONTEXT_SIZE	TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512

struct talitos_ahash_req_ctx {
865
	u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
866
	unsigned int hw_context_size;
867 868
	u8 buf[2][HASH_MAX_BLOCK_SIZE];
	int buf_idx;
869
	unsigned int swinit;
870 871 872
	unsigned int first;
	unsigned int last;
	unsigned int to_hash_later;
873
	unsigned int nbuf;
874 875 876 877
	struct scatterlist bufsl[2];
	struct scatterlist *psrc;
};

878 879 880 881 882 883 884 885 886 887
struct talitos_export_state {
	u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
	u8 buf[HASH_MAX_BLOCK_SIZE];
	unsigned int swinit;
	unsigned int first;
	unsigned int last;
	unsigned int to_hash_later;
	unsigned int nbuf;
};

888 889
static int aead_setkey(struct crypto_aead *authenc,
		       const u8 *key, unsigned int keylen)
890 891
{
	struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
892
	struct device *dev = ctx->dev;
893
	struct crypto_authenc_keys keys;
894

895
	if (crypto_authenc_extractkeys(&keys, key, keylen) != 0)
896 897
		goto badkey;

898
	if (keys.authkeylen + keys.enckeylen > TALITOS_MAX_KEY_SIZE)
899 900
		goto badkey;

901 902 903
	if (ctx->keylen)
		dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);

904 905
	memcpy(ctx->key, keys.authkey, keys.authkeylen);
	memcpy(&ctx->key[keys.authkeylen], keys.enckey, keys.enckeylen);
906

907 908 909
	ctx->keylen = keys.authkeylen + keys.enckeylen;
	ctx->enckeylen = keys.enckeylen;
	ctx->authkeylen = keys.authkeylen;
910 911
	ctx->dma_key = dma_map_single(dev, ctx->key, ctx->keylen,
				      DMA_TO_DEVICE);
912

913
	memzero_explicit(&keys, sizeof(keys));
914 915 916 917
	return 0;

badkey:
	crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
918
	memzero_explicit(&keys, sizeof(keys));
919 920 921
	return -EINVAL;
}

922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937
static int aead_des3_setkey(struct crypto_aead *authenc,
			    const u8 *key, unsigned int keylen)
{
	struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
	struct device *dev = ctx->dev;
	struct crypto_authenc_keys keys;
	int err;

	err = crypto_authenc_extractkeys(&keys, key, keylen);
	if (unlikely(err))
		goto badkey;

	err = -EINVAL;
	if (keys.authkeylen + keys.enckeylen > TALITOS_MAX_KEY_SIZE)
		goto badkey;

938 939
	err = verify_aead_des3_key(authenc, keys.enckey, keys.enckeylen);
	if (err)
940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962
		goto out;

	if (ctx->keylen)
		dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);

	memcpy(ctx->key, keys.authkey, keys.authkeylen);
	memcpy(&ctx->key[keys.authkeylen], keys.enckey, keys.enckeylen);

	ctx->keylen = keys.authkeylen + keys.enckeylen;
	ctx->enckeylen = keys.enckeylen;
	ctx->authkeylen = keys.authkeylen;
	ctx->dma_key = dma_map_single(dev, ctx->key, ctx->keylen,
				      DMA_TO_DEVICE);

out:
	memzero_explicit(&keys, sizeof(keys));
	return err;

badkey:
	crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
	goto out;
}

963 964 965
static void talitos_sg_unmap(struct device *dev,
			     struct talitos_edesc *edesc,
			     struct scatterlist *src,
966 967
			     struct scatterlist *dst,
			     unsigned int len, unsigned int offset)
968
{
969 970
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
971 972 973
	unsigned int src_nents = edesc->src_nents ? : 1;
	unsigned int dst_nents = edesc->dst_nents ? : 1;

974 975 976 977 978 979
	if (is_sec1 && dst && dst_nents > 1) {
		dma_sync_single_for_device(dev, edesc->dma_link_tbl + offset,
					   len, DMA_FROM_DEVICE);
		sg_pcopy_from_buffer(dst, dst_nents, edesc->buf + offset, len,
				     offset);
	}
980
	if (src != dst) {
981 982
		if (src_nents == 1 || !is_sec1)
			dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
983

984
		if (dst && (dst_nents == 1 || !is_sec1))
985
			dma_unmap_sg(dev, dst, dst_nents, DMA_FROM_DEVICE);
986
	} else if (src_nents == 1 || !is_sec1) {
987
		dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
988 989 990
	}
}

991
static void ipsec_esp_unmap(struct device *dev,
992
			    struct talitos_edesc *edesc,
993
			    struct aead_request *areq, bool encrypt)
994
{
995 996 997
	struct crypto_aead *aead = crypto_aead_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_aead_ctx(aead);
	unsigned int ivsize = crypto_aead_ivsize(aead);
998 999
	unsigned int authsize = crypto_aead_authsize(aead);
	unsigned int cryptlen = areq->cryptlen - (encrypt ? 0 : authsize);
1000 1001
	bool is_ipsec_esp = edesc->desc.hdr & DESC_HDR_TYPE_IPSEC_ESP;
	struct talitos_ptr *civ_ptr = &edesc->desc.ptr[is_ipsec_esp ? 2 : 3];
1002

1003
	if (is_ipsec_esp)
1004 1005
		unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6],
					 DMA_FROM_DEVICE);
1006
	unmap_single_talitos_ptr(dev, civ_ptr, DMA_TO_DEVICE);
1007

1008 1009
	talitos_sg_unmap(dev, edesc, areq->src, areq->dst,
			 cryptlen + authsize, areq->assoclen);
1010 1011 1012 1013

	if (edesc->dma_len)
		dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
				 DMA_BIDIRECTIONAL);
1014

1015
	if (!is_ipsec_esp) {
1016 1017 1018
		unsigned int dst_nents = edesc->dst_nents ? : 1;

		sg_pcopy_to_buffer(areq->dst, dst_nents, ctx->iv, ivsize,
1019
				   areq->assoclen + cryptlen - ivsize);
1020
	}
1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031
}

/*
 * ipsec_esp descriptor callbacks
 */
static void ipsec_esp_encrypt_done(struct device *dev,
				   struct talitos_desc *desc, void *context,
				   int err)
{
	struct aead_request *areq = context;
	struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
1032
	unsigned int ivsize = crypto_aead_ivsize(authenc);
1033
	struct talitos_edesc *edesc;
1034

1035 1036
	edesc = container_of(desc, struct talitos_edesc, desc);

1037
	ipsec_esp_unmap(dev, edesc, areq, true);
1038

1039 1040
	dma_unmap_single(dev, edesc->iv_dma, ivsize, DMA_TO_DEVICE);

1041 1042 1043 1044 1045
	kfree(edesc);

	aead_request_complete(areq, err);
}

1046
static void ipsec_esp_decrypt_swauth_done(struct device *dev,
1047 1048
					  struct talitos_desc *desc,
					  void *context, int err)
1049 1050 1051
{
	struct aead_request *req = context;
	struct crypto_aead *authenc = crypto_aead_reqtfm(req);
1052
	unsigned int authsize = crypto_aead_authsize(authenc);
1053
	struct talitos_edesc *edesc;
1054
	char *oicv, *icv;
1055

1056 1057
	edesc = container_of(desc, struct talitos_edesc, desc);

1058
	ipsec_esp_unmap(dev, edesc, req, false);
1059 1060 1061

	if (!err) {
		/* auth check */
1062 1063
		oicv = edesc->buf + edesc->dma_len;
		icv = oicv - authsize;
1064

1065
		err = crypto_memneq(oicv, icv, authsize) ? -EBADMSG : 0;
1066 1067 1068 1069 1070 1071 1072
	}

	kfree(edesc);

	aead_request_complete(req, err);
}

1073
static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
1074 1075
					  struct talitos_desc *desc,
					  void *context, int err)
1076 1077
{
	struct aead_request *req = context;
1078 1079 1080
	struct talitos_edesc *edesc;

	edesc = container_of(desc, struct talitos_edesc, desc);
1081

1082
	ipsec_esp_unmap(dev, edesc, req, false);
1083 1084

	/* check ICV auth status */
1085 1086 1087
	if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
		     DESC_HDR_LO_ICCR1_PASS))
		err = -EBADMSG;
1088 1089 1090 1091 1092 1093

	kfree(edesc);

	aead_request_complete(req, err);
}

1094 1095 1096 1097
/*
 * convert scatterlist to SEC h/w link table format
 * stop at cryptlen bytes
 */
1098
static int sg_to_link_tbl_offset(struct scatterlist *sg, int sg_count,
1099
				 unsigned int offset, int datalen, int elen,
1100
				 struct talitos_ptr *link_tbl_ptr)
1101
{
1102
	int n_sg = elen ? sg_count + 1 : sg_count;
1103
	int count = 0;
1104
	int cryptlen = datalen + elen;
1105

1106 1107
	while (cryptlen && sg && n_sg--) {
		unsigned int len = sg_dma_len(sg);
1108

1109 1110 1111 1112 1113 1114 1115 1116 1117 1118
		if (offset >= len) {
			offset -= len;
			goto next;
		}

		len -= offset;

		if (len > cryptlen)
			len = cryptlen;

1119 1120 1121 1122 1123 1124 1125 1126
		if (datalen > 0 && len > datalen) {
			to_talitos_ptr(link_tbl_ptr + count,
				       sg_dma_address(sg) + offset, datalen, 0);
			to_talitos_ptr_ext_set(link_tbl_ptr + count, 0, 0);
			count++;
			len -= datalen;
			offset += datalen;
		}
1127
		to_talitos_ptr(link_tbl_ptr + count,
1128
			       sg_dma_address(sg) + offset, len, 0);
1129
		to_talitos_ptr_ext_set(link_tbl_ptr + count, 0, 0);
1130 1131
		count++;
		cryptlen -= len;
1132
		datalen -= len;
1133 1134 1135 1136
		offset = 0;

next:
		sg = sg_next(sg);
1137
	}
1138 1139

	/* tag end of link table */
1140
	if (count > 0)
1141
		to_talitos_ptr_ext_set(link_tbl_ptr + count - 1,
1142
				       DESC_PTR_LNKTBL_RET, 0);
1143

1144 1145 1146
	return count;
}

1147 1148 1149
static int talitos_sg_map_ext(struct device *dev, struct scatterlist *src,
			      unsigned int len, struct talitos_edesc *edesc,
			      struct talitos_ptr *ptr, int sg_count,
1150 1151
			      unsigned int offset, int tbl_off, int elen,
			      bool force)
1152 1153 1154 1155
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);

1156 1157 1158 1159
	if (!src) {
		to_talitos_ptr(ptr, 0, 0, is_sec1);
		return 1;
	}
1160
	to_talitos_ptr_ext_set(ptr, elen, is_sec1);
1161
	if (sg_count == 1 && !force) {
1162
		to_talitos_ptr(ptr, sg_dma_address(src) + offset, len, is_sec1);
1163
		return sg_count;
1164 1165
	}
	if (is_sec1) {
1166
		to_talitos_ptr(ptr, edesc->dma_link_tbl + offset, len, is_sec1);
1167
		return sg_count;
1168
	}
1169
	sg_count = sg_to_link_tbl_offset(src, sg_count, offset, len, elen,
1170
					 &edesc->link_tbl[tbl_off]);
1171
	if (sg_count == 1 && !force) {
1172 1173 1174 1175 1176
		/* Only one segment now, so no link tbl needed*/
		copy_talitos_ptr(ptr, &edesc->link_tbl[tbl_off], is_sec1);
		return sg_count;
	}
	to_talitos_ptr(ptr, edesc->dma_link_tbl +
1177
			    tbl_off * sizeof(struct talitos_ptr), len, is_sec1);
1178 1179 1180
	to_talitos_ptr_ext_or(ptr, DESC_PTR_LNKTBL_JUMP, is_sec1);

	return sg_count;
1181 1182
}

1183 1184 1185 1186 1187 1188
static int talitos_sg_map(struct device *dev, struct scatterlist *src,
			  unsigned int len, struct talitos_edesc *edesc,
			  struct talitos_ptr *ptr, int sg_count,
			  unsigned int offset, int tbl_off)
{
	return talitos_sg_map_ext(dev, src, len, edesc, ptr, sg_count, offset,
1189
				  tbl_off, 0, false);
1190 1191
}

1192 1193 1194
/*
 * fill in and submit ipsec_esp descriptor
 */
1195
static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
1196
		     bool encrypt,
1197 1198 1199
		     void (*callback)(struct device *dev,
				      struct talitos_desc *desc,
				      void *context, int error))
1200 1201
{
	struct crypto_aead *aead = crypto_aead_reqtfm(areq);
1202
	unsigned int authsize = crypto_aead_authsize(aead);
1203 1204 1205
	struct talitos_ctx *ctx = crypto_aead_ctx(aead);
	struct device *dev = ctx->dev;
	struct talitos_desc *desc = &edesc->desc;
1206
	unsigned int cryptlen = areq->cryptlen - (encrypt ? 0 : authsize);
1207
	unsigned int ivsize = crypto_aead_ivsize(aead);
1208
	int tbl_off = 0;
1209
	int sg_count, ret;
1210
	int elen = 0;
1211 1212 1213
	bool sync_needed = false;
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
1214 1215 1216
	bool is_ipsec_esp = desc->hdr & DESC_HDR_TYPE_IPSEC_ESP;
	struct talitos_ptr *civ_ptr = &desc->ptr[is_ipsec_esp ? 2 : 3];
	struct talitos_ptr *ckey_ptr = &desc->ptr[is_ipsec_esp ? 3 : 2];
1217
	dma_addr_t dma_icv = edesc->dma_link_tbl + edesc->dma_len - authsize;
1218 1219

	/* hmac key */
1220
	to_talitos_ptr(&desc->ptr[0], ctx->dma_key, ctx->authkeylen, is_sec1);
1221

1222 1223 1224 1225 1226 1227 1228 1229
	sg_count = edesc->src_nents ?: 1;
	if (is_sec1 && sg_count > 1)
		sg_copy_to_buffer(areq->src, sg_count, edesc->buf,
				  areq->assoclen + cryptlen);
	else
		sg_count = dma_map_sg(dev, areq->src, sg_count,
				      (areq->src == areq->dst) ?
				      DMA_BIDIRECTIONAL : DMA_TO_DEVICE);
1230

1231 1232 1233
	/* hmac data */
	ret = talitos_sg_map(dev, areq->src, areq->assoclen, edesc,
			     &desc->ptr[1], sg_count, 0, tbl_off);
1234

1235
	if (ret > 1) {
1236
		tbl_off += ret;
1237
		sync_needed = true;
1238 1239
	}

1240
	/* cipher iv */
1241
	to_talitos_ptr(civ_ptr, edesc->iv_dma, ivsize, is_sec1);
1242 1243

	/* cipher key */
1244 1245
	to_talitos_ptr(ckey_ptr, ctx->dma_key  + ctx->authkeylen,
		       ctx->enckeylen, is_sec1);
1246 1247 1248 1249 1250 1251 1252

	/*
	 * cipher in
	 * map and adjust cipher len to aead request cryptlen.
	 * extent is bytes of HMAC postpended to ciphertext,
	 * typically 12 for ipsec
	 */
1253 1254
	if (is_ipsec_esp && (desc->hdr & DESC_HDR_MODE1_MDEU_CICV))
		elen = authsize;
1255

1256
	ret = talitos_sg_map_ext(dev, areq->src, cryptlen, edesc, &desc->ptr[4],
1257 1258
				 sg_count, areq->assoclen, tbl_off, elen,
				 false);
1259

1260 1261
	if (ret > 1) {
		tbl_off += ret;
1262 1263
		sync_needed = true;
	}
1264

1265 1266 1267 1268 1269 1270
	/* cipher out */
	if (areq->src != areq->dst) {
		sg_count = edesc->dst_nents ? : 1;
		if (!is_sec1 || sg_count == 1)
			dma_map_sg(dev, areq->dst, sg_count, DMA_FROM_DEVICE);
	}
1271

1272 1273 1274 1275 1276 1277 1278 1279
	if (is_ipsec_esp && encrypt)
		elen = authsize;
	else
		elen = 0;
	ret = talitos_sg_map_ext(dev, areq->dst, cryptlen, edesc, &desc->ptr[5],
				 sg_count, areq->assoclen, tbl_off, elen,
				 is_ipsec_esp && !encrypt);
	tbl_off += ret;
1280

1281 1282
	if (!encrypt && is_ipsec_esp) {
		struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
1283

1284 1285 1286
		/* Add an entry to the link table for ICV data */
		to_talitos_ptr_ext_set(tbl_ptr - 1, 0, is_sec1);
		to_talitos_ptr_ext_set(tbl_ptr, DESC_PTR_LNKTBL_RET, is_sec1);
1287

1288 1289 1290 1291 1292 1293 1294
		/* icv data follows link tables */
		to_talitos_ptr(tbl_ptr, dma_icv, authsize, is_sec1);
		to_talitos_ptr_ext_or(&desc->ptr[5], authsize, is_sec1);
		sync_needed = true;
	} else if (!encrypt) {
		to_talitos_ptr(&desc->ptr[6], dma_icv, authsize, is_sec1);
		sync_needed = true;
1295
	} else if (!is_ipsec_esp) {
1296 1297
		talitos_sg_map(dev, areq->dst, authsize, edesc, &desc->ptr[6],
			       sg_count, areq->assoclen + cryptlen, tbl_off);
1298 1299
	}

1300
	/* iv out */
1301
	if (is_ipsec_esp)
1302 1303 1304 1305 1306 1307 1308
		map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv,
				       DMA_FROM_DEVICE);

	if (sync_needed)
		dma_sync_single_for_device(dev, edesc->dma_link_tbl,
					   edesc->dma_len,
					   DMA_BIDIRECTIONAL);
1309

1310
	ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
1311
	if (ret != -EINPROGRESS) {
1312
		ipsec_esp_unmap(dev, edesc, areq, encrypt);
1313 1314 1315
		kfree(edesc);
	}
	return ret;
1316 1317 1318
}

/*
1319
 * allocate and map the extended descriptor
1320
 */
1321 1322 1323
static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
						 struct scatterlist *src,
						 struct scatterlist *dst,
1324 1325
						 u8 *iv,
						 unsigned int assoclen,
1326 1327
						 unsigned int cryptlen,
						 unsigned int authsize,
1328
						 unsigned int ivsize,
1329
						 int icv_stashing,
1330 1331
						 u32 cryptoflags,
						 bool encrypt)
1332
{
1333
	struct talitos_edesc *edesc;
1334
	int src_nents, dst_nents, alloc_len, dma_len, src_len, dst_len;
1335
	dma_addr_t iv_dma = 0;
1336
	gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
1337
		      GFP_ATOMIC;
1338 1339 1340
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
	int max_len = is_sec1 ? TALITOS1_MAX_DATA_LEN : TALITOS2_MAX_DATA_LEN;
1341

1342
	if (cryptlen + authsize > max_len) {
1343
		dev_err(dev, "length exceeds h/w max limit\n");
1344 1345 1346
		return ERR_PTR(-EINVAL);
	}

1347
	if (!dst || dst == src) {
1348 1349
		src_len = assoclen + cryptlen + authsize;
		src_nents = sg_nents_for_len(src, src_len);
1350 1351
		if (src_nents < 0) {
			dev_err(dev, "Invalid number of src SG.\n");
1352
			return ERR_PTR(-EINVAL);
1353
		}
1354 1355
		src_nents = (src_nents == 1) ? 0 : src_nents;
		dst_nents = dst ? src_nents : 0;
1356
		dst_len = 0;
1357
	} else { /* dst && dst != src*/
1358 1359
		src_len = assoclen + cryptlen + (encrypt ? 0 : authsize);
		src_nents = sg_nents_for_len(src, src_len);
1360 1361
		if (src_nents < 0) {
			dev_err(dev, "Invalid number of src SG.\n");
1362
			return ERR_PTR(-EINVAL);
1363
		}
1364
		src_nents = (src_nents == 1) ? 0 : src_nents;
1365 1366
		dst_len = assoclen + cryptlen + (encrypt ? authsize : 0);
		dst_nents = sg_nents_for_len(dst, dst_len);
1367 1368
		if (dst_nents < 0) {
			dev_err(dev, "Invalid number of dst SG.\n");
1369
			return ERR_PTR(-EINVAL);
1370
		}
1371
		dst_nents = (dst_nents == 1) ? 0 : dst_nents;
1372 1373 1374 1375
	}

	/*
	 * allocate space for base edesc plus the link tables,
1376 1377
	 * allowing for two separate entries for AD and generated ICV (+ 2),
	 * and space for two sets of ICVs (stashed and generated)
1378
	 */
1379
	alloc_len = sizeof(struct talitos_edesc);
1380
	if (src_nents || dst_nents || !encrypt) {
1381
		if (is_sec1)
1382
			dma_len = (src_nents ? src_len : 0) +
1383
				  (dst_nents ? dst_len : 0) + authsize;
1384
		else
1385
			dma_len = (src_nents + dst_nents + 2) *
1386
				  sizeof(struct talitos_ptr) + authsize;
1387 1388 1389 1390
		alloc_len += dma_len;
	} else {
		dma_len = 0;
	}
1391
	alloc_len += icv_stashing ? authsize : 0;
1392

1393 1394 1395
	/* if its a ahash, add space for a second desc next to the first one */
	if (is_sec1 && !dst)
		alloc_len += sizeof(struct talitos_desc);
1396
	alloc_len += ivsize;
1397

1398
	edesc = kmalloc(alloc_len, GFP_DMA | flags);
1399 1400
	if (!edesc)
		return ERR_PTR(-ENOMEM);
1401 1402
	if (ivsize) {
		iv = memcpy(((u8 *)edesc) + alloc_len - ivsize, iv, ivsize);
1403
		iv_dma = dma_map_single(dev, iv, ivsize, DMA_TO_DEVICE);
1404
	}
1405
	memset(&edesc->desc, 0, sizeof(edesc->desc));
1406 1407 1408

	edesc->src_nents = src_nents;
	edesc->dst_nents = dst_nents;
1409
	edesc->iv_dma = iv_dma;
1410
	edesc->dma_len = dma_len;
1411 1412
	if (dma_len)
		edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
1413 1414
						     edesc->dma_len,
						     DMA_BIDIRECTIONAL);
1415

1416 1417 1418
	return edesc;
}

1419
static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq, u8 *iv,
1420
					      int icv_stashing, bool encrypt)
1421 1422
{
	struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
1423
	unsigned int authsize = crypto_aead_authsize(authenc);
1424
	struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
1425
	unsigned int ivsize = crypto_aead_ivsize(authenc);
1426
	unsigned int cryptlen = areq->cryptlen - (encrypt ? 0 : authsize);
1427

1428
	return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
1429
				   iv, areq->assoclen, cryptlen,
1430
				   authsize, ivsize, icv_stashing,
1431
				   areq->base.flags, encrypt);
1432 1433
}

1434
static int aead_encrypt(struct aead_request *req)
1435 1436 1437
{
	struct crypto_aead *authenc = crypto_aead_reqtfm(req);
	struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
1438
	struct talitos_edesc *edesc;
1439 1440

	/* allocate extended descriptor */
1441
	edesc = aead_edesc_alloc(req, req->iv, 0, true);
1442 1443 1444 1445
	if (IS_ERR(edesc))
		return PTR_ERR(edesc);

	/* set encrypt */
1446
	edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
1447

1448
	return ipsec_esp(edesc, req, true, ipsec_esp_encrypt_done);
1449 1450
}

1451
static int aead_decrypt(struct aead_request *req)
1452 1453
{
	struct crypto_aead *authenc = crypto_aead_reqtfm(req);
1454
	unsigned int authsize = crypto_aead_authsize(authenc);
1455
	struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
1456
	struct talitos_private *priv = dev_get_drvdata(ctx->dev);
1457
	struct talitos_edesc *edesc;
1458 1459 1460
	void *icvdata;

	/* allocate extended descriptor */
1461
	edesc = aead_edesc_alloc(req, req->iv, 1, false);
1462 1463 1464
	if (IS_ERR(edesc))
		return PTR_ERR(edesc);

1465 1466
	if ((edesc->desc.hdr & DESC_HDR_TYPE_IPSEC_ESP) &&
	    (priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
1467 1468
	    ((!edesc->src_nents && !edesc->dst_nents) ||
	     priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
1469

1470
		/* decrypt and check the ICV */
1471 1472
		edesc->desc.hdr = ctx->desc_hdr_template |
				  DESC_HDR_DIR_INBOUND |
1473
				  DESC_HDR_MODE1_MDEU_CICV;
1474

1475
		/* reset integrity check result bits */
1476

1477 1478
		return ipsec_esp(edesc, req, false,
				 ipsec_esp_decrypt_hwauth_done);
1479
	}
1480

1481 1482
	/* Have to check the ICV with software */
	edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
1483

1484
	/* stash incoming ICV for later cmp with ICV generated by the h/w */
1485
	icvdata = edesc->buf + edesc->dma_len;
1486

1487 1488
	sg_pcopy_to_buffer(req->src, edesc->src_nents ? : 1, icvdata, authsize,
			   req->assoclen + req->cryptlen - authsize);
1489

1490
	return ipsec_esp(edesc, req, false, ipsec_esp_decrypt_swauth_done);
1491 1492
}

1493 1494 1495 1496
static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
			     const u8 *key, unsigned int keylen)
{
	struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
1497
	struct device *dev = ctx->dev;
1498

1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
	if (ctx->keylen)
		dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);

	memcpy(&ctx->key, key, keylen);
	ctx->keylen = keylen;

	ctx->dma_key = dma_map_single(dev, ctx->key, keylen, DMA_TO_DEVICE);

	return 0;
}

static int ablkcipher_des_setkey(struct crypto_ablkcipher *cipher,
				 const u8 *key, unsigned int keylen)
{
1513 1514
	return verify_ablkcipher_des_key(cipher, key) ?:
	       ablkcipher_setkey(cipher, key, keylen);
1515
}
1516

1517 1518 1519
static int ablkcipher_des3_setkey(struct crypto_ablkcipher *cipher,
				  const u8 *key, unsigned int keylen)
{
1520 1521
	return verify_ablkcipher_des3_key(cipher, key) ?:
	       ablkcipher_setkey(cipher, key, keylen);
1522 1523
}

1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535
static int ablkcipher_aes_setkey(struct crypto_ablkcipher *cipher,
				  const u8 *key, unsigned int keylen)
{
	if (keylen == AES_KEYSIZE_128 || keylen == AES_KEYSIZE_192 ||
	    keylen == AES_KEYSIZE_256)
		return ablkcipher_setkey(cipher, key, keylen);

	crypto_ablkcipher_set_flags(cipher, CRYPTO_TFM_RES_BAD_KEY_LEN);

	return -EINVAL;
}

1536 1537 1538 1539 1540
static void common_nonsnoop_unmap(struct device *dev,
				  struct talitos_edesc *edesc,
				  struct ablkcipher_request *areq)
{
	unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
1541

1542
	talitos_sg_unmap(dev, edesc, areq->src, areq->dst, areq->nbytes, 0);
1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
	unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);

	if (edesc->dma_len)
		dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
				 DMA_BIDIRECTIONAL);
}

static void ablkcipher_done(struct device *dev,
			    struct talitos_desc *desc, void *context,
			    int err)
{
	struct ablkcipher_request *areq = context;
1555 1556 1557
	struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
	unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
1558 1559 1560
	struct talitos_edesc *edesc;

	edesc = container_of(desc, struct talitos_edesc, desc);
1561 1562

	common_nonsnoop_unmap(dev, edesc, areq);
1563
	memcpy(areq->info, ctx->iv, ivsize);
1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580

	kfree(edesc);

	areq->base.complete(&areq->base, err);
}

static int common_nonsnoop(struct talitos_edesc *edesc,
			   struct ablkcipher_request *areq,
			   void (*callback) (struct device *dev,
					     struct talitos_desc *desc,
					     void *context, int error))
{
	struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
	struct device *dev = ctx->dev;
	struct talitos_desc *desc = &edesc->desc;
	unsigned int cryptlen = areq->nbytes;
1581
	unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
1582
	int sg_count, ret;
1583
	bool sync_needed = false;
1584 1585
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
1586 1587 1588 1589

	/* first DWORD empty */

	/* cipher iv */
1590
	to_talitos_ptr(&desc->ptr[1], edesc->iv_dma, ivsize, is_sec1);
1591 1592

	/* cipher key */
1593
	to_talitos_ptr(&desc->ptr[2], ctx->dma_key, ctx->keylen, is_sec1);
1594

1595 1596 1597 1598 1599 1600 1601 1602
	sg_count = edesc->src_nents ?: 1;
	if (is_sec1 && sg_count > 1)
		sg_copy_to_buffer(areq->src, sg_count, edesc->buf,
				  cryptlen);
	else
		sg_count = dma_map_sg(dev, areq->src, sg_count,
				      (areq->src == areq->dst) ?
				      DMA_BIDIRECTIONAL : DMA_TO_DEVICE);
1603 1604 1605
	/*
	 * cipher in
	 */
1606 1607 1608 1609
	sg_count = talitos_sg_map(dev, areq->src, cryptlen, edesc,
				  &desc->ptr[3], sg_count, 0, 0);
	if (sg_count > 1)
		sync_needed = true;
1610 1611

	/* cipher out */
1612 1613 1614 1615 1616 1617 1618 1619 1620 1621
	if (areq->src != areq->dst) {
		sg_count = edesc->dst_nents ? : 1;
		if (!is_sec1 || sg_count == 1)
			dma_map_sg(dev, areq->dst, sg_count, DMA_FROM_DEVICE);
	}

	ret = talitos_sg_map(dev, areq->dst, cryptlen, edesc, &desc->ptr[4],
			     sg_count, 0, (edesc->src_nents + 1));
	if (ret > 1)
		sync_needed = true;
1622 1623

	/* iv out */
1624
	map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv,
1625 1626 1627 1628
			       DMA_FROM_DEVICE);

	/* last DWORD empty */

1629 1630 1631 1632
	if (sync_needed)
		dma_sync_single_for_device(dev, edesc->dma_link_tbl,
					   edesc->dma_len, DMA_BIDIRECTIONAL);

1633
	ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
1634 1635 1636 1637 1638 1639 1640
	if (ret != -EINPROGRESS) {
		common_nonsnoop_unmap(dev, edesc, areq);
		kfree(edesc);
	}
	return ret;
}

1641
static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
1642
						    areq, bool encrypt)
1643 1644 1645
{
	struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
1646
	unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
1647

1648
	return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
1649
				   areq->info, 0, areq->nbytes, 0, ivsize, 0,
1650
				   areq->base.flags, encrypt);
1651 1652 1653 1654 1655 1656 1657
}

static int ablkcipher_encrypt(struct ablkcipher_request *areq)
{
	struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
	struct talitos_edesc *edesc;
1658 1659 1660 1661 1662 1663 1664 1665
	unsigned int blocksize =
			crypto_tfm_alg_blocksize(crypto_ablkcipher_tfm(cipher));

	if (!areq->nbytes)
		return 0;

	if (areq->nbytes % blocksize)
		return -EINVAL;
1666 1667

	/* allocate extended descriptor */
1668
	edesc = ablkcipher_edesc_alloc(areq, true);
1669 1670 1671 1672 1673 1674
	if (IS_ERR(edesc))
		return PTR_ERR(edesc);

	/* set encrypt */
	edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;

1675
	return common_nonsnoop(edesc, areq, ablkcipher_done);
1676 1677 1678 1679 1680 1681 1682
}

static int ablkcipher_decrypt(struct ablkcipher_request *areq)
{
	struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
	struct talitos_edesc *edesc;
1683 1684 1685 1686 1687 1688 1689 1690
	unsigned int blocksize =
			crypto_tfm_alg_blocksize(crypto_ablkcipher_tfm(cipher));

	if (!areq->nbytes)
		return 0;

	if (areq->nbytes % blocksize)
		return -EINVAL;
1691 1692

	/* allocate extended descriptor */
1693
	edesc = ablkcipher_edesc_alloc(areq, false);
1694 1695 1696 1697 1698
	if (IS_ERR(edesc))
		return PTR_ERR(edesc);

	edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;

1699
	return common_nonsnoop(edesc, areq, ablkcipher_done);
1700 1701
}

1702 1703 1704 1705 1706
static void common_nonsnoop_hash_unmap(struct device *dev,
				       struct talitos_edesc *edesc,
				       struct ahash_request *areq)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
1707 1708 1709
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
	struct talitos_desc *desc = &edesc->desc;
1710 1711
	struct talitos_desc *desc2 = (struct talitos_desc *)
				     (edesc->buf + edesc->dma_len);
1712 1713 1714 1715 1716

	unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
	if (desc->next_desc &&
	    desc->ptr[5].ptr != desc2->ptr[5].ptr)
		unmap_single_talitos_ptr(dev, &desc2->ptr[5], DMA_FROM_DEVICE);
1717

1718 1719
	if (req_ctx->psrc)
		talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL, 0, 0);
1720

1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732
	/* When using hashctx-in, must unmap it. */
	if (from_talitos_ptr_len(&edesc->desc.ptr[1], is_sec1))
		unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1],
					 DMA_TO_DEVICE);
	else if (desc->next_desc)
		unmap_single_talitos_ptr(dev, &desc2->ptr[1],
					 DMA_TO_DEVICE);

	if (is_sec1 && req_ctx->nbuf)
		unmap_single_talitos_ptr(dev, &desc->ptr[3],
					 DMA_TO_DEVICE);

1733 1734 1735 1736
	if (edesc->dma_len)
		dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
				 DMA_BIDIRECTIONAL);

1737 1738 1739
	if (edesc->desc.next_desc)
		dma_unmap_single(dev, be32_to_cpu(edesc->desc.next_desc),
				 TALITOS_DESC_SIZE, DMA_BIDIRECTIONAL);
1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752
}

static void ahash_done(struct device *dev,
		       struct talitos_desc *desc, void *context,
		       int err)
{
	struct ahash_request *areq = context;
	struct talitos_edesc *edesc =
		 container_of(desc, struct talitos_edesc, desc);
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);

	if (!req_ctx->last && req_ctx->to_hash_later) {
		/* Position any partial block for next update/final/finup */
1753
		req_ctx->buf_idx = (req_ctx->buf_idx + 1) & 1;
1754
		req_ctx->nbuf = req_ctx->to_hash_later;
1755 1756 1757 1758 1759 1760 1761 1762
	}
	common_nonsnoop_hash_unmap(dev, edesc, areq);

	kfree(edesc);

	areq->base.complete(&areq->base, err);
}

1763 1764 1765 1766
/*
 * SEC1 doesn't like hashing of 0 sized message, so we do the padding
 * ourself and submit a padded block
 */
1767
static void talitos_handle_buggy_hash(struct talitos_ctx *ctx,
1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783
			       struct talitos_edesc *edesc,
			       struct talitos_ptr *ptr)
{
	static u8 padded_hash[64] = {
		0x80, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
		0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
		0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
		0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
	};

	pr_err_once("Bug in SEC1, padding ourself\n");
	edesc->desc.hdr &= ~DESC_HDR_MODE0_MDEU_PAD;
	map_single_talitos_ptr(ctx->dev, ptr, sizeof(padded_hash),
			       (char *)padded_hash, DMA_TO_DEVICE);
}

1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794
static int common_nonsnoop_hash(struct talitos_edesc *edesc,
				struct ahash_request *areq, unsigned int length,
				void (*callback) (struct device *dev,
						  struct talitos_desc *desc,
						  void *context, int error))
{
	struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
	struct device *dev = ctx->dev;
	struct talitos_desc *desc = &edesc->desc;
1795
	int ret;
1796
	bool sync_needed = false;
1797 1798
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
1799
	int sg_count;
1800 1801 1802

	/* first DWORD empty */

1803 1804
	/* hash context in */
	if (!req_ctx->first || req_ctx->swinit) {
1805 1806 1807 1808
		map_single_talitos_ptr_nosync(dev, &desc->ptr[1],
					      req_ctx->hw_context_size,
					      req_ctx->hw_context,
					      DMA_TO_DEVICE);
1809
		req_ctx->swinit = 0;
1810
	}
L
LEROY Christophe 已提交
1811 1812
	/* Indicate next op is not the first. */
	req_ctx->first = 0;
1813 1814 1815

	/* HMAC key */
	if (ctx->keylen)
1816 1817
		to_talitos_ptr(&desc->ptr[2], ctx->dma_key, ctx->keylen,
			       is_sec1);
1818

1819 1820 1821
	if (is_sec1 && req_ctx->nbuf)
		length -= req_ctx->nbuf;

1822 1823
	sg_count = edesc->src_nents ?: 1;
	if (is_sec1 && sg_count > 1)
1824
		sg_copy_to_buffer(req_ctx->psrc, sg_count, edesc->buf, length);
1825
	else if (length)
1826 1827
		sg_count = dma_map_sg(dev, req_ctx->psrc, sg_count,
				      DMA_TO_DEVICE);
1828 1829 1830
	/*
	 * data in
	 */
1831
	if (is_sec1 && req_ctx->nbuf) {
1832 1833 1834
		map_single_talitos_ptr(dev, &desc->ptr[3], req_ctx->nbuf,
				       req_ctx->buf[req_ctx->buf_idx],
				       DMA_TO_DEVICE);
1835 1836
	} else {
		sg_count = talitos_sg_map(dev, req_ctx->psrc, length, edesc,
1837
					  &desc->ptr[3], sg_count, 0, 0);
1838 1839 1840
		if (sg_count > 1)
			sync_needed = true;
	}
1841 1842 1843 1844 1845 1846 1847

	/* fifth DWORD empty */

	/* hash/HMAC out -or- hash context out */
	if (req_ctx->last)
		map_single_talitos_ptr(dev, &desc->ptr[5],
				       crypto_ahash_digestsize(tfm),
1848
				       areq->result, DMA_FROM_DEVICE);
1849
	else
1850 1851 1852 1853
		map_single_talitos_ptr_nosync(dev, &desc->ptr[5],
					      req_ctx->hw_context_size,
					      req_ctx->hw_context,
					      DMA_FROM_DEVICE);
1854 1855 1856

	/* last DWORD empty */

1857 1858 1859
	if (is_sec1 && from_talitos_ptr_len(&desc->ptr[3], true) == 0)
		talitos_handle_buggy_hash(ctx, edesc, &desc->ptr[3]);

1860
	if (is_sec1 && req_ctx->nbuf && length) {
1861 1862
		struct talitos_desc *desc2 = (struct talitos_desc *)
					     (edesc->buf + edesc->dma_len);
1863 1864 1865 1866 1867 1868 1869 1870 1871 1872
		dma_addr_t next_desc;

		memset(desc2, 0, sizeof(*desc2));
		desc2->hdr = desc->hdr;
		desc2->hdr &= ~DESC_HDR_MODE0_MDEU_INIT;
		desc2->hdr1 = desc2->hdr;
		desc->hdr &= ~DESC_HDR_MODE0_MDEU_PAD;
		desc->hdr |= DESC_HDR_MODE0_MDEU_CONT;
		desc->hdr &= ~DESC_HDR_DONE_NOTIFY;

1873 1874 1875 1876
		if (desc->ptr[1].ptr)
			copy_talitos_ptr(&desc2->ptr[1], &desc->ptr[1],
					 is_sec1);
		else
1877 1878 1879 1880
			map_single_talitos_ptr_nosync(dev, &desc2->ptr[1],
						      req_ctx->hw_context_size,
						      req_ctx->hw_context,
						      DMA_TO_DEVICE);
1881 1882
		copy_talitos_ptr(&desc2->ptr[2], &desc->ptr[2], is_sec1);
		sg_count = talitos_sg_map(dev, req_ctx->psrc, length, edesc,
1883
					  &desc2->ptr[3], sg_count, 0, 0);
1884 1885 1886 1887
		if (sg_count > 1)
			sync_needed = true;
		copy_talitos_ptr(&desc2->ptr[5], &desc->ptr[5], is_sec1);
		if (req_ctx->last)
1888 1889 1890 1891
			map_single_talitos_ptr_nosync(dev, &desc->ptr[5],
						      req_ctx->hw_context_size,
						      req_ctx->hw_context,
						      DMA_FROM_DEVICE);
1892 1893 1894 1895 1896 1897

		next_desc = dma_map_single(dev, &desc2->hdr1, TALITOS_DESC_SIZE,
					   DMA_BIDIRECTIONAL);
		desc->next_desc = cpu_to_be32(next_desc);
	}

1898 1899 1900 1901
	if (sync_needed)
		dma_sync_single_for_device(dev, edesc->dma_link_tbl,
					   edesc->dma_len, DMA_BIDIRECTIONAL);

1902
	ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915
	if (ret != -EINPROGRESS) {
		common_nonsnoop_hash_unmap(dev, edesc, areq);
		kfree(edesc);
	}
	return ret;
}

static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
					       unsigned int nbytes)
{
	struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
1916 1917 1918 1919 1920
	struct talitos_private *priv = dev_get_drvdata(ctx->dev);
	bool is_sec1 = has_ftr_sec1(priv);

	if (is_sec1)
		nbytes -= req_ctx->nbuf;
1921

1922
	return talitos_edesc_alloc(ctx->dev, req_ctx->psrc, NULL, NULL, 0,
1923
				   nbytes, 0, 0, 0, areq->base.flags, false);
1924 1925 1926 1927 1928
}

static int ahash_init(struct ahash_request *areq)
{
	struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
1929 1930
	struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
	struct device *dev = ctx->dev;
1931
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
1932
	unsigned int size;
1933
	dma_addr_t dma;
1934 1935

	/* Initialize the context */
1936
	req_ctx->buf_idx = 0;
1937
	req_ctx->nbuf = 0;
1938 1939
	req_ctx->first = 1; /* first indicates h/w must init its context */
	req_ctx->swinit = 0; /* assume h/w init of context */
1940
	size =	(crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
1941 1942
			? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
			: TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
1943
	req_ctx->hw_context_size = size;
1944

1945 1946 1947 1948
	dma = dma_map_single(dev, req_ctx->hw_context, req_ctx->hw_context_size,
			     DMA_TO_DEVICE);
	dma_unmap_single(dev, dma, req_ctx->hw_context_size, DMA_TO_DEVICE);

1949 1950 1951
	return 0;
}

1952 1953 1954 1955 1956 1957 1958 1959
/*
 * on h/w without explicit sha224 support, we initialize h/w context
 * manually with sha224 constants, and tell it to run sha256.
 */
static int ahash_init_sha224_swinit(struct ahash_request *areq)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);

1960 1961 1962 1963 1964 1965 1966 1967
	req_ctx->hw_context[0] = SHA224_H0;
	req_ctx->hw_context[1] = SHA224_H1;
	req_ctx->hw_context[2] = SHA224_H2;
	req_ctx->hw_context[3] = SHA224_H3;
	req_ctx->hw_context[4] = SHA224_H4;
	req_ctx->hw_context[5] = SHA224_H5;
	req_ctx->hw_context[6] = SHA224_H6;
	req_ctx->hw_context[7] = SHA224_H7;
1968 1969 1970 1971 1972

	/* init 64-bit count */
	req_ctx->hw_context[8] = 0;
	req_ctx->hw_context[9] = 0;

1973 1974 1975
	ahash_init(areq);
	req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/

1976 1977 1978
	return 0;
}

1979 1980 1981 1982 1983 1984 1985 1986 1987 1988
static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
{
	struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
	struct talitos_edesc *edesc;
	unsigned int blocksize =
			crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
	unsigned int nbytes_to_hash;
	unsigned int to_hash_later;
1989
	unsigned int nsg;
1990
	int nents;
1991 1992 1993
	struct device *dev = ctx->dev;
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
1994
	u8 *ctx_buf = req_ctx->buf[req_ctx->buf_idx];
1995

1996 1997
	if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
		/* Buffer up to one whole block */
1998 1999 2000 2001 2002 2003
		nents = sg_nents_for_len(areq->src, nbytes);
		if (nents < 0) {
			dev_err(ctx->dev, "Invalid number of src SG.\n");
			return nents;
		}
		sg_copy_to_buffer(areq->src, nents,
2004
				  ctx_buf + req_ctx->nbuf, nbytes);
2005
		req_ctx->nbuf += nbytes;
2006 2007 2008
		return 0;
	}

2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024
	/* At least (blocksize + 1) bytes are available to hash */
	nbytes_to_hash = nbytes + req_ctx->nbuf;
	to_hash_later = nbytes_to_hash & (blocksize - 1);

	if (req_ctx->last)
		to_hash_later = 0;
	else if (to_hash_later)
		/* There is a partial block. Hash the full block(s) now */
		nbytes_to_hash -= to_hash_later;
	else {
		/* Keep one block buffered */
		nbytes_to_hash -= blocksize;
		to_hash_later = blocksize;
	}

	/* Chain in any previously buffered data */
2025
	if (!is_sec1 && req_ctx->nbuf) {
2026 2027
		nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
		sg_init_table(req_ctx->bufsl, nsg);
2028
		sg_set_buf(req_ctx->bufsl, ctx_buf, req_ctx->nbuf);
2029
		if (nsg > 1)
2030
			sg_chain(req_ctx->bufsl, 2, areq->src);
2031
		req_ctx->psrc = req_ctx->bufsl;
2032
	} else if (is_sec1 && req_ctx->nbuf && req_ctx->nbuf < blocksize) {
2033 2034
		int offset;

2035 2036 2037 2038 2039 2040 2041 2042 2043 2044
		if (nbytes_to_hash > blocksize)
			offset = blocksize - req_ctx->nbuf;
		else
			offset = nbytes_to_hash - req_ctx->nbuf;
		nents = sg_nents_for_len(areq->src, offset);
		if (nents < 0) {
			dev_err(ctx->dev, "Invalid number of src SG.\n");
			return nents;
		}
		sg_copy_to_buffer(areq->src, nents,
2045
				  ctx_buf + req_ctx->nbuf, offset);
2046
		req_ctx->nbuf += offset;
2047 2048
		req_ctx->psrc = scatterwalk_ffwd(req_ctx->bufsl, areq->src,
						 offset);
2049
	} else
2050
		req_ctx->psrc = areq->src;
2051 2052

	if (to_hash_later) {
2053 2054 2055 2056 2057
		nents = sg_nents_for_len(areq->src, nbytes);
		if (nents < 0) {
			dev_err(ctx->dev, "Invalid number of src SG.\n");
			return nents;
		}
2058
		sg_pcopy_to_buffer(areq->src, nents,
2059
				   req_ctx->buf[(req_ctx->buf_idx + 1) & 1],
2060 2061
				      to_hash_later,
				      nbytes - to_hash_later);
2062
	}
2063
	req_ctx->to_hash_later = to_hash_later;
2064

2065
	/* Allocate extended descriptor */
2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077
	edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
	if (IS_ERR(edesc))
		return PTR_ERR(edesc);

	edesc->desc.hdr = ctx->desc_hdr_template;

	/* On last one, request SEC to pad; otherwise continue */
	if (req_ctx->last)
		edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
	else
		edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;

2078 2079
	/* request SEC to INIT hash. */
	if (req_ctx->first && !req_ctx->swinit)
2080 2081 2082 2083 2084 2085 2086 2087
		edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;

	/* When the tfm context has a keylen, it's an HMAC.
	 * A first or last (ie. not middle) descriptor must request HMAC.
	 */
	if (ctx->keylen && (req_ctx->first || req_ctx->last))
		edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;

2088
	return common_nonsnoop_hash(edesc, areq, nbytes_to_hash, ahash_done);
2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120
}

static int ahash_update(struct ahash_request *areq)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);

	req_ctx->last = 0;

	return ahash_process_req(areq, areq->nbytes);
}

static int ahash_final(struct ahash_request *areq)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);

	req_ctx->last = 1;

	return ahash_process_req(areq, 0);
}

static int ahash_finup(struct ahash_request *areq)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);

	req_ctx->last = 1;

	return ahash_process_req(areq, areq->nbytes);
}

static int ahash_digest(struct ahash_request *areq)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
2121
	struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
2122

2123
	ahash->init(areq);
2124 2125 2126 2127 2128
	req_ctx->last = 1;

	return ahash_process_req(areq, areq->nbytes);
}

2129 2130 2131 2132
static int ahash_export(struct ahash_request *areq, void *out)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
	struct talitos_export_state *export = out;
2133 2134 2135 2136 2137 2138 2139 2140
	struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
	struct device *dev = ctx->dev;
	dma_addr_t dma;

	dma = dma_map_single(dev, req_ctx->hw_context, req_ctx->hw_context_size,
			     DMA_FROM_DEVICE);
	dma_unmap_single(dev, dma, req_ctx->hw_context_size, DMA_FROM_DEVICE);
2141 2142 2143

	memcpy(export->hw_context, req_ctx->hw_context,
	       req_ctx->hw_context_size);
2144
	memcpy(export->buf, req_ctx->buf[req_ctx->buf_idx], req_ctx->nbuf);
2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157
	export->swinit = req_ctx->swinit;
	export->first = req_ctx->first;
	export->last = req_ctx->last;
	export->to_hash_later = req_ctx->to_hash_later;
	export->nbuf = req_ctx->nbuf;

	return 0;
}

static int ahash_import(struct ahash_request *areq, const void *in)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
	struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
2158 2159
	struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
	struct device *dev = ctx->dev;
2160
	const struct talitos_export_state *export = in;
2161
	unsigned int size;
2162
	dma_addr_t dma;
2163 2164

	memset(req_ctx, 0, sizeof(*req_ctx));
2165
	size = (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
2166 2167
			? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
			: TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
2168 2169
	req_ctx->hw_context_size = size;
	memcpy(req_ctx->hw_context, export->hw_context, size);
2170
	memcpy(req_ctx->buf[0], export->buf, export->nbuf);
2171 2172 2173 2174 2175 2176
	req_ctx->swinit = export->swinit;
	req_ctx->first = export->first;
	req_ctx->last = export->last;
	req_ctx->to_hash_later = export->to_hash_later;
	req_ctx->nbuf = export->nbuf;

2177 2178 2179 2180
	dma = dma_map_single(dev, req_ctx->hw_context, req_ctx->hw_context_size,
			     DMA_TO_DEVICE);
	dma_unmap_single(dev, dma, req_ctx->hw_context_size, DMA_TO_DEVICE);

2181 2182 2183
	return 0;
}

L
Lee Nipper 已提交
2184 2185 2186 2187 2188 2189 2190
static int keyhash(struct crypto_ahash *tfm, const u8 *key, unsigned int keylen,
		   u8 *hash)
{
	struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));

	struct scatterlist sg[1];
	struct ahash_request *req;
2191
	struct crypto_wait wait;
L
Lee Nipper 已提交
2192 2193
	int ret;

2194
	crypto_init_wait(&wait);
L
Lee Nipper 已提交
2195 2196 2197 2198 2199 2200 2201 2202

	req = ahash_request_alloc(tfm, GFP_KERNEL);
	if (!req)
		return -ENOMEM;

	/* Keep tfm keylen == 0 during hash of the long key */
	ctx->keylen = 0;
	ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
2203
				   crypto_req_done, &wait);
L
Lee Nipper 已提交
2204 2205 2206 2207

	sg_init_one(&sg[0], key, keylen);

	ahash_request_set_crypt(req, sg, hash, keylen);
2208 2209
	ret = crypto_wait_req(crypto_ahash_digest(req), &wait);

L
Lee Nipper 已提交
2210 2211 2212 2213 2214 2215 2216 2217 2218
	ahash_request_free(req);

	return ret;
}

static int ahash_setkey(struct crypto_ahash *tfm, const u8 *key,
			unsigned int keylen)
{
	struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
2219
	struct device *dev = ctx->dev;
L
Lee Nipper 已提交
2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241
	unsigned int blocksize =
			crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
	unsigned int digestsize = crypto_ahash_digestsize(tfm);
	unsigned int keysize = keylen;
	u8 hash[SHA512_DIGEST_SIZE];
	int ret;

	if (keylen <= blocksize)
		memcpy(ctx->key, key, keysize);
	else {
		/* Must get the hash of the long key */
		ret = keyhash(tfm, key, keylen, hash);

		if (ret) {
			crypto_ahash_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
			return -EINVAL;
		}

		keysize = digestsize;
		memcpy(ctx->key, hash, digestsize);
	}

2242 2243 2244
	if (ctx->keylen)
		dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);

L
Lee Nipper 已提交
2245
	ctx->keylen = keysize;
2246
	ctx->dma_key = dma_map_single(dev, ctx->key, keysize, DMA_TO_DEVICE);
L
Lee Nipper 已提交
2247 2248 2249 2250 2251

	return 0;
}


2252
struct talitos_alg_template {
2253
	u32 type;
2254
	u32 priority;
2255 2256
	union {
		struct crypto_alg crypto;
2257
		struct ahash_alg hash;
2258
		struct aead_alg aead;
2259
	} alg;
2260 2261 2262 2263
	__be32 desc_hdr_template;
};

static struct talitos_alg_template driver_algs[] = {
2264
	/* AEAD algorithms.  These use a single-pass ipsec_esp descriptor */
2265
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2266 2267 2268 2269 2270 2271 2272 2273 2274 2275
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha1),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha1-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA1_DIGEST_SIZE,
2276
		},
2277 2278 2279 2280 2281 2282 2283
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_AESU |
		                     DESC_HDR_MODE0_AESU_CBC |
		                     DESC_HDR_SEL1_MDEUA |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEU_SHA1_HMAC,
2284
	},
2285 2286 2287 2288 2289 2290
	{	.type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha1),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha1-"
2291
						   "cbc-aes-talitos-hsna",
2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA1_DIGEST_SIZE,
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_AESU |
				     DESC_HDR_MODE0_AESU_CBC |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_SHA1_HMAC,
	},
2306
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha1),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha1-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA1_DIGEST_SIZE,
2318
			.setkey = aead_des3_setkey,
2319
		},
2320 2321 2322 2323 2324 2325 2326 2327
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_DEU |
		                     DESC_HDR_MODE0_DEU_CBC |
		                     DESC_HDR_MODE0_DEU_3DES |
		                     DESC_HDR_SEL1_MDEUA |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEU_SHA1_HMAC,
2328
	},
2329 2330 2331 2332 2333 2334 2335
	{	.type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha1),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha1-"
2336
						   "cbc-3des-talitos-hsna",
2337 2338 2339 2340 2341
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA1_DIGEST_SIZE,
2342
			.setkey = aead_des3_setkey,
2343 2344 2345 2346 2347 2348 2349 2350 2351 2352
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_DEU |
				     DESC_HDR_MODE0_DEU_CBC |
				     DESC_HDR_MODE0_DEU_3DES |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_SHA1_HMAC,
	},
2353
	{       .type = CRYPTO_ALG_TYPE_AEAD,
2354 2355 2356 2357 2358 2359 2360 2361 2362 2363
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha224),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha224-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA224_DIGEST_SIZE,
2364 2365 2366 2367 2368 2369 2370 2371 2372
		},
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
				     DESC_HDR_SEL0_AESU |
				     DESC_HDR_MODE0_AESU_CBC |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_SHA224_HMAC,
	},
2373 2374 2375 2376 2377 2378
	{       .type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha224),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha224-"
2379
						   "cbc-aes-talitos-hsna",
2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA224_DIGEST_SIZE,
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_AESU |
				     DESC_HDR_MODE0_AESU_CBC |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_SHA224_HMAC,
	},
2394
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha224),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha224-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA224_DIGEST_SIZE,
2406
			.setkey = aead_des3_setkey,
2407 2408 2409 2410 2411 2412 2413 2414 2415 2416
		},
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_DEU |
		                     DESC_HDR_MODE0_DEU_CBC |
		                     DESC_HDR_MODE0_DEU_3DES |
		                     DESC_HDR_SEL1_MDEUA |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEU_SHA224_HMAC,
	},
2417 2418 2419 2420 2421 2422 2423
	{	.type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha224),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha224-"
2424
						   "cbc-3des-talitos-hsna",
2425 2426 2427 2428 2429
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA224_DIGEST_SIZE,
2430
			.setkey = aead_des3_setkey,
2431 2432 2433 2434 2435 2436 2437 2438 2439 2440
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_DEU |
				     DESC_HDR_MODE0_DEU_CBC |
				     DESC_HDR_MODE0_DEU_3DES |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_SHA224_HMAC,
	},
2441
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2442 2443 2444 2445 2446 2447 2448 2449 2450 2451
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha256),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha256-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA256_DIGEST_SIZE,
2452
		},
2453 2454 2455 2456 2457 2458 2459 2460
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_AESU |
		                     DESC_HDR_MODE0_AESU_CBC |
		                     DESC_HDR_SEL1_MDEUA |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEU_SHA256_HMAC,
	},
2461 2462 2463 2464 2465 2466
	{	.type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha256),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha256-"
2467
						   "cbc-aes-talitos-hsna",
2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA256_DIGEST_SIZE,
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_AESU |
				     DESC_HDR_MODE0_AESU_CBC |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_SHA256_HMAC,
	},
2482
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha256),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha256-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA256_DIGEST_SIZE,
2494
			.setkey = aead_des3_setkey,
2495
		},
2496 2497 2498 2499 2500 2501 2502 2503 2504
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_DEU |
		                     DESC_HDR_MODE0_DEU_CBC |
		                     DESC_HDR_MODE0_DEU_3DES |
		                     DESC_HDR_SEL1_MDEUA |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEU_SHA256_HMAC,
	},
2505 2506 2507 2508 2509 2510 2511
	{	.type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha256),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha256-"
2512
						   "cbc-3des-talitos-hsna",
2513 2514 2515 2516 2517
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA256_DIGEST_SIZE,
2518
			.setkey = aead_des3_setkey,
2519 2520 2521 2522 2523 2524 2525 2526 2527 2528
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_DEU |
				     DESC_HDR_MODE0_DEU_CBC |
				     DESC_HDR_MODE0_DEU_3DES |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_SHA256_HMAC,
	},
2529
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2530 2531 2532 2533 2534 2535 2536 2537 2538 2539
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha384),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha384-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA384_DIGEST_SIZE,
2540 2541 2542 2543 2544 2545 2546 2547 2548 2549
		},
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_AESU |
		                     DESC_HDR_MODE0_AESU_CBC |
		                     DESC_HDR_SEL1_MDEUB |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
	},
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha384),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha384-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA384_DIGEST_SIZE,
2561
			.setkey = aead_des3_setkey,
2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572
		},
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_DEU |
		                     DESC_HDR_MODE0_DEU_CBC |
		                     DESC_HDR_MODE0_DEU_3DES |
		                     DESC_HDR_SEL1_MDEUB |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
	},
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2573 2574 2575 2576 2577 2578 2579 2580 2581 2582
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha512),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha512-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA512_DIGEST_SIZE,
2583 2584 2585 2586 2587 2588 2589 2590 2591 2592
		},
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_AESU |
		                     DESC_HDR_MODE0_AESU_CBC |
		                     DESC_HDR_SEL1_MDEUB |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
	},
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha512),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha512-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA512_DIGEST_SIZE,
2604
			.setkey = aead_des3_setkey,
2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615
		},
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_DEU |
		                     DESC_HDR_MODE0_DEU_CBC |
		                     DESC_HDR_MODE0_DEU_3DES |
		                     DESC_HDR_SEL1_MDEUB |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
	},
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2616 2617 2618 2619 2620 2621 2622 2623 2624 2625
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(md5),cbc(aes))",
				.cra_driver_name = "authenc-hmac-md5-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = MD5_DIGEST_SIZE,
2626
		},
2627 2628 2629 2630 2631 2632 2633 2634
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_AESU |
		                     DESC_HDR_MODE0_AESU_CBC |
		                     DESC_HDR_SEL1_MDEUA |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEU_MD5_HMAC,
	},
2635 2636 2637 2638 2639 2640
	{	.type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(md5),cbc(aes))",
				.cra_driver_name = "authenc-hmac-md5-"
2641
						   "cbc-aes-talitos-hsna",
2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = MD5_DIGEST_SIZE,
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_AESU |
				     DESC_HDR_MODE0_AESU_CBC |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_MD5_HMAC,
	},
2656
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2657 2658 2659 2660 2661 2662 2663 2664 2665 2666
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(md5),cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-md5-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = MD5_DIGEST_SIZE,
2667
			.setkey = aead_des3_setkey,
2668
		},
2669 2670 2671 2672 2673 2674 2675 2676
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_DEU |
		                     DESC_HDR_MODE0_DEU_CBC |
		                     DESC_HDR_MODE0_DEU_3DES |
		                     DESC_HDR_SEL1_MDEUA |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEU_MD5_HMAC,
2677
	},
2678 2679 2680 2681 2682 2683
	{	.type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(md5),cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-md5-"
2684
						   "cbc-3des-talitos-hsna",
2685 2686 2687 2688 2689
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = MD5_DIGEST_SIZE,
2690
			.setkey = aead_des3_setkey,
2691 2692 2693 2694 2695 2696 2697 2698 2699 2700
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_DEU |
				     DESC_HDR_MODE0_DEU_CBC |
				     DESC_HDR_MODE0_DEU_3DES |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_MD5_HMAC,
	},
2701
	/* ABLKCIPHER algorithms. */
2702 2703 2704 2705 2706 2707 2708 2709 2710 2711
	{	.type = CRYPTO_ALG_TYPE_ABLKCIPHER,
		.alg.crypto = {
			.cra_name = "ecb(aes)",
			.cra_driver_name = "ecb-aes-talitos",
			.cra_blocksize = AES_BLOCK_SIZE,
			.cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
				     CRYPTO_ALG_ASYNC,
			.cra_ablkcipher = {
				.min_keysize = AES_MIN_KEY_SIZE,
				.max_keysize = AES_MAX_KEY_SIZE,
2712
				.setkey = ablkcipher_aes_setkey,
2713 2714 2715 2716 2717
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_AESU,
	},
2718 2719
	{	.type = CRYPTO_ALG_TYPE_ABLKCIPHER,
		.alg.crypto = {
2720 2721 2722 2723 2724 2725 2726 2727 2728
			.cra_name = "cbc(aes)",
			.cra_driver_name = "cbc-aes-talitos",
			.cra_blocksize = AES_BLOCK_SIZE,
			.cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
                                     CRYPTO_ALG_ASYNC,
			.cra_ablkcipher = {
				.min_keysize = AES_MIN_KEY_SIZE,
				.max_keysize = AES_MAX_KEY_SIZE,
				.ivsize = AES_BLOCK_SIZE,
2729
				.setkey = ablkcipher_aes_setkey,
2730 2731 2732 2733 2734 2735
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_AESU |
				     DESC_HDR_MODE0_AESU_CBC,
	},
2736 2737 2738 2739
	{	.type = CRYPTO_ALG_TYPE_ABLKCIPHER,
		.alg.crypto = {
			.cra_name = "ctr(aes)",
			.cra_driver_name = "ctr-aes-talitos",
2740
			.cra_blocksize = 1,
2741 2742 2743 2744 2745 2746
			.cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
				     CRYPTO_ALG_ASYNC,
			.cra_ablkcipher = {
				.min_keysize = AES_MIN_KEY_SIZE,
				.max_keysize = AES_MAX_KEY_SIZE,
				.ivsize = AES_BLOCK_SIZE,
2747
				.setkey = ablkcipher_aes_setkey,
2748 2749
			}
		},
2750
		.desc_hdr_template = DESC_HDR_TYPE_AESU_CTR_NONSNOOP |
2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763
				     DESC_HDR_SEL0_AESU |
				     DESC_HDR_MODE0_AESU_CTR,
	},
	{	.type = CRYPTO_ALG_TYPE_ABLKCIPHER,
		.alg.crypto = {
			.cra_name = "ecb(des)",
			.cra_driver_name = "ecb-des-talitos",
			.cra_blocksize = DES_BLOCK_SIZE,
			.cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
				     CRYPTO_ALG_ASYNC,
			.cra_ablkcipher = {
				.min_keysize = DES_KEY_SIZE,
				.max_keysize = DES_KEY_SIZE,
2764
				.setkey = ablkcipher_des_setkey,
2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_DEU,
	},
	{	.type = CRYPTO_ALG_TYPE_ABLKCIPHER,
		.alg.crypto = {
			.cra_name = "cbc(des)",
			.cra_driver_name = "cbc-des-talitos",
			.cra_blocksize = DES_BLOCK_SIZE,
			.cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
				     CRYPTO_ALG_ASYNC,
			.cra_ablkcipher = {
				.min_keysize = DES_KEY_SIZE,
				.max_keysize = DES_KEY_SIZE,
				.ivsize = DES_BLOCK_SIZE,
2781
				.setkey = ablkcipher_des_setkey,
2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_DEU |
				     DESC_HDR_MODE0_DEU_CBC,
	},
	{	.type = CRYPTO_ALG_TYPE_ABLKCIPHER,
		.alg.crypto = {
			.cra_name = "ecb(des3_ede)",
			.cra_driver_name = "ecb-3des-talitos",
			.cra_blocksize = DES3_EDE_BLOCK_SIZE,
			.cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
				     CRYPTO_ALG_ASYNC,
			.cra_ablkcipher = {
				.min_keysize = DES3_EDE_KEY_SIZE,
				.max_keysize = DES3_EDE_KEY_SIZE,
2798
				.setkey = ablkcipher_des3_setkey,
2799 2800 2801 2802 2803 2804
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_DEU |
				     DESC_HDR_MODE0_DEU_3DES,
	},
2805 2806
	{	.type = CRYPTO_ALG_TYPE_ABLKCIPHER,
		.alg.crypto = {
2807 2808 2809 2810 2811 2812 2813 2814 2815
			.cra_name = "cbc(des3_ede)",
			.cra_driver_name = "cbc-3des-talitos",
			.cra_blocksize = DES3_EDE_BLOCK_SIZE,
			.cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
                                     CRYPTO_ALG_ASYNC,
			.cra_ablkcipher = {
				.min_keysize = DES3_EDE_KEY_SIZE,
				.max_keysize = DES3_EDE_KEY_SIZE,
				.ivsize = DES3_EDE_BLOCK_SIZE,
2816
				.setkey = ablkcipher_des3_setkey,
2817 2818 2819 2820 2821 2822
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
			             DESC_HDR_SEL0_DEU |
		                     DESC_HDR_MODE0_DEU_CBC |
		                     DESC_HDR_MODE0_DEU_3DES,
2823 2824 2825 2826 2827
	},
	/* AHASH algorithms. */
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = MD5_DIGEST_SIZE,
2828
			.halg.statesize = sizeof(struct talitos_export_state),
2829 2830 2831
			.halg.base = {
				.cra_name = "md5",
				.cra_driver_name = "md5-talitos",
2832
				.cra_blocksize = MD5_HMAC_BLOCK_SIZE,
2833
				.cra_flags = CRYPTO_ALG_ASYNC,
2834 2835 2836 2837 2838 2839 2840 2841 2842
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_MD5,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA1_DIGEST_SIZE,
2843
			.halg.statesize = sizeof(struct talitos_export_state),
2844 2845 2846 2847
			.halg.base = {
				.cra_name = "sha1",
				.cra_driver_name = "sha1-talitos",
				.cra_blocksize = SHA1_BLOCK_SIZE,
2848
				.cra_flags = CRYPTO_ALG_ASYNC,
2849 2850 2851 2852 2853 2854
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_SHA1,
	},
2855 2856 2857
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA224_DIGEST_SIZE,
2858
			.halg.statesize = sizeof(struct talitos_export_state),
2859 2860 2861 2862
			.halg.base = {
				.cra_name = "sha224",
				.cra_driver_name = "sha224-talitos",
				.cra_blocksize = SHA224_BLOCK_SIZE,
2863
				.cra_flags = CRYPTO_ALG_ASYNC,
2864 2865 2866 2867 2868 2869
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_SHA224,
	},
2870 2871 2872
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA256_DIGEST_SIZE,
2873
			.halg.statesize = sizeof(struct talitos_export_state),
2874 2875 2876 2877
			.halg.base = {
				.cra_name = "sha256",
				.cra_driver_name = "sha256-talitos",
				.cra_blocksize = SHA256_BLOCK_SIZE,
2878
				.cra_flags = CRYPTO_ALG_ASYNC,
2879 2880 2881 2882 2883 2884 2885 2886 2887
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_SHA256,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA384_DIGEST_SIZE,
2888
			.halg.statesize = sizeof(struct talitos_export_state),
2889 2890 2891 2892
			.halg.base = {
				.cra_name = "sha384",
				.cra_driver_name = "sha384-talitos",
				.cra_blocksize = SHA384_BLOCK_SIZE,
2893
				.cra_flags = CRYPTO_ALG_ASYNC,
2894 2895 2896 2897 2898 2899 2900 2901 2902
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUB |
				     DESC_HDR_MODE0_MDEUB_SHA384,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA512_DIGEST_SIZE,
2903
			.halg.statesize = sizeof(struct talitos_export_state),
2904 2905 2906 2907
			.halg.base = {
				.cra_name = "sha512",
				.cra_driver_name = "sha512-talitos",
				.cra_blocksize = SHA512_BLOCK_SIZE,
2908
				.cra_flags = CRYPTO_ALG_ASYNC,
2909 2910 2911 2912 2913 2914
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUB |
				     DESC_HDR_MODE0_MDEUB_SHA512,
	},
L
Lee Nipper 已提交
2915 2916 2917
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = MD5_DIGEST_SIZE,
2918
			.halg.statesize = sizeof(struct talitos_export_state),
L
Lee Nipper 已提交
2919 2920 2921
			.halg.base = {
				.cra_name = "hmac(md5)",
				.cra_driver_name = "hmac-md5-talitos",
2922
				.cra_blocksize = MD5_HMAC_BLOCK_SIZE,
2923
				.cra_flags = CRYPTO_ALG_ASYNC,
L
Lee Nipper 已提交
2924 2925 2926 2927 2928 2929 2930 2931 2932
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_MD5,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA1_DIGEST_SIZE,
2933
			.halg.statesize = sizeof(struct talitos_export_state),
L
Lee Nipper 已提交
2934 2935 2936 2937
			.halg.base = {
				.cra_name = "hmac(sha1)",
				.cra_driver_name = "hmac-sha1-talitos",
				.cra_blocksize = SHA1_BLOCK_SIZE,
2938
				.cra_flags = CRYPTO_ALG_ASYNC,
L
Lee Nipper 已提交
2939 2940 2941 2942 2943 2944 2945 2946 2947
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_SHA1,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA224_DIGEST_SIZE,
2948
			.halg.statesize = sizeof(struct talitos_export_state),
L
Lee Nipper 已提交
2949 2950 2951 2952
			.halg.base = {
				.cra_name = "hmac(sha224)",
				.cra_driver_name = "hmac-sha224-talitos",
				.cra_blocksize = SHA224_BLOCK_SIZE,
2953
				.cra_flags = CRYPTO_ALG_ASYNC,
L
Lee Nipper 已提交
2954 2955 2956 2957 2958 2959 2960 2961 2962
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_SHA224,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA256_DIGEST_SIZE,
2963
			.halg.statesize = sizeof(struct talitos_export_state),
L
Lee Nipper 已提交
2964 2965 2966 2967
			.halg.base = {
				.cra_name = "hmac(sha256)",
				.cra_driver_name = "hmac-sha256-talitos",
				.cra_blocksize = SHA256_BLOCK_SIZE,
2968
				.cra_flags = CRYPTO_ALG_ASYNC,
L
Lee Nipper 已提交
2969 2970 2971 2972 2973 2974 2975 2976 2977
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_SHA256,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA384_DIGEST_SIZE,
2978
			.halg.statesize = sizeof(struct talitos_export_state),
L
Lee Nipper 已提交
2979 2980 2981 2982
			.halg.base = {
				.cra_name = "hmac(sha384)",
				.cra_driver_name = "hmac-sha384-talitos",
				.cra_blocksize = SHA384_BLOCK_SIZE,
2983
				.cra_flags = CRYPTO_ALG_ASYNC,
L
Lee Nipper 已提交
2984 2985 2986 2987 2988 2989 2990 2991 2992
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUB |
				     DESC_HDR_MODE0_MDEUB_SHA384,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA512_DIGEST_SIZE,
2993
			.halg.statesize = sizeof(struct talitos_export_state),
L
Lee Nipper 已提交
2994 2995 2996 2997
			.halg.base = {
				.cra_name = "hmac(sha512)",
				.cra_driver_name = "hmac-sha512-talitos",
				.cra_blocksize = SHA512_BLOCK_SIZE,
2998
				.cra_flags = CRYPTO_ALG_ASYNC,
L
Lee Nipper 已提交
2999 3000 3001 3002 3003 3004
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUB |
				     DESC_HDR_MODE0_MDEUB_SHA512,
	}
3005 3006 3007 3008 3009
};

struct talitos_crypto_alg {
	struct list_head entry;
	struct device *dev;
3010
	struct talitos_alg_template algt;
3011 3012
};

3013 3014
static int talitos_init_common(struct talitos_ctx *ctx,
			       struct talitos_crypto_alg *talitos_alg)
3015
{
3016
	struct talitos_private *priv;
3017 3018 3019

	/* update context with ptr to dev */
	ctx->dev = talitos_alg->dev;
3020

3021 3022 3023 3024 3025
	/* assign SEC channel to tfm in round-robin fashion */
	priv = dev_get_drvdata(ctx->dev);
	ctx->ch = atomic_inc_return(&priv->last_chan) &
		  (priv->num_channels - 1);

3026
	/* copy descriptor header template value */
3027
	ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
3028

3029 3030 3031
	/* select done notification */
	ctx->desc_hdr_template |= DESC_HDR_DONE_NOTIFY;

3032 3033 3034
	return 0;
}

3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051
static int talitos_cra_init(struct crypto_tfm *tfm)
{
	struct crypto_alg *alg = tfm->__crt_alg;
	struct talitos_crypto_alg *talitos_alg;
	struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);

	if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
		talitos_alg = container_of(__crypto_ahash_alg(alg),
					   struct talitos_crypto_alg,
					   algt.alg.hash);
	else
		talitos_alg = container_of(alg, struct talitos_crypto_alg,
					   algt.alg.crypto);

	return talitos_init_common(ctx, talitos_alg);
}

3052
static int talitos_cra_init_aead(struct crypto_aead *tfm)
3053
{
3054 3055 3056 3057 3058 3059 3060 3061
	struct aead_alg *alg = crypto_aead_alg(tfm);
	struct talitos_crypto_alg *talitos_alg;
	struct talitos_ctx *ctx = crypto_aead_ctx(tfm);

	talitos_alg = container_of(alg, struct talitos_crypto_alg,
				   algt.alg.aead);

	return talitos_init_common(ctx, talitos_alg);
3062 3063
}

3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076
static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
{
	struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);

	talitos_cra_init(tfm);

	ctx->keylen = 0;
	crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
				 sizeof(struct talitos_ahash_req_ctx));

	return 0;
}

3077 3078 3079 3080 3081 3082 3083 3084 3085
static void talitos_cra_exit(struct crypto_tfm *tfm)
{
	struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
	struct device *dev = ctx->dev;

	if (ctx->keylen)
		dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);
}

3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105
/*
 * given the alg's descriptor header template, determine whether descriptor
 * type and primary/secondary execution units required match the hw
 * capabilities description provided in the device tree node.
 */
static int hw_supports(struct device *dev, __be32 desc_hdr_template)
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	int ret;

	ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
	      (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);

	if (SECONDARY_EU(desc_hdr_template))
		ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
		              & priv->exec_units);

	return ret;
}

3106
static int talitos_remove(struct platform_device *ofdev)
3107 3108 3109 3110 3111 3112 3113
{
	struct device *dev = &ofdev->dev;
	struct talitos_private *priv = dev_get_drvdata(dev);
	struct talitos_crypto_alg *t_alg, *n;
	int i;

	list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
3114 3115 3116
		switch (t_alg->algt.type) {
		case CRYPTO_ALG_TYPE_ABLKCIPHER:
			break;
3117 3118
		case CRYPTO_ALG_TYPE_AEAD:
			crypto_unregister_aead(&t_alg->algt.alg.aead);
3119
			break;
3120 3121 3122 3123
		case CRYPTO_ALG_TYPE_AHASH:
			crypto_unregister_ahash(&t_alg->algt.alg.hash);
			break;
		}
3124 3125 3126 3127 3128 3129
		list_del(&t_alg->entry);
	}

	if (hw_supports(dev, DESC_HDR_SEL0_RNG))
		talitos_unregister_rng(dev);

3130
	for (i = 0; i < 2; i++)
3131
		if (priv->irq[i]) {
3132 3133 3134
			free_irq(priv->irq[i], dev);
			irq_dispose_mapping(priv->irq[i]);
		}
3135

3136
	tasklet_kill(&priv->done_task[0]);
3137
	if (priv->irq[1])
3138
		tasklet_kill(&priv->done_task[1]);
3139 3140 3141 3142 3143 3144 3145 3146

	return 0;
}

static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
						    struct talitos_alg_template
						           *template)
{
3147
	struct talitos_private *priv = dev_get_drvdata(dev);
3148 3149 3150
	struct talitos_crypto_alg *t_alg;
	struct crypto_alg *alg;

3151 3152
	t_alg = devm_kzalloc(dev, sizeof(struct talitos_crypto_alg),
			     GFP_KERNEL);
3153 3154 3155
	if (!t_alg)
		return ERR_PTR(-ENOMEM);

3156 3157 3158 3159
	t_alg->algt = *template;

	switch (t_alg->algt.type) {
	case CRYPTO_ALG_TYPE_ABLKCIPHER:
3160 3161
		alg = &t_alg->algt.alg.crypto;
		alg->cra_init = talitos_cra_init;
3162
		alg->cra_exit = talitos_cra_exit;
3163
		alg->cra_type = &crypto_ablkcipher_type;
3164 3165
		alg->cra_ablkcipher.setkey = alg->cra_ablkcipher.setkey ?:
					     ablkcipher_setkey;
3166 3167
		alg->cra_ablkcipher.encrypt = ablkcipher_encrypt;
		alg->cra_ablkcipher.decrypt = ablkcipher_decrypt;
3168
		break;
3169
	case CRYPTO_ALG_TYPE_AEAD:
3170
		alg = &t_alg->algt.alg.aead.base;
3171
		alg->cra_exit = talitos_cra_exit;
3172
		t_alg->algt.alg.aead.init = talitos_cra_init_aead;
3173 3174
		t_alg->algt.alg.aead.setkey = t_alg->algt.alg.aead.setkey ?:
					      aead_setkey;
3175 3176
		t_alg->algt.alg.aead.encrypt = aead_encrypt;
		t_alg->algt.alg.aead.decrypt = aead_decrypt;
3177 3178
		if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
		    !strncmp(alg->cra_name, "authenc(hmac(sha224)", 20)) {
3179
			devm_kfree(dev, t_alg);
3180 3181
			return ERR_PTR(-ENOTSUPP);
		}
3182 3183 3184
		break;
	case CRYPTO_ALG_TYPE_AHASH:
		alg = &t_alg->algt.alg.hash.halg.base;
3185
		alg->cra_init = talitos_cra_init_ahash;
3186
		alg->cra_exit = talitos_cra_exit;
3187 3188 3189 3190 3191
		t_alg->algt.alg.hash.init = ahash_init;
		t_alg->algt.alg.hash.update = ahash_update;
		t_alg->algt.alg.hash.final = ahash_final;
		t_alg->algt.alg.hash.finup = ahash_finup;
		t_alg->algt.alg.hash.digest = ahash_digest;
3192 3193
		if (!strncmp(alg->cra_name, "hmac", 4))
			t_alg->algt.alg.hash.setkey = ahash_setkey;
3194 3195
		t_alg->algt.alg.hash.import = ahash_import;
		t_alg->algt.alg.hash.export = ahash_export;
3196

L
Lee Nipper 已提交
3197
		if (!(priv->features & TALITOS_FTR_HMAC_OK) &&
K
Kim Phillips 已提交
3198
		    !strncmp(alg->cra_name, "hmac", 4)) {
3199
			devm_kfree(dev, t_alg);
L
Lee Nipper 已提交
3200
			return ERR_PTR(-ENOTSUPP);
K
Kim Phillips 已提交
3201
		}
3202
		if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
L
Lee Nipper 已提交
3203 3204
		    (!strcmp(alg->cra_name, "sha224") ||
		     !strcmp(alg->cra_name, "hmac(sha224)"))) {
3205 3206 3207 3208 3209 3210
			t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
			t_alg->algt.desc_hdr_template =
					DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
					DESC_HDR_SEL0_MDEUA |
					DESC_HDR_MODE0_MDEU_SHA256;
		}
3211
		break;
3212 3213
	default:
		dev_err(dev, "unknown algorithm type %d\n", t_alg->algt.type);
3214
		devm_kfree(dev, t_alg);
3215
		return ERR_PTR(-EINVAL);
3216
	}
3217 3218

	alg->cra_module = THIS_MODULE;
3219 3220 3221 3222
	if (t_alg->algt.priority)
		alg->cra_priority = t_alg->algt.priority;
	else
		alg->cra_priority = TALITOS_CRA_PRIORITY;
3223 3224 3225 3226
	if (has_ftr_sec1(priv))
		alg->cra_alignmask = 3;
	else
		alg->cra_alignmask = 0;
3227
	alg->cra_ctxsize = sizeof(struct talitos_ctx);
3228
	alg->cra_flags |= CRYPTO_ALG_KERN_DRIVER_ONLY;
3229 3230 3231 3232 3233 3234

	t_alg->dev = dev;

	return t_alg;
}

3235 3236 3237 3238 3239 3240
static int talitos_probe_irq(struct platform_device *ofdev)
{
	struct device *dev = &ofdev->dev;
	struct device_node *np = ofdev->dev.of_node;
	struct talitos_private *priv = dev_get_drvdata(dev);
	int err;
3241
	bool is_sec1 = has_ftr_sec1(priv);
3242 3243

	priv->irq[0] = irq_of_parse_and_map(np, 0);
3244
	if (!priv->irq[0]) {
3245 3246 3247
		dev_err(dev, "failed to map irq\n");
		return -EINVAL;
	}
3248 3249 3250 3251 3252
	if (is_sec1) {
		err = request_irq(priv->irq[0], talitos1_interrupt_4ch, 0,
				  dev_driver_string(dev), dev);
		goto primary_out;
	}
3253 3254 3255 3256

	priv->irq[1] = irq_of_parse_and_map(np, 1);

	/* get the primary irq line */
3257
	if (!priv->irq[1]) {
3258
		err = request_irq(priv->irq[0], talitos2_interrupt_4ch, 0,
3259 3260 3261 3262
				  dev_driver_string(dev), dev);
		goto primary_out;
	}

3263
	err = request_irq(priv->irq[0], talitos2_interrupt_ch0_2, 0,
3264 3265 3266 3267 3268
			  dev_driver_string(dev), dev);
	if (err)
		goto primary_out;

	/* get the secondary irq line */
3269
	err = request_irq(priv->irq[1], talitos2_interrupt_ch1_3, 0,
3270 3271 3272 3273
			  dev_driver_string(dev), dev);
	if (err) {
		dev_err(dev, "failed to request secondary irq\n");
		irq_dispose_mapping(priv->irq[1]);
3274
		priv->irq[1] = 0;
3275 3276 3277 3278 3279 3280 3281 3282
	}

	return err;

primary_out:
	if (err) {
		dev_err(dev, "failed to request primary irq\n");
		irq_dispose_mapping(priv->irq[0]);
3283
		priv->irq[0] = 0;
3284 3285 3286 3287 3288
	}

	return err;
}

3289
static int talitos_probe(struct platform_device *ofdev)
3290 3291
{
	struct device *dev = &ofdev->dev;
3292
	struct device_node *np = ofdev->dev.of_node;
3293 3294
	struct talitos_private *priv;
	int i, err;
3295
	int stride;
3296
	struct resource *res;
3297

3298
	priv = devm_kzalloc(dev, sizeof(struct talitos_private), GFP_KERNEL);
3299 3300 3301
	if (!priv)
		return -ENOMEM;

3302 3303
	INIT_LIST_HEAD(&priv->alg_list);

3304 3305 3306 3307
	dev_set_drvdata(dev, priv);

	priv->ofdev = ofdev;

3308 3309
	spin_lock_init(&priv->reg_lock);

3310 3311 3312 3313
	res = platform_get_resource(ofdev, IORESOURCE_MEM, 0);
	if (!res)
		return -ENXIO;
	priv->reg = devm_ioremap(dev, res->start, resource_size(res));
3314 3315 3316 3317 3318 3319 3320
	if (!priv->reg) {
		dev_err(dev, "failed to of_iomap\n");
		err = -ENOMEM;
		goto err_out;
	}

	/* get SEC version capabilities from device tree */
3321 3322 3323 3324 3325
	of_property_read_u32(np, "fsl,num-channels", &priv->num_channels);
	of_property_read_u32(np, "fsl,channel-fifo-len", &priv->chfifo_len);
	of_property_read_u32(np, "fsl,exec-units-mask", &priv->exec_units);
	of_property_read_u32(np, "fsl,descriptor-types-mask",
			     &priv->desc_types);
3326 3327 3328 3329 3330 3331 3332 3333

	if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
	    !priv->exec_units || !priv->desc_types) {
		dev_err(dev, "invalid property data in device tree node\n");
		err = -EINVAL;
		goto err_out;
	}

3334 3335 3336
	if (of_device_is_compatible(np, "fsl,sec3.0"))
		priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;

3337
	if (of_device_is_compatible(np, "fsl,sec2.1"))
3338
		priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
L
Lee Nipper 已提交
3339 3340
				  TALITOS_FTR_SHA224_HWINIT |
				  TALITOS_FTR_HMAC_OK;
3341

3342 3343 3344
	if (of_device_is_compatible(np, "fsl,sec1.0"))
		priv->features |= TALITOS_FTR_SEC1;

3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369
	if (of_device_is_compatible(np, "fsl,sec1.2")) {
		priv->reg_deu = priv->reg + TALITOS12_DEU;
		priv->reg_aesu = priv->reg + TALITOS12_AESU;
		priv->reg_mdeu = priv->reg + TALITOS12_MDEU;
		stride = TALITOS1_CH_STRIDE;
	} else if (of_device_is_compatible(np, "fsl,sec1.0")) {
		priv->reg_deu = priv->reg + TALITOS10_DEU;
		priv->reg_aesu = priv->reg + TALITOS10_AESU;
		priv->reg_mdeu = priv->reg + TALITOS10_MDEU;
		priv->reg_afeu = priv->reg + TALITOS10_AFEU;
		priv->reg_rngu = priv->reg + TALITOS10_RNGU;
		priv->reg_pkeu = priv->reg + TALITOS10_PKEU;
		stride = TALITOS1_CH_STRIDE;
	} else {
		priv->reg_deu = priv->reg + TALITOS2_DEU;
		priv->reg_aesu = priv->reg + TALITOS2_AESU;
		priv->reg_mdeu = priv->reg + TALITOS2_MDEU;
		priv->reg_afeu = priv->reg + TALITOS2_AFEU;
		priv->reg_rngu = priv->reg + TALITOS2_RNGU;
		priv->reg_pkeu = priv->reg + TALITOS2_PKEU;
		priv->reg_keu = priv->reg + TALITOS2_KEU;
		priv->reg_crcu = priv->reg + TALITOS2_CRCU;
		stride = TALITOS2_CH_STRIDE;
	}

3370 3371 3372 3373
	err = talitos_probe_irq(ofdev);
	if (err)
		goto err_out;

3374
	if (has_ftr_sec1(priv)) {
3375 3376
		if (priv->num_channels == 1)
			tasklet_init(&priv->done_task[0], talitos1_done_ch0,
3377
				     (unsigned long)dev);
3378 3379 3380 3381 3382
		else
			tasklet_init(&priv->done_task[0], talitos1_done_4ch,
				     (unsigned long)dev);
	} else {
		if (priv->irq[1]) {
3383 3384 3385 3386
			tasklet_init(&priv->done_task[0], talitos2_done_ch0_2,
				     (unsigned long)dev);
			tasklet_init(&priv->done_task[1], talitos2_done_ch1_3,
				     (unsigned long)dev);
3387 3388 3389 3390 3391 3392
		} else if (priv->num_channels == 1) {
			tasklet_init(&priv->done_task[0], talitos2_done_ch0,
				     (unsigned long)dev);
		} else {
			tasklet_init(&priv->done_task[0], talitos2_done_4ch,
				     (unsigned long)dev);
3393 3394 3395
		}
	}

3396 3397 3398 3399
	priv->chan = devm_kcalloc(dev,
				  priv->num_channels,
				  sizeof(struct talitos_channel),
				  GFP_KERNEL);
3400 3401
	if (!priv->chan) {
		dev_err(dev, "failed to allocate channel management space\n");
3402 3403 3404 3405
		err = -ENOMEM;
		goto err_out;
	}

3406 3407
	priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);

3408
	for (i = 0; i < priv->num_channels; i++) {
3409
		priv->chan[i].reg = priv->reg + stride * (i + 1);
3410
		if (!priv->irq[1] || !(i & 1))
3411
			priv->chan[i].reg += TALITOS_CH_BASE_OFFSET;
3412

3413 3414
		spin_lock_init(&priv->chan[i].head_lock);
		spin_lock_init(&priv->chan[i].tail_lock);
3415

3416 3417 3418 3419
		priv->chan[i].fifo = devm_kcalloc(dev,
						priv->fifo_len,
						sizeof(struct talitos_request),
						GFP_KERNEL);
3420
		if (!priv->chan[i].fifo) {
3421 3422 3423 3424 3425
			dev_err(dev, "failed to allocate request fifo %d\n", i);
			err = -ENOMEM;
			goto err_out;
		}

3426 3427
		atomic_set(&priv->chan[i].submit_count,
			   -(priv->chfifo_len - 1));
3428
	}
3429

3430 3431
	dma_set_mask(dev, DMA_BIT_MASK(36));

3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452
	/* reset and initialize the h/w */
	err = init_device(dev);
	if (err) {
		dev_err(dev, "failed to initialize device\n");
		goto err_out;
	}

	/* register the RNG, if available */
	if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
		err = talitos_register_rng(dev);
		if (err) {
			dev_err(dev, "failed to register hwrng: %d\n", err);
			goto err_out;
		} else
			dev_info(dev, "hwrng\n");
	}

	/* register crypto algorithms the device supports */
	for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
		if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
			struct talitos_crypto_alg *t_alg;
3453
			struct crypto_alg *alg = NULL;
3454 3455 3456 3457

			t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
			if (IS_ERR(t_alg)) {
				err = PTR_ERR(t_alg);
K
Kim Phillips 已提交
3458
				if (err == -ENOTSUPP)
L
Lee Nipper 已提交
3459
					continue;
3460 3461 3462
				goto err_out;
			}

3463 3464 3465 3466
			switch (t_alg->algt.type) {
			case CRYPTO_ALG_TYPE_ABLKCIPHER:
				err = crypto_register_alg(
						&t_alg->algt.alg.crypto);
3467
				alg = &t_alg->algt.alg.crypto;
3468
				break;
3469 3470 3471 3472 3473 3474 3475

			case CRYPTO_ALG_TYPE_AEAD:
				err = crypto_register_aead(
					&t_alg->algt.alg.aead);
				alg = &t_alg->algt.alg.aead.base;
				break;

3476 3477 3478
			case CRYPTO_ALG_TYPE_AHASH:
				err = crypto_register_ahash(
						&t_alg->algt.alg.hash);
3479
				alg = &t_alg->algt.alg.hash.halg.base;
3480 3481
				break;
			}
3482 3483
			if (err) {
				dev_err(dev, "%s alg registration failed\n",
3484
					alg->cra_driver_name);
3485
				devm_kfree(dev, t_alg);
3486
			} else
3487 3488 3489
				list_add_tail(&t_alg->entry, &priv->alg_list);
		}
	}
3490 3491 3492
	if (!list_empty(&priv->alg_list))
		dev_info(dev, "%s algorithms registered in /proc/crypto\n",
			 (char *)of_get_property(np, "compatible", NULL));
3493 3494 3495 3496 3497 3498 3499 3500 3501

	return 0;

err_out:
	talitos_remove(ofdev);

	return err;
}

3502
static const struct of_device_id talitos_match[] = {
3503 3504 3505 3506 3507 3508
#ifdef CONFIG_CRYPTO_DEV_TALITOS1
	{
		.compatible = "fsl,sec1.0",
	},
#endif
#ifdef CONFIG_CRYPTO_DEV_TALITOS2
3509 3510 3511
	{
		.compatible = "fsl,sec2.0",
	},
3512
#endif
3513 3514 3515 3516
	{},
};
MODULE_DEVICE_TABLE(of, talitos_match);

3517
static struct platform_driver talitos_driver = {
3518 3519 3520 3521
	.driver = {
		.name = "talitos",
		.of_match_table = talitos_match,
	},
3522
	.probe = talitos_probe,
A
Al Viro 已提交
3523
	.remove = talitos_remove,
3524 3525
};

3526
module_platform_driver(talitos_driver);
3527 3528 3529 3530

MODULE_LICENSE("GPL");
MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");