id.c 13.0 KB
Newer Older
1 2 3 4 5 6 7 8
/*
 * linux/arch/arm/mach-omap2/id.c
 *
 * OMAP2 CPU identification code
 *
 * Copyright (C) 2005 Nokia Corporation
 * Written by Tony Lindgren <tony@atomide.com>
 *
9
 * Copyright (C) 2009-11 Texas Instruments
10 11
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
12 13 14 15 16 17 18 19
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/init.h>
20
#include <linux/io.h>
21

22
#include <asm/cputype.h>
23

24
#include "common.h"
25

26 27
#include <mach/id.h>

28
#include "soc.h"
29 30
#include "control.h"

31
static unsigned int omap_revision;
32
static const char *cpu_rev;
33
u32 omap_features;
34 35 36 37 38 39

unsigned int omap_rev(void)
{
	return omap_revision;
}
EXPORT_SYMBOL(omap_rev);
40

41 42 43 44
int omap_type(void)
{
	u32 val = 0;

45
	if (cpu_is_omap24xx()) {
46
		val = omap_ctrl_readl(OMAP24XX_CONTROL_STATUS);
47
	} else if (soc_is_am33xx()) {
48
		val = omap_ctrl_readl(AM33XX_CONTROL_STATUS);
49
	} else if (cpu_is_omap34xx()) {
50
		val = omap_ctrl_readl(OMAP343X_CONTROL_STATUS);
51
	} else if (cpu_is_omap44xx()) {
52
		val = omap_ctrl_readl(OMAP4_CTRL_MODULE_CORE_STATUS);
53 54 55 56 57
	} else if (soc_is_omap54xx()) {
		val = omap_ctrl_readl(OMAP5XXX_CONTROL_STATUS);
		val &= OMAP5_DEVICETYPE_MASK;
		val >>= 6;
		goto out;
58
	} else {
59 60 61 62 63 64 65 66 67 68 69 70 71
		pr_err("Cannot detect omap type!\n");
		goto out;
	}

	val &= OMAP2_DEVICETYPE_MASK;
	val >>= 8;

out:
	return val;
}
EXPORT_SYMBOL(omap_type);


T
Tony Lindgren 已提交
72
/*----------------------------------------------------------------------------*/
73

T
Tony Lindgren 已提交
74 75 76 77 78
#define OMAP_TAP_IDCODE		0x0204
#define OMAP_TAP_DIE_ID_0	0x0218
#define OMAP_TAP_DIE_ID_1	0x021C
#define OMAP_TAP_DIE_ID_2	0x0220
#define OMAP_TAP_DIE_ID_3	0x0224
79

80 81 82 83 84
#define OMAP_TAP_DIE_ID_44XX_0	0x0200
#define OMAP_TAP_DIE_ID_44XX_1	0x0208
#define OMAP_TAP_DIE_ID_44XX_2	0x020c
#define OMAP_TAP_DIE_ID_44XX_3	0x0210

T
Tony Lindgren 已提交
85
#define read_tap_reg(reg)	__raw_readl(tap_base  + (reg))
86

T
Tony Lindgren 已提交
87 88 89
struct omap_id {
	u16	hawkeye;	/* Silicon type (Hawkeye id) */
	u8	dev;		/* Device type from production_id reg */
90
	u32	type;		/* Combined type id copied to omap_revision */
T
Tony Lindgren 已提交
91
};
92

T
Tony Lindgren 已提交
93 94 95 96 97 98 99 100 101
/* Register values to detect the OMAP version */
static struct omap_id omap_ids[] __initdata = {
	{ .hawkeye = 0xb5d9, .dev = 0x0, .type = 0x24200024 },
	{ .hawkeye = 0xb5d9, .dev = 0x1, .type = 0x24201024 },
	{ .hawkeye = 0xb5d9, .dev = 0x2, .type = 0x24202024 },
	{ .hawkeye = 0xb5d9, .dev = 0x4, .type = 0x24220024 },
	{ .hawkeye = 0xb5d9, .dev = 0x8, .type = 0x24230024 },
	{ .hawkeye = 0xb68a, .dev = 0x0, .type = 0x24300024 },
};
102

T
Tony Lindgren 已提交
103 104
static void __iomem *tap_base;
static u16 tap_prod_id;
105

106 107
void omap_get_die_id(struct omap_die_id *odi)
{
108
	if (cpu_is_omap44xx() || soc_is_omap54xx()) {
109 110 111 112 113 114 115
		odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_0);
		odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_1);
		odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_2);
		odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_3);

		return;
	}
116 117 118 119 120 121
	odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_0);
	odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_1);
	odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_2);
	odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_3);
}

122
void __init omap2xxx_check_revision(void)
123 124
{
	int i, j;
T
Tony Lindgren 已提交
125
	u32 idcode, prod_id;
126
	u16 hawkeye;
T
Tony Lindgren 已提交
127
	u8  dev_type, rev;
128
	struct omap_die_id odi;
129 130

	idcode = read_tap_reg(OMAP_TAP_IDCODE);
131
	prod_id = read_tap_reg(tap_prod_id);
132 133 134
	hawkeye = (idcode >> 12) & 0xffff;
	rev = (idcode >> 28) & 0x0f;
	dev_type = (prod_id >> 16) & 0x0f;
135
	omap_get_die_id(&odi);
136

137 138
	pr_debug("OMAP_TAP_IDCODE 0x%08x REV %i HAWKEYE 0x%04x MANF %03x\n",
		 idcode, rev, hawkeye, (idcode >> 1) & 0x7ff);
139
	pr_debug("OMAP_TAP_DIE_ID_0: 0x%08x\n", odi.id_0);
140
	pr_debug("OMAP_TAP_DIE_ID_1: 0x%08x DEV_REV: %i\n",
141 142 143
		 odi.id_1, (odi.id_1 >> 28) & 0xf);
	pr_debug("OMAP_TAP_DIE_ID_2: 0x%08x\n", odi.id_2);
	pr_debug("OMAP_TAP_DIE_ID_3: 0x%08x\n", odi.id_3);
144 145 146
	pr_debug("OMAP_TAP_PROD_ID_0: 0x%08x DEV_TYPE: %i\n",
		 prod_id, dev_type);

147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163
	/* Check hawkeye ids */
	for (i = 0; i < ARRAY_SIZE(omap_ids); i++) {
		if (hawkeye == omap_ids[i].hawkeye)
			break;
	}

	if (i == ARRAY_SIZE(omap_ids)) {
		printk(KERN_ERR "Unknown OMAP CPU id\n");
		return;
	}

	for (j = i; j < ARRAY_SIZE(omap_ids); j++) {
		if (dev_type == omap_ids[j].dev)
			break;
	}

	if (j == ARRAY_SIZE(omap_ids)) {
P
Paul Walmsley 已提交
164 165
		pr_err("Unknown OMAP device type. Handling it as OMAP%04x\n",
		       omap_ids[i].type >> 16);
166 167 168
		j = i;
	}

169 170 171
	pr_info("OMAP%04x", omap_rev() >> 16);
	if ((omap_rev() >> 8) & 0x0f)
		pr_info("ES%x", (omap_rev() >> 12) & 0xf);
172
	pr_info("\n");
T
Tony Lindgren 已提交
173 174
}

175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191
#define OMAP3_SHOW_FEATURE(feat)		\
	if (omap3_has_ ##feat())		\
		printk(#feat" ");

static void __init omap3_cpuinfo(void)
{
	const char *cpu_name;

	/*
	 * OMAP3430 and OMAP3530 are assumed to be same.
	 *
	 * OMAP3525, OMAP3515 and OMAP3503 can be detected only based
	 * on available features. Upon detection, update the CPU id
	 * and CPU class bits.
	 */
	if (cpu_is_omap3630()) {
		cpu_name = "OMAP3630";
192
	} else if (soc_is_am35xx()) {
193 194 195
		cpu_name = (omap3_has_sgx()) ? "AM3517" : "AM3505";
	} else if (cpu_is_ti816x()) {
		cpu_name = "TI816X";
196
	} else if (soc_is_am335x()) {
197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
		cpu_name =  "AM335X";
	} else if (cpu_is_ti814x()) {
		cpu_name = "TI814X";
	} else if (omap3_has_iva() && omap3_has_sgx()) {
		/* OMAP3430, OMAP3525, OMAP3515, OMAP3503 devices */
		cpu_name = "OMAP3430/3530";
	} else if (omap3_has_iva()) {
		cpu_name = "OMAP3525";
	} else if (omap3_has_sgx()) {
		cpu_name = "OMAP3515";
	} else {
		cpu_name = "OMAP3503";
	}

	/* Print verbose information */
	pr_info("%s ES%s (", cpu_name, cpu_rev);

	OMAP3_SHOW_FEATURE(l2cache);
	OMAP3_SHOW_FEATURE(iva);
	OMAP3_SHOW_FEATURE(sgx);
	OMAP3_SHOW_FEATURE(neon);
	OMAP3_SHOW_FEATURE(isp);
	OMAP3_SHOW_FEATURE(192mhz_clk);

	printk(")\n");
}

224 225 226
#define OMAP3_CHECK_FEATURE(status,feat)				\
	if (((status & OMAP3_ ##feat## _MASK) 				\
		>> OMAP3_ ##feat## _SHIFT) != FEAT_ ##feat## _NONE) { 	\
227
		omap_features |= OMAP3_HAS_ ##feat;			\
228 229
	}

230
void __init omap3xxx_check_features(void)
231 232 233
{
	u32 status;

234
	omap_features = 0;
235 236 237 238 239 240 241 242

	status = omap_ctrl_readl(OMAP3_CONTROL_OMAP_STATUS);

	OMAP3_CHECK_FEATURE(status, L2CACHE);
	OMAP3_CHECK_FEATURE(status, IVA);
	OMAP3_CHECK_FEATURE(status, SGX);
	OMAP3_CHECK_FEATURE(status, NEON);
	OMAP3_CHECK_FEATURE(status, ISP);
243
	if (cpu_is_omap3630())
244
		omap_features |= OMAP3_HAS_192MHZ_CLK;
245
	if (cpu_is_omap3430() || cpu_is_omap3630())
246
		omap_features |= OMAP3_HAS_IO_WAKEUP;
247 248 249
	if (cpu_is_omap3630() || omap_rev() == OMAP3430_REV_ES3_1 ||
	    omap_rev() == OMAP3430_REV_ES3_1_2)
		omap_features |= OMAP3_HAS_IO_CHAIN_CTRL;
250

251
	omap_features |= OMAP3_HAS_SDRC;
252

253 254 255 256 257 258 259 260 261 262 263
	/*
	 * am35x fixups:
	 * - The am35x Chip ID register has bits 12, 7:5, and 3:2 marked as
	 *   reserved and therefore return 0 when read.  Unfortunately,
	 *   OMAP3_CHECK_FEATURE() will interpret some of those zeroes to
	 *   mean that a feature is present even though it isn't so clear
	 *   the incorrectly set feature bits.
	 */
	if (soc_is_am35xx())
		omap_features &= ~(OMAP3_HAS_IVA | OMAP3_HAS_ISP);

264 265 266 267
	/*
	 * TODO: Get additional info (where applicable)
	 *       e.g. Size of L2 cache.
	 */
268 269

	omap3_cpuinfo();
270 271
}

272
void __init omap4xxx_check_features(void)
273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296
{
	u32 si_type;

	if (cpu_is_omap443x())
		omap_features |= OMAP4_HAS_MPU_1GHZ;


	if (cpu_is_omap446x()) {
		si_type =
			read_tap_reg(OMAP4_CTRL_MODULE_CORE_STD_FUSE_PROD_ID_1);
		switch ((si_type & (3 << 16)) >> 16) {
		case 2:
			/* High performance device */
			omap_features |= OMAP4_HAS_MPU_1_5GHZ;
			break;
		case 1:
		default:
			/* Standard device */
			omap_features |= OMAP4_HAS_MPU_1_2GHZ;
			break;
		}
	}
}

297
void __init ti81xx_check_features(void)
298
{
299
	omap_features = OMAP3_HAS_NEON;
300
	omap3_cpuinfo();
301 302
}

303
void __init omap3xxx_check_revision(void)
T
Tony Lindgren 已提交
304 305 306 307 308 309 310 311 312 313 314 315
{
	u32 cpuid, idcode;
	u16 hawkeye;
	u8 rev;

	/*
	 * We cannot access revision registers on ES1.0.
	 * If the processor type is Cortex-A8 and the revision is 0x0
	 * it means its Cortex r0p0 which is 3430 ES1.0.
	 */
	cpuid = read_cpuid(CPUID_ID);
	if ((((cpuid >> 4) & 0xfff) == 0xc08) && ((cpuid & 0xf) == 0x0)) {
316
		omap_revision = OMAP3430_REV_ES1_0;
317
		cpu_rev = "1.0";
318
		return;
T
Tony Lindgren 已提交
319 320 321 322 323 324 325 326 327 328 329
	}

	/*
	 * Detection for 34xx ES2.0 and above can be done with just
	 * hawkeye and rev. See TRM 1.5.2 Device Identification.
	 * Note that rev does not map directly to our defined processor
	 * revision numbers as ES1.0 uses value 0.
	 */
	idcode = read_tap_reg(OMAP_TAP_IDCODE);
	hawkeye = (idcode >> 12) & 0xffff;
	rev = (idcode >> 28) & 0xff;
330

N
Nishanth Menon 已提交
331 332 333
	switch (hawkeye) {
	case 0xb7ae:
		/* Handle 34xx/35xx devices */
T
Tony Lindgren 已提交
334
		switch (rev) {
335 336
		case 0: /* Take care of early samples */
		case 1:
337
			omap_revision = OMAP3430_REV_ES2_0;
338
			cpu_rev = "2.0";
T
Tony Lindgren 已提交
339 340
			break;
		case 2:
341
			omap_revision = OMAP3430_REV_ES2_1;
342
			cpu_rev = "2.1";
T
Tony Lindgren 已提交
343 344
			break;
		case 3:
345
			omap_revision = OMAP3430_REV_ES3_0;
346
			cpu_rev = "3.0";
T
Tony Lindgren 已提交
347
			break;
348
		case 4:
T
Tony Lindgren 已提交
349
			omap_revision = OMAP3430_REV_ES3_1;
350
			cpu_rev = "3.1";
T
Tony Lindgren 已提交
351 352
			break;
		case 7:
353
		/* FALLTHROUGH */
T
Tony Lindgren 已提交
354 355
		default:
			/* Use the latest known revision as default */
T
Tony Lindgren 已提交
356
			omap_revision = OMAP3430_REV_ES3_1_2;
357
			cpu_rev = "3.1.2";
T
Tony Lindgren 已提交
358
		}
N
Nishanth Menon 已提交
359
		break;
360
	case 0xb868:
361 362
		/*
		 * Handle OMAP/AM 3505/3517 devices
363
		 *
364
		 * Set the device to be OMAP3517 here. Actual device
365 366
		 * is identified later based on the features.
		 */
367 368
		switch (rev) {
		case 0:
369
			omap_revision = AM35XX_REV_ES1_0;
370
			cpu_rev = "1.0";
371 372 373 374
			break;
		case 1:
		/* FALLTHROUGH */
		default:
375
			omap_revision = AM35XX_REV_ES1_1;
376
			cpu_rev = "1.1";
377
		}
378
		break;
379
	case 0xb891:
380 381 382 383 384
		/* Handle 36xx devices */

		switch(rev) {
		case 0: /* Take care of early samples */
			omap_revision = OMAP3630_REV_ES1_0;
385
			cpu_rev = "1.0";
386 387 388
			break;
		case 1:
			omap_revision = OMAP3630_REV_ES1_1;
389
			cpu_rev = "1.1";
390 391
			break;
		case 2:
392
		/* FALLTHROUGH */
393
		default:
394
			omap_revision = OMAP3630_REV_ES1_2;
395
			cpu_rev = "1.2";
396
		}
397
		break;
398 399 400 401
	case 0xb81e:
		switch (rev) {
		case 0:
			omap_revision = TI8168_REV_ES1_0;
402
			cpu_rev = "1.0";
403 404
			break;
		case 1:
405
		/* FALLTHROUGH */
406
		default:
407
			omap_revision = TI8168_REV_ES1_1;
408
			cpu_rev = "1.1";
409
			break;
410 411
		}
		break;
412 413
	case 0xb944:
		omap_revision = AM335X_REV_ES1_0;
414
		cpu_rev = "1.0";
415
		break;
416 417 418 419 420 421
	case 0xb8f2:
		switch (rev) {
		case 0:
		/* FALLTHROUGH */
		case 1:
			omap_revision = TI8148_REV_ES1_0;
422
			cpu_rev = "1.0";
423 424 425
			break;
		case 2:
			omap_revision = TI8148_REV_ES2_0;
426
			cpu_rev = "2.0";
427 428 429 430 431
			break;
		case 3:
		/* FALLTHROUGH */
		default:
			omap_revision = TI8148_REV_ES2_1;
432
			cpu_rev = "2.1";
433 434
			break;
		}
435
		break;
N
Nishanth Menon 已提交
436
	default:
437
		/* Unknown default to latest silicon rev as default */
438
		omap_revision = OMAP3630_REV_ES1_2;
439
		cpu_rev = "1.2";
440
		pr_warn("Warning: unknown chip type; assuming OMAP3630ES1.2\n");
T
Tony Lindgren 已提交
441
	}
442 443
}

444
void __init omap4xxx_check_revision(void)
S
Santosh Shilimkar 已提交
445 446 447 448 449 450 451 452 453 454 455 456
{
	u32 idcode;
	u16 hawkeye;
	u8 rev;

	/*
	 * The IC rev detection is done with hawkeye and rev.
	 * Note that rev does not map directly to defined processor
	 * revision numbers as ES1.0 uses value 0.
	 */
	idcode = read_tap_reg(OMAP_TAP_IDCODE);
	hawkeye = (idcode >> 12) & 0xffff;
457
	rev = (idcode >> 28) & 0xf;
S
Santosh Shilimkar 已提交
458

459
	/*
460
	 * Few initial 4430 ES2.0 samples IDCODE is same as ES1.0
461 462
	 * Use ARM register to detect the correct ES version
	 */
463
	if (!rev && (hawkeye != 0xb94e) && (hawkeye != 0xb975)) {
464 465 466 467 468 469 470 471 472 473 474
		idcode = read_cpuid(CPUID_ID);
		rev = (idcode & 0xf) - 1;
	}

	switch (hawkeye) {
	case 0xb852:
		switch (rev) {
		case 0:
			omap_revision = OMAP4430_REV_ES1_0;
			break;
		case 1:
475
		default:
476
			omap_revision = OMAP4430_REV_ES2_0;
477 478 479 480 481 482
		}
		break;
	case 0xb95c:
		switch (rev) {
		case 3:
			omap_revision = OMAP4430_REV_ES2_1;
483
			break;
484 485
		case 4:
			omap_revision = OMAP4430_REV_ES2_2;
486 487 488 489
			break;
		case 6:
		default:
			omap_revision = OMAP4430_REV_ES2_3;
490 491
		}
		break;
492 493 494 495 496
	case 0xb94e:
		switch (rev) {
		case 0:
			omap_revision = OMAP4460_REV_ES1_0;
			break;
497 498 499 500
		case 2:
		default:
			omap_revision = OMAP4460_REV_ES1_1;
			break;
501 502
		}
		break;
503 504 505 506 507 508 509 510
	case 0xb975:
		switch (rev) {
		case 0:
		default:
			omap_revision = OMAP4470_REV_ES1_0;
			break;
		}
		break;
511
	default:
512
		/* Unknown default to latest silicon rev as default */
513
		omap_revision = OMAP4430_REV_ES2_3;
S
Santosh Shilimkar 已提交
514 515
	}

516 517
	pr_info("OMAP%04x ES%d.%d\n", omap_rev() >> 16,
		((omap_rev() >> 12) & 0xf), ((omap_rev() >> 8) & 0xf));
S
Santosh Shilimkar 已提交
518 519
}

520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554
void __init omap5xxx_check_revision(void)
{
	u32 idcode;
	u16 hawkeye;
	u8 rev;

	idcode = read_tap_reg(OMAP_TAP_IDCODE);
	hawkeye = (idcode >> 12) & 0xffff;
	rev = (idcode >> 28) & 0xff;
	switch (hawkeye) {
	case 0xb942:
		switch (rev) {
		case 0:
		default:
			omap_revision = OMAP5430_REV_ES1_0;
		}
		break;

	case 0xb998:
		switch (rev) {
		case 0:
		default:
			omap_revision = OMAP5432_REV_ES1_0;
		}
		break;

	default:
		/* Unknown default to latest silicon rev as default*/
		omap_revision = OMAP5430_REV_ES1_0;
	}

	pr_info("OMAP%04x ES%d.0\n",
			omap_rev() >> 16, ((omap_rev() >> 12) & 0xf));
}

T
Tony Lindgren 已提交
555 556 557 558 559 560 561
/*
 * Set up things for map_io and processor detection later on. Gets called
 * pretty much first thing from board init. For multi-omap, this gets
 * cpu_is_omapxxxx() working accurately enough for map_io. Then we'll try to
 * detect the exact revision later on in omap2_detect_revision() once map_io
 * is done.
 */
562 563
void __init omap2_set_globals_tap(struct omap_globals *omap2_globals)
{
564
	omap_revision = omap2_globals->class;
565 566
	tap_base = omap2_globals->tap;

T
Tony Lindgren 已提交
567
	if (cpu_is_omap34xx())
568 569 570 571
		tap_prod_id = 0x0210;
	else
		tap_prod_id = 0x0208;
}