omap5.dtsi 15.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 * Based on "omap4.dtsi"
 */

/include/ "skeleton.dtsi"

/ {
13 14 15
	#address-cells = <1>;
	#size-cells = <1>;

16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36
	compatible = "ti,omap5";
	interrupt-parent = <&gic>;

	aliases {
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
		serial3 = &uart4;
		serial4 = &uart5;
		serial5 = &uart6;
	};

	cpus {
		cpu@0 {
			compatible = "arm,cortex-a15";
		};
		cpu@1 {
			compatible = "arm,cortex-a15";
		};
	};

37 38
	timer {
		compatible = "arm,armv7-timer";
39 40
		/* PPI secure/nonsecure IRQ, active low level-sensitive */
		interrupts = <1 13 0x308>,
41 42 43
			     <1 14 0x308>,
			     <1 11 0x308>,
			     <1 10 0x308>;
44 45 46
		clock-frequency = <6144000>;
	};

47 48 49 50 51
	gic: interrupt-controller@48211000 {
		compatible = "arm,cortex-a15-gic";
		interrupt-controller;
		#interrupt-cells = <3>;
		reg = <0x48211000 0x1000>,
52 53 54
		      <0x48212000 0x1000>,
		      <0x48214000 0x2000>,
		      <0x48216000 0x2000>;
55 56
	};

57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81
	/*
	 * The soc node represents the soc top level view. It is uses for IPs
	 * that are not memory mapped in the MPU view or for the MPU itself.
	 */
	soc {
		compatible = "ti,omap-infra";
		mpu {
			compatible = "ti,omap5-mpu";
			ti,hwmods = "mpu";
		};
	};

	/*
	 * XXX: Use a flat representation of the OMAP3 interconnect.
	 * The real OMAP interconnect network is quite complex.
	 * Since that will not bring real advantage to represent that in DT for
	 * the moment, just use a fake OCP bus entry to represent the whole bus
	 * hierarchy.
	 */
	ocp {
		compatible = "ti,omap4-l3-noc", "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;
		ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
82 83 84 85 86
		reg = <0x44000000 0x2000>,
		      <0x44800000 0x3000>,
		      <0x45000000 0x4000>;
		interrupts = <0 9 0x4>,
			     <0 10 0x4>;
87

J
Jon Hunter 已提交
88 89 90 91 92 93
		counter32k: counter@4ae04000 {
			compatible = "ti,omap-counter32k";
			reg = <0x4ae04000 0x40>;
			ti,hwmods = "counter_32k";
		};

94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110
		omap5_pmx_core: pinmux@4a002840 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4a002840 0x01b6>;
			#address-cells = <1>;
			#size-cells = <0>;
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};
		omap5_pmx_wkup: pinmux@4ae0c840 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4ae0c840 0x0038>;
			#address-cells = <1>;
			#size-cells = <0>;
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};

111 112 113 114 115 116 117 118 119 120 121 122
		sdma: dma-controller@4a056000 {
			compatible = "ti,omap4430-sdma";
			reg = <0x4a056000 0x1000>;
			interrupts = <0 12 0x4>,
				     <0 13 0x4>,
				     <0 14 0x4>,
				     <0 15 0x4>;
			#dma-cells = <1>;
			#dma-channels = <32>;
			#dma-requests = <127>;
		};

123 124
		gpio1: gpio@4ae10000 {
			compatible = "ti,omap4-gpio";
125 126
			reg = <0x4ae10000 0x200>;
			interrupts = <0 29 0x4>;
127
			ti,hwmods = "gpio1";
128
			ti,gpio-always-on;
129 130 131
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
132
			#interrupt-cells = <2>;
133 134 135 136
		};

		gpio2: gpio@48055000 {
			compatible = "ti,omap4-gpio";
137 138
			reg = <0x48055000 0x200>;
			interrupts = <0 30 0x4>;
139 140 141 142
			ti,hwmods = "gpio2";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
143
			#interrupt-cells = <2>;
144 145 146 147
		};

		gpio3: gpio@48057000 {
			compatible = "ti,omap4-gpio";
148 149
			reg = <0x48057000 0x200>;
			interrupts = <0 31 0x4>;
150 151 152 153
			ti,hwmods = "gpio3";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
154
			#interrupt-cells = <2>;
155 156 157 158
		};

		gpio4: gpio@48059000 {
			compatible = "ti,omap4-gpio";
159 160
			reg = <0x48059000 0x200>;
			interrupts = <0 32 0x4>;
161 162 163 164
			ti,hwmods = "gpio4";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
165
			#interrupt-cells = <2>;
166 167 168 169
		};

		gpio5: gpio@4805b000 {
			compatible = "ti,omap4-gpio";
170 171
			reg = <0x4805b000 0x200>;
			interrupts = <0 33 0x4>;
172 173 174 175
			ti,hwmods = "gpio5";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
176
			#interrupt-cells = <2>;
177 178 179 180
		};

		gpio6: gpio@4805d000 {
			compatible = "ti,omap4-gpio";
181 182
			reg = <0x4805d000 0x200>;
			interrupts = <0 34 0x4>;
183 184 185 186
			ti,hwmods = "gpio6";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
187
			#interrupt-cells = <2>;
188 189 190 191
		};

		gpio7: gpio@48051000 {
			compatible = "ti,omap4-gpio";
192 193
			reg = <0x48051000 0x200>;
			interrupts = <0 35 0x4>;
194 195 196 197
			ti,hwmods = "gpio7";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
198
			#interrupt-cells = <2>;
199 200 201 202
		};

		gpio8: gpio@48053000 {
			compatible = "ti,omap4-gpio";
203 204
			reg = <0x48053000 0x200>;
			interrupts = <0 121 0x4>;
205 206 207 208
			ti,hwmods = "gpio8";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
209
			#interrupt-cells = <2>;
210 211
		};

212 213 214 215 216 217 218 219 220 221 222
		gpmc: gpmc@50000000 {
			compatible = "ti,omap4430-gpmc";
			reg = <0x50000000 0x1000>;
			#address-cells = <2>;
			#size-cells = <1>;
			interrupts = <0 20 0x4>;
			gpmc,num-cs = <8>;
			gpmc,num-waitpins = <4>;
			ti,hwmods = "gpmc";
		};

223 224
		i2c1: i2c@48070000 {
			compatible = "ti,omap4-i2c";
225 226
			reg = <0x48070000 0x100>;
			interrupts = <0 56 0x4>;
227 228 229 230 231 232 233
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c1";
		};

		i2c2: i2c@48072000 {
			compatible = "ti,omap4-i2c";
234 235
			reg = <0x48072000 0x100>;
			interrupts = <0 57 0x4>;
236 237 238 239 240 241 242
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c2";
		};

		i2c3: i2c@48060000 {
			compatible = "ti,omap4-i2c";
243 244
			reg = <0x48060000 0x100>;
			interrupts = <0 61 0x4>;
245 246 247 248 249
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c3";
		};

250
		i2c4: i2c@4807a000 {
251
			compatible = "ti,omap4-i2c";
252 253
			reg = <0x4807a000 0x100>;
			interrupts = <0 62 0x4>;
254 255 256 257 258
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c4";
		};

259
		i2c5: i2c@4807c000 {
260
			compatible = "ti,omap4-i2c";
261 262
			reg = <0x4807c000 0x100>;
			interrupts = <0 60 0x4>;
263 264 265 266 267
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c5";
		};

F
Felipe Balbi 已提交
268 269 270 271 272 273 274 275
		mcspi1: spi@48098000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x48098000 0x200>;
			interrupts = <0 65 0x4>;
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi1";
			ti,spi-num-cs = <4>;
276 277 278 279 280 281 282 283 284 285
			dmas = <&sdma 35>,
			       <&sdma 36>,
			       <&sdma 37>,
			       <&sdma 38>,
			       <&sdma 39>,
			       <&sdma 40>,
			       <&sdma 41>,
			       <&sdma 42>;
			dma-names = "tx0", "rx0", "tx1", "rx1",
				    "tx2", "rx2", "tx3", "rx3";
F
Felipe Balbi 已提交
286 287 288 289 290 291 292 293 294 295
		};

		mcspi2: spi@4809a000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x4809a000 0x200>;
			interrupts = <0 66 0x4>;
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi2";
			ti,spi-num-cs = <2>;
296 297 298 299 300
			dmas = <&sdma 43>,
			       <&sdma 44>,
			       <&sdma 45>,
			       <&sdma 46>;
			dma-names = "tx0", "rx0", "tx1", "rx1";
F
Felipe Balbi 已提交
301 302 303 304 305 306 307 308 309 310
		};

		mcspi3: spi@480b8000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x480b8000 0x200>;
			interrupts = <0 91 0x4>;
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi3";
			ti,spi-num-cs = <2>;
311 312
			dmas = <&sdma 15>, <&sdma 16>;
			dma-names = "tx0", "rx0";
F
Felipe Balbi 已提交
313 314 315 316 317 318 319 320 321 322
		};

		mcspi4: spi@480ba000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x480ba000 0x200>;
			interrupts = <0 48 0x4>;
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi4";
			ti,spi-num-cs = <1>;
323 324
			dmas = <&sdma 70>, <&sdma 71>;
			dma-names = "tx0", "rx0";
F
Felipe Balbi 已提交
325 326
		};

327 328
		uart1: serial@4806a000 {
			compatible = "ti,omap4-uart";
329 330
			reg = <0x4806a000 0x100>;
			interrupts = <0 72 0x4>;
331 332 333 334 335 336
			ti,hwmods = "uart1";
			clock-frequency = <48000000>;
		};

		uart2: serial@4806c000 {
			compatible = "ti,omap4-uart";
337 338
			reg = <0x4806c000 0x100>;
			interrupts = <0 73 0x4>;
339 340 341 342 343 344
			ti,hwmods = "uart2";
			clock-frequency = <48000000>;
		};

		uart3: serial@48020000 {
			compatible = "ti,omap4-uart";
345 346
			reg = <0x48020000 0x100>;
			interrupts = <0 74 0x4>;
347 348 349 350 351 352
			ti,hwmods = "uart3";
			clock-frequency = <48000000>;
		};

		uart4: serial@4806e000 {
			compatible = "ti,omap4-uart";
353 354
			reg = <0x4806e000 0x100>;
			interrupts = <0 70 0x4>;
355 356 357 358 359
			ti,hwmods = "uart4";
			clock-frequency = <48000000>;
		};

		uart5: serial@48066000 {
360 361 362
			compatible = "ti,omap4-uart";
			reg = <0x48066000 0x100>;
			interrupts = <0 105 0x4>;
363 364 365 366 367
			ti,hwmods = "uart5";
			clock-frequency = <48000000>;
		};

		uart6: serial@48068000 {
368 369 370
			compatible = "ti,omap4-uart";
			reg = <0x48068000 0x100>;
			interrupts = <0 106 0x4>;
371 372 373
			ti,hwmods = "uart6";
			clock-frequency = <48000000>;
		};
374 375 376

		mmc1: mmc@4809c000 {
			compatible = "ti,omap4-hsmmc";
377 378
			reg = <0x4809c000 0x400>;
			interrupts = <0 83 0x4>;
379 380 381
			ti,hwmods = "mmc1";
			ti,dual-volt;
			ti,needs-special-reset;
382 383
			dmas = <&sdma 61>, <&sdma 62>;
			dma-names = "tx", "rx";
384 385 386 387
		};

		mmc2: mmc@480b4000 {
			compatible = "ti,omap4-hsmmc";
388 389
			reg = <0x480b4000 0x400>;
			interrupts = <0 86 0x4>;
390 391
			ti,hwmods = "mmc2";
			ti,needs-special-reset;
392 393
			dmas = <&sdma 47>, <&sdma 48>;
			dma-names = "tx", "rx";
394 395 396 397
		};

		mmc3: mmc@480ad000 {
			compatible = "ti,omap4-hsmmc";
398 399
			reg = <0x480ad000 0x400>;
			interrupts = <0 94 0x4>;
400 401
			ti,hwmods = "mmc3";
			ti,needs-special-reset;
402 403
			dmas = <&sdma 77>, <&sdma 78>;
			dma-names = "tx", "rx";
404 405 406 407
		};

		mmc4: mmc@480d1000 {
			compatible = "ti,omap4-hsmmc";
408 409
			reg = <0x480d1000 0x400>;
			interrupts = <0 96 0x4>;
410 411
			ti,hwmods = "mmc4";
			ti,needs-special-reset;
412 413
			dmas = <&sdma 57>, <&sdma 58>;
			dma-names = "tx", "rx";
414 415 416 417
		};

		mmc5: mmc@480d5000 {
			compatible = "ti,omap4-hsmmc";
418 419
			reg = <0x480d5000 0x400>;
			interrupts = <0 59 0x4>;
420 421
			ti,hwmods = "mmc5";
			ti,needs-special-reset;
422 423
			dmas = <&sdma 59>, <&sdma 60>;
			dma-names = "tx", "rx";
424
		};
425 426 427

		keypad: keypad@4ae1c000 {
			compatible = "ti,omap4-keypad";
428
			reg = <0x4ae1c000 0x400>;
429 430
			ti,hwmods = "kbd";
		};
431

432 433 434 435 436 437 438
		mcpdm: mcpdm@40132000 {
			compatible = "ti,omap4-mcpdm";
			reg = <0x40132000 0x7f>, /* MPU private access */
			      <0x49032000 0x7f>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
			interrupts = <0 112 0x4>;
			ti,hwmods = "mcpdm";
439 440 441
			dmas = <&sdma 65>,
			       <&sdma 66>;
			dma-names = "up_link", "dn_link";
442 443 444 445 446 447 448 449 450
		};

		dmic: dmic@4012e000 {
			compatible = "ti,omap4-dmic";
			reg = <0x4012e000 0x7f>, /* MPU private access */
			      <0x4902e000 0x7f>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
			interrupts = <0 114 0x4>;
			ti,hwmods = "dmic";
451 452
			dmas = <&sdma 67>;
			dma-names = "up_link";
453 454
		};

455 456 457 458 459 460 461 462 463
		mcbsp1: mcbsp@40122000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40122000 0xff>, /* MPU private access */
			      <0x49022000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
			interrupts = <0 17 0x4>;
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp1";
464 465 466
			dmas = <&sdma 33>,
			       <&sdma 34>;
			dma-names = "tx", "rx";
467 468 469 470 471 472 473 474 475 476 477
		};

		mcbsp2: mcbsp@40124000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40124000 0xff>, /* MPU private access */
			      <0x49024000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
			interrupts = <0 22 0x4>;
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp2";
478 479 480
			dmas = <&sdma 17>,
			       <&sdma 18>;
			dma-names = "tx", "rx";
481 482 483 484 485 486 487 488 489 490 491
		};

		mcbsp3: mcbsp@40126000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40126000 0xff>, /* MPU private access */
			      <0x49026000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
			interrupts = <0 23 0x4>;
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp3";
492 493 494
			dmas = <&sdma 19>,
			       <&sdma 20>;
			dma-names = "tx", "rx";
495
		};
J
Jon Hunter 已提交
496 497

		timer1: timer@4ae18000 {
498
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
499 500 501 502 503 504 505
			reg = <0x4ae18000 0x80>;
			interrupts = <0 37 0x4>;
			ti,hwmods = "timer1";
			ti,timer-alwon;
		};

		timer2: timer@48032000 {
506
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
507 508 509 510 511 512
			reg = <0x48032000 0x80>;
			interrupts = <0 38 0x4>;
			ti,hwmods = "timer2";
		};

		timer3: timer@48034000 {
513
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
514 515 516 517 518 519
			reg = <0x48034000 0x80>;
			interrupts = <0 39 0x4>;
			ti,hwmods = "timer3";
		};

		timer4: timer@48036000 {
520
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
521 522 523 524 525 526
			reg = <0x48036000 0x80>;
			interrupts = <0 40 0x4>;
			ti,hwmods = "timer4";
		};

		timer5: timer@40138000 {
527
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
528 529 530 531 532
			reg = <0x40138000 0x80>,
			      <0x49038000 0x80>;
			interrupts = <0 41 0x4>;
			ti,hwmods = "timer5";
			ti,timer-dsp;
533
			ti,timer-pwm;
J
Jon Hunter 已提交
534 535 536
		};

		timer6: timer@4013a000 {
537
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
538 539 540 541 542 543 544 545 546
			reg = <0x4013a000 0x80>,
			      <0x4903a000 0x80>;
			interrupts = <0 42 0x4>;
			ti,hwmods = "timer6";
			ti,timer-dsp;
			ti,timer-pwm;
		};

		timer7: timer@4013c000 {
547
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
548 549 550 551 552 553 554 555
			reg = <0x4013c000 0x80>,
			      <0x4903c000 0x80>;
			interrupts = <0 43 0x4>;
			ti,hwmods = "timer7";
			ti,timer-dsp;
		};

		timer8: timer@4013e000 {
556
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
557 558 559 560 561 562 563 564 565
			reg = <0x4013e000 0x80>,
			      <0x4903e000 0x80>;
			interrupts = <0 44 0x4>;
			ti,hwmods = "timer8";
			ti,timer-dsp;
			ti,timer-pwm;
		};

		timer9: timer@4803e000 {
566
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
567 568 569
			reg = <0x4803e000 0x80>;
			interrupts = <0 45 0x4>;
			ti,hwmods = "timer9";
570
			ti,timer-pwm;
J
Jon Hunter 已提交
571 572 573
		};

		timer10: timer@48086000 {
574
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
575 576 577
			reg = <0x48086000 0x80>;
			interrupts = <0 46 0x4>;
			ti,hwmods = "timer10";
578
			ti,timer-pwm;
J
Jon Hunter 已提交
579 580 581
		};

		timer11: timer@48088000 {
582
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
583 584 585 586 587
			reg = <0x48088000 0x80>;
			interrupts = <0 47 0x4>;
			ti,hwmods = "timer11";
			ti,timer-pwm;
		};
588

589 590 591 592 593 594 595
		wdt2: wdt@4ae14000 {
			compatible = "ti,omap5-wdt", "ti,omap3-wdt";
			reg = <0x4ae14000 0x80>;
			interrupts = <0 80 0x4>;
			ti,hwmods = "wd_timer2";
		};

596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616
		emif1: emif@0x4c000000 {
			compatible	= "ti,emif-4d5";
			ti,hwmods	= "emif1";
			phy-type	= <2>; /* DDR PHY type: Intelli PHY */
			reg = <0x4c000000 0x400>;
			interrupts = <0 110 0x4>;
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};

		emif2: emif@0x4d000000 {
			compatible	= "ti,emif-4d5";
			ti,hwmods	= "emif2";
			phy-type	= <2>; /* DDR PHY type: Intelli PHY */
			reg = <0x4d000000 0x400>;
			interrupts = <0 111 0x4>;
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};
617 618 619 620 621 622 623 624

		omap_control_usb: omap-control-usb@4a002300 {
			compatible = "ti,omap-control-usb";
			reg = <0x4a002300 0x4>,
			      <0x4a002370 0x4>;
			reg-names = "control_dev_conf", "phy_power_usb";
			ti,type = <2>;
		};
625

626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643
		omap_dwc3@4a020000 {
			compatible = "ti,dwc3";
			ti,hwmods = "usb_otg_ss";
			reg = <0x4a020000 0x1000>;
			interrupts = <0 93 4>;
			#address-cells = <1>;
			#size-cells = <1>;
			utmi-mode = <2>;
			ranges;
			dwc3@4a030000 {
				compatible = "synopsys,dwc3";
				reg = <0x4a030000 0x1000>;
				interrupts = <0 92 4>;
				usb-phy = <&usb2_phy>, <&usb3_phy>;
				tx-fifo-resize;
			};
		};

644 645 646 647 648 649
		ocp2scp {
			compatible = "ti,omap-ocp2scp";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;
			ti,hwmods = "ocp2scp1";
650 651 652 653 654 655 656 657 658 659 660 661 662 663
			usb2_phy: usb2phy@4a084000 {
				compatible = "ti,omap-usb2";
				reg = <0x4a084000 0x7c>;
				ctrl-module = <&omap_control_usb>;
			};

			usb3_phy: usb3phy@4a084400 {
				compatible = "ti,omap-usb3";
				reg = <0x4a084400 0x80>,
				      <0x4a084800 0x64>,
				      <0x4a084c00 0x40>;
				reg-names = "phy_rx", "phy_tx", "pll_ctrl";
				ctrl-module = <&omap_control_usb>;
			};
664
		};
665 666
	};
};