intel_ddi.c 128.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eugeni Dodonov <eugeni.dodonov@intel.com>
 *
 */

28
#include <drm/drm_scdc_helper.h>
29 30
#include "i915_drv.h"
#include "intel_drv.h"
31
#include "intel_dsi.h"
32

33 34 35
struct ddi_buf_trans {
	u32 trans1;	/* balance leg enable, de-emph level */
	u32 trans2;	/* vref sel, vswing */
36
	u8 i_boost;	/* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
37 38
};

39 40 41 42 43 44 45 46 47 48 49 50 51
static const u8 index_to_dp_signal_levels[] = {
	[0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
	[4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
};

52 53 54 55
/* HDMI/DVI modes ignore everything but the last 2 items. So we share
 * them for both DP and FDI transports, allowing those ports to
 * automatically adapt to HDMI connections as well
 */
56
static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
57 58 59 60 61 62 63 64 65
	{ 0x00FFFFFF, 0x0006000E, 0x0 },
	{ 0x00D75FFF, 0x0005000A, 0x0 },
	{ 0x00C30FFF, 0x00040006, 0x0 },
	{ 0x80AAAFFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x0005000A, 0x0 },
	{ 0x00D75FFF, 0x000C0004, 0x0 },
	{ 0x80C30FFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x00040006, 0x0 },
	{ 0x80D75FFF, 0x000B0000, 0x0 },
66 67
};

68
static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
69 70 71 72 73 74 75 76 77
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000F000A, 0x0 },
	{ 0x00C30FFF, 0x00060006, 0x0 },
	{ 0x00AAAFFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x000F000A, 0x0 },
	{ 0x00D75FFF, 0x00160004, 0x0 },
	{ 0x00C30FFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x00060006, 0x0 },
	{ 0x00D75FFF, 0x001E0000, 0x0 },
78 79
};

80 81
static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV d	db	*/
82 83 84 85 86 87 88 89 90 91 92 93
	{ 0x00FFFFFF, 0x0006000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00E79FFF, 0x000E000C, 0x0 },/* 1:	400	500	2	*/
	{ 0x00D75FFF, 0x0005000A, 0x0 },/* 2:	400	600	3.5	*/
	{ 0x00FFFFFF, 0x0005000A, 0x0 },/* 3:	600	600	0	*/
	{ 0x00E79FFF, 0x001D0007, 0x0 },/* 4:	600	750	2	*/
	{ 0x00D75FFF, 0x000C0004, 0x0 },/* 5:	600	900	3.5	*/
	{ 0x00FFFFFF, 0x00040006, 0x0 },/* 6:	800	800	0	*/
	{ 0x80E79FFF, 0x00030002, 0x0 },/* 7:	800	1000	2	*/
	{ 0x00FFFFFF, 0x00140005, 0x0 },/* 8:	850	850	0	*/
	{ 0x00FFFFFF, 0x000C0004, 0x0 },/* 9:	900	900	0	*/
	{ 0x00FFFFFF, 0x001C0003, 0x0 },/* 10:	950	950	0	*/
	{ 0x80FFFFFF, 0x00030002, 0x0 },/* 11:	1000	1000	0	*/
94 95
};

96
static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
97 98 99 100 101 102 103 104 105
	{ 0x00FFFFFF, 0x00000012, 0x0 },
	{ 0x00EBAFFF, 0x00020011, 0x0 },
	{ 0x00C71FFF, 0x0006000F, 0x0 },
	{ 0x00AAAFFF, 0x000E000A, 0x0 },
	{ 0x00FFFFFF, 0x00020011, 0x0 },
	{ 0x00DB6FFF, 0x0005000F, 0x0 },
	{ 0x00BEEFFF, 0x000A000C, 0x0 },
	{ 0x00FFFFFF, 0x0005000F, 0x0 },
	{ 0x00DB6FFF, 0x000A000C, 0x0 },
106 107
};

108
static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
109 110 111 112 113 114 115 116 117
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000E000A, 0x0 },
	{ 0x00BEFFFF, 0x00140006, 0x0 },
	{ 0x80B2CFFF, 0x001B0002, 0x0 },
	{ 0x00FFFFFF, 0x000E000A, 0x0 },
	{ 0x00DB6FFF, 0x00160005, 0x0 },
	{ 0x80C71FFF, 0x001A0002, 0x0 },
	{ 0x00F7DFFF, 0x00180004, 0x0 },
	{ 0x80D75FFF, 0x001B0002, 0x0 },
118 119
};

120
static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
121 122 123 124 125 126 127 128 129
	{ 0x00FFFFFF, 0x0001000E, 0x0 },
	{ 0x00D75FFF, 0x0004000A, 0x0 },
	{ 0x00C30FFF, 0x00070006, 0x0 },
	{ 0x00AAAFFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x0004000A, 0x0 },
	{ 0x00D75FFF, 0x00090004, 0x0 },
	{ 0x00C30FFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x00070006, 0x0 },
	{ 0x00D75FFF, 0x000C0000, 0x0 },
130 131
};

132 133
static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV df	db	*/
134 135 136 137 138 139 140 141 142 143
	{ 0x00FFFFFF, 0x0007000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00D75FFF, 0x000E000A, 0x0 },/* 1:	400	600	3.5	*/
	{ 0x00BEFFFF, 0x00140006, 0x0 },/* 2:	400	800	6	*/
	{ 0x00FFFFFF, 0x0009000D, 0x0 },/* 3:	450	450	0	*/
	{ 0x00FFFFFF, 0x000E000A, 0x0 },/* 4:	600	600	0	*/
	{ 0x00D7FFFF, 0x00140006, 0x0 },/* 5:	600	800	2.5	*/
	{ 0x80CB2FFF, 0x001B0002, 0x0 },/* 6:	600	1000	4.5	*/
	{ 0x00FFFFFF, 0x00140006, 0x0 },/* 7:	800	800	0	*/
	{ 0x80E79FFF, 0x001B0002, 0x0 },/* 8:	800	1000	2	*/
	{ 0x80FFFFFF, 0x001B0002, 0x0 },/* 9:	1000	1000	0	*/
144 145
};

146
/* Skylake H and S */
147
static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
148 149 150
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
151
	{ 0x80009010, 0x000000C0, 0x1 },
152 153
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
154
	{ 0x80007011, 0x000000C0, 0x1 },
155
	{ 0x00002016, 0x000000DF, 0x0 },
156
	{ 0x80005012, 0x000000C0, 0x1 },
157 158
};

159 160
/* Skylake U */
static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
161
	{ 0x0000201B, 0x000000A2, 0x0 },
162
	{ 0x00005012, 0x00000088, 0x0 },
163
	{ 0x80007011, 0x000000CD, 0x1 },
164
	{ 0x80009010, 0x000000C0, 0x1 },
165
	{ 0x0000201B, 0x0000009D, 0x0 },
166 167
	{ 0x80005012, 0x000000C0, 0x1 },
	{ 0x80007011, 0x000000C0, 0x1 },
168
	{ 0x00002016, 0x00000088, 0x0 },
169
	{ 0x80005012, 0x000000C0, 0x1 },
170 171
};

172 173
/* Skylake Y */
static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
174 175
	{ 0x00000018, 0x000000A2, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
176
	{ 0x80007011, 0x000000CD, 0x3 },
177
	{ 0x80009010, 0x000000C0, 0x3 },
178
	{ 0x00000018, 0x0000009D, 0x0 },
179 180
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
181
	{ 0x00000018, 0x00000088, 0x0 },
182
	{ 0x80005012, 0x000000C0, 0x3 },
183 184
};

185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
/* Kabylake H and S */
static const struct ddi_buf_trans kbl_ddi_translations_dp[] = {
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x80009010, 0x000000C0, 0x1 },
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000C0, 0x1 },
	{ 0x00002016, 0x00000097, 0x0 },
	{ 0x80005012, 0x000000C0, 0x1 },
};

/* Kabylake U */
static const struct ddi_buf_trans kbl_u_ddi_translations_dp[] = {
	{ 0x0000201B, 0x000000A1, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000CD, 0x3 },
	{ 0x80009010, 0x000000C0, 0x3 },
	{ 0x0000201B, 0x0000009D, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
	{ 0x00002016, 0x0000004F, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
};

/* Kabylake Y */
static const struct ddi_buf_trans kbl_y_ddi_translations_dp[] = {
	{ 0x00001017, 0x000000A1, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000CD, 0x3 },
	{ 0x8000800F, 0x000000C0, 0x3 },
	{ 0x00001017, 0x0000009D, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
	{ 0x00001017, 0x0000004C, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
};

224
/*
225
 * Skylake/Kabylake H and S
226 227
 * eDP 1.4 low vswing translation parameters
 */
228
static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
229 230 231 232 233 234 235 236 237 238 239 240 241
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00000018, 0x000000AB, 0x0 },
	{ 0x00007013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
};

/*
242
 * Skylake/Kabylake U
243 244 245 246 247 248 249 250 251 252 253 254 255
 * eDP 1.4 low vswing translation parameters
 */
static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00002016, 0x000000AB, 0x0 },
	{ 0x00005013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
256 257
};

258
/*
259
 * Skylake/Kabylake Y
260 261
 * eDP 1.4 low vswing translation parameters
 */
262
static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
263 264 265 266 267 268 269 270 271 272 273
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000AB, 0x0 },
	{ 0x00007011, 0x000000A4, 0x0 },
	{ 0x00009010, 0x000000DF, 0x0 },
	{ 0x00000018, 0x000000AA, 0x0 },
	{ 0x00006013, 0x000000A4, 0x0 },
	{ 0x00007011, 0x0000009D, 0x0 },
	{ 0x00000018, 0x000000A0, 0x0 },
	{ 0x00006012, 0x000000DF, 0x0 },
	{ 0x00000018, 0x0000008A, 0x0 },
};
274

275
/* Skylake/Kabylake U, H and S */
276
static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
277 278 279 280 281 282
	{ 0x00000018, 0x000000AC, 0x0 },
	{ 0x00005012, 0x0000009D, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00000018, 0x00000098, 0x0 },
	{ 0x00004013, 0x00000088, 0x0 },
283
	{ 0x80006012, 0x000000CD, 0x1 },
284
	{ 0x00000018, 0x000000DF, 0x0 },
285 286 287
	{ 0x80003015, 0x000000CD, 0x1 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x1 },
	{ 0x80000018, 0x000000C0, 0x1 },
288 289
};

290
/* Skylake/Kabylake Y */
291
static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
292 293
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00005012, 0x000000DF, 0x0 },
294
	{ 0x80007011, 0x000000CB, 0x3 },
295 296 297
	{ 0x00000018, 0x000000A4, 0x0 },
	{ 0x00000018, 0x0000009D, 0x0 },
	{ 0x00004013, 0x00000080, 0x0 },
298
	{ 0x80006013, 0x000000C0, 0x3 },
299
	{ 0x00000018, 0x0000008A, 0x0 },
300 301 302
	{ 0x80003015, 0x000000C0, 0x3 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x3 },
	{ 0x80000018, 0x000000C0, 0x3 },
303 304
};

305
struct bxt_ddi_buf_trans {
306 307 308 309
	u8 margin;	/* swing value */
	u8 scale;	/* scale value */
	u8 enable;	/* scale enable */
	u8 deemphasis;
310 311 312 313
};

static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
					/* Idx	NT mV diff	db  */
314 315 316 317 318 319 320 321 322 323
	{ 52,  0x9A, 0, 128, },	/* 0:	400		0   */
	{ 78,  0x9A, 0, 85,  },	/* 1:	400		3.5 */
	{ 104, 0x9A, 0, 64,  },	/* 2:	400		6   */
	{ 154, 0x9A, 0, 43,  },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, },	/* 4:	600		0   */
	{ 116, 0x9A, 0, 85,  },	/* 5:	600		3.5 */
	{ 154, 0x9A, 0, 64,  },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, },	/* 7:	800		0   */
	{ 154, 0x9A, 0, 85,  },	/* 8:	800		3.5 */
	{ 154, 0x9A, 1, 128, },	/* 9:	1200		0   */
324 325
};

326 327
static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
					/* Idx	NT mV diff	db  */
328 329 330 331 332 333 334 335 336 337
	{ 26, 0, 0, 128, },	/* 0:	200		0   */
	{ 38, 0, 0, 112, },	/* 1:	200		1.5 */
	{ 48, 0, 0, 96,  },	/* 2:	200		4   */
	{ 54, 0, 0, 69,  },	/* 3:	200		6   */
	{ 32, 0, 0, 128, },	/* 4:	250		0   */
	{ 48, 0, 0, 104, },	/* 5:	250		1.5 */
	{ 54, 0, 0, 85,  },	/* 6:	250		4   */
	{ 43, 0, 0, 128, },	/* 7:	300		0   */
	{ 54, 0, 0, 101, },	/* 8:	300		1.5 */
	{ 48, 0, 0, 128, },	/* 9:	300		0   */
338 339
};

340 341 342 343 344
/* BSpec has 2 recommended values - entries 0 and 8.
 * Using the entry with higher vswing.
 */
static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
					/* Idx	NT mV diff	db  */
345 346 347 348 349 350 351 352 353 354
	{ 52,  0x9A, 0, 128, },	/* 0:	400		0   */
	{ 52,  0x9A, 0, 85,  },	/* 1:	400		3.5 */
	{ 52,  0x9A, 0, 64,  },	/* 2:	400		6   */
	{ 42,  0x9A, 0, 43,  },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, },	/* 4:	600		0   */
	{ 77,  0x9A, 0, 85,  },	/* 5:	600		3.5 */
	{ 77,  0x9A, 0, 64,  },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, },	/* 7:	800		0   */
	{ 102, 0x9A, 0, 85,  },	/* 8:	800		3.5 */
	{ 154, 0x9A, 1, 128, },	/* 9:	1200		0   */
355 356
};

357
struct cnl_ddi_buf_trans {
358 359 360 361 362
	u8 dw2_swing_sel;
	u8 dw7_n_scalar;
	u8 dw4_cursor_coeff;
	u8 dw4_post_cursor_2;
	u8 dw4_post_cursor_1;
363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496
};

/* Voltage Swing Programming for VccIO 0.85V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5D, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x6A, 0x38, 0x00, 0x07 },	/* 350   500      3.1   */
	{ 0xB, 0x7A, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0x6, 0x7C, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xA, 0x69, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xB, 0x7A, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7C, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xB, 0x7D, 0x3C, 0x00, 0x03 },	/* 650   725      0.9   */
	{ 0x6, 0x7C, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7B, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

/* Voltage Swing Programming for VccIO 0.85V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x60, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x73, 0x36, 0x00, 0x09 },	/* 450   650      3.2   */
	{ 0x6, 0x7F, 0x31, 0x00, 0x0E },	/* 450   850      5.5   */
	{ 0xB, 0x73, 0x3F, 0x00, 0x00 },	/* 650   650      0.0   */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 650   850      2.3   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 850   850      0.0   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
};

/* Voltage Swing Programming for VccIO 0.85V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x66, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x66, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x70, 0x3C, 0x00, 0x03 },	/* 460   600      2.3   */
	{ 0xC, 0x75, 0x3C, 0x00, 0x03 },	/* 537   700      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5D, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x6A, 0x38, 0x00, 0x07 },	/* 350   500      3.1   */
	{ 0xB, 0x7A, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0x6, 0x7C, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xA, 0x69, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xB, 0x7A, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7C, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xB, 0x7D, 0x3C, 0x00, 0x03 },	/* 650   725      0.9   */
	{ 0x6, 0x7C, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7B, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5C, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x69, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x76, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0xA, 0x5E, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x69, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0xB, 0x79, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7D, 0x32, 0x00, 0x0D },	/* 600   1000     4.4   */
	{ 0x5, 0x76, 0x3F, 0x00, 0x00 },	/* 800   800      0.0   */
	{ 0x6, 0x7D, 0x39, 0x00, 0x06 },	/* 800   1000     1.9   */
	{ 0x6, 0x7F, 0x39, 0x00, 0x06 },	/* 850   1050     1.8   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x61, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x61, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x68, 0x39, 0x00, 0x06 },	/* 460   600      2.3   */
	{ 0xC, 0x6E, 0x39, 0x00, 0x06 },	/* 537   700      2.3   */
	{ 0x4, 0x7F, 0x3A, 0x00, 0x05 },	/* 460   600      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x58, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x64, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x70, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0x6, 0x7F, 0x2C, 0x00, 0x13 },	/* 400   1050     8.4   */
	{ 0xB, 0x64, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0x5, 0x73, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7F, 0x30, 0x00, 0x0F },	/* 550   1050     5.6   */
	{ 0x5, 0x76, 0x3E, 0x00, 0x01 },	/* 850   900      0.5   */
	{ 0x6, 0x7F, 0x36, 0x00, 0x09 },	/* 750   1050     2.9   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x58, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x64, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x70, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0xA, 0x5B, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x64, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0x5, 0x73, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7C, 0x32, 0x00, 0x0D },	/* 600   1000     4.4   */
	{ 0x5, 0x70, 0x3F, 0x00, 0x00 },	/* 800   800      0.0   */
	{ 0x6, 0x7C, 0x39, 0x00, 0x06 },	/* 800   1000     1.9   */
	{ 0x6, 0x7F, 0x39, 0x00, 0x06 },	/* 850   1050     1.8   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5E, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x5E, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x64, 0x39, 0x00, 0x06 },	/* 460   600      2.3   */
	{ 0xE, 0x6A, 0x39, 0x00, 0x06 },	/* 537   700      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

497 498 499 500 501 502 503 504 505 506 507 508 509
/* icl_combo_phy_ddi_translations */
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_dp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
510 511
};

512 513 514 515 516 517 518 519 520 521 522 523
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_edp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0x0, 0x7F, 0x3F, 0x00, 0x00 },	/* 200   200      0.0   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 200   250      1.9   */
	{ 0x1, 0x7F, 0x33, 0x00, 0x0C },	/* 200   300      3.5   */
	{ 0x9, 0x7F, 0x31, 0x00, 0x0E },	/* 200   350      4.9   */
	{ 0x8, 0x7F, 0x3F, 0x00, 0x00 },	/* 250   250      0.0   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 250   300      1.6   */
	{ 0x9, 0x7F, 0x35, 0x00, 0x0A },	/* 250   350      2.9   */
	{ 0x1, 0x7F, 0x3F, 0x00, 0x00 },	/* 300   300      0.0   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 300   350      1.3   */
	{ 0x9, 0x7F, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
524 525
};

526 527 528 529 530 531 532 533 534 535 536 537
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_edp_hbr3[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
538 539
};

540 541 542 543 544 545 546 547 548
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_hdmi[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x60, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x73, 0x36, 0x00, 0x09 },	/* 450   650      3.2   */
	{ 0x6, 0x7F, 0x31, 0x00, 0x0E },	/* 450   850      5.5   */
	{ 0xB, 0x73, 0x3F, 0x00, 0x00 },	/* 650   650      0.0   ALS */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 650   850      2.3   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 850   850      0.0   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
549 550
};

551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570
struct icl_mg_phy_ddi_buf_trans {
	u32 cri_txdeemph_override_5_0;
	u32 cri_txdeemph_override_11_6;
	u32 cri_txdeemph_override_17_12;
};

static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations[] = {
				/* Voltage swing  pre-emphasis */
	{ 0x0, 0x1B, 0x00 },	/* 0              0   */
	{ 0x0, 0x23, 0x08 },	/* 0              1   */
	{ 0x0, 0x2D, 0x12 },	/* 0              2   */
	{ 0x0, 0x00, 0x00 },	/* 0              3   */
	{ 0x0, 0x23, 0x00 },	/* 1              0   */
	{ 0x0, 0x2B, 0x09 },	/* 1              1   */
	{ 0x0, 0x2E, 0x11 },	/* 1              2   */
	{ 0x0, 0x2F, 0x00 },	/* 2              0   */
	{ 0x0, 0x33, 0x0C },	/* 2              1   */
	{ 0x0, 0x00, 0x00 },	/* 3              0   */
};

571 572 573 574 575 576 577 578 579 580 581 582
static const struct ddi_buf_trans *
bdw_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
{
	if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
		return bdw_ddi_translations_edp;
	} else {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		return bdw_ddi_translations_dp;
	}
}

583
static const struct ddi_buf_trans *
584
skl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
585
{
586
	if (IS_SKL_ULX(dev_priv)) {
587
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
588
		return skl_y_ddi_translations_dp;
589
	} else if (IS_SKL_ULT(dev_priv)) {
590
		*n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
591
		return skl_u_ddi_translations_dp;
592 593
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
594
		return skl_ddi_translations_dp;
595 596 597
	}
}

598 599 600
static const struct ddi_buf_trans *
kbl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
{
601
	if (IS_KBL_ULX(dev_priv) || IS_AML_ULX(dev_priv)) {
602 603
		*n_entries = ARRAY_SIZE(kbl_y_ddi_translations_dp);
		return kbl_y_ddi_translations_dp;
604
	} else if (IS_KBL_ULT(dev_priv) || IS_CFL_ULT(dev_priv)) {
605 606 607 608 609 610 611 612
		*n_entries = ARRAY_SIZE(kbl_u_ddi_translations_dp);
		return kbl_u_ddi_translations_dp;
	} else {
		*n_entries = ARRAY_SIZE(kbl_ddi_translations_dp);
		return kbl_ddi_translations_dp;
	}
}

613
static const struct ddi_buf_trans *
614
skl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
615
{
616
	if (dev_priv->vbt.edp.low_vswing) {
617
		if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv) || IS_AML_ULX(dev_priv)) {
618
			*n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
619
			return skl_y_ddi_translations_edp;
620 621
		} else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv) ||
			   IS_CFL_ULT(dev_priv)) {
622
			*n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
623
			return skl_u_ddi_translations_edp;
624 625
		} else {
			*n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
626
			return skl_ddi_translations_edp;
627 628
		}
	}
629

630
	if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
631 632 633
		return kbl_get_buf_trans_dp(dev_priv, n_entries);
	else
		return skl_get_buf_trans_dp(dev_priv, n_entries);
634 635 636
}

static const struct ddi_buf_trans *
637
skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
638
{
639
	if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv) || IS_AML_ULX(dev_priv)) {
640
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
641
		return skl_y_ddi_translations_hdmi;
642 643
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
644
		return skl_ddi_translations_hdmi;
645 646 647
	}
}

648 649 650 651 652 653 654 655 656
static int skl_buf_trans_num_entries(enum port port, int n_entries)
{
	/* Only DDIA and DDIE can select the 10th register with DP */
	if (port == PORT_A || port == PORT_E)
		return min(n_entries, 10);
	else
		return min(n_entries, 9);
}

657 658
static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_dp(struct drm_i915_private *dev_priv,
659
			   enum port port, int *n_entries)
660 661
{
	if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv)) {
662 663 664 665
		const struct ddi_buf_trans *ddi_translations =
			kbl_get_buf_trans_dp(dev_priv, n_entries);
		*n_entries = skl_buf_trans_num_entries(port, *n_entries);
		return ddi_translations;
666
	} else if (IS_SKYLAKE(dev_priv)) {
667 668 669 670
		const struct ddi_buf_trans *ddi_translations =
			skl_get_buf_trans_dp(dev_priv, n_entries);
		*n_entries = skl_buf_trans_num_entries(port, *n_entries);
		return ddi_translations;
671 672 673 674 675 676 677 678 679 680 681 682 683 684
	} else if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		return  bdw_ddi_translations_dp;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
		return hsw_ddi_translations_dp;
	}

	*n_entries = 0;
	return NULL;
}

static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_edp(struct drm_i915_private *dev_priv,
685
			    enum port port, int *n_entries)
686 687
{
	if (IS_GEN9_BC(dev_priv)) {
688 689 690 691
		const struct ddi_buf_trans *ddi_translations =
			skl_get_buf_trans_edp(dev_priv, n_entries);
		*n_entries = skl_buf_trans_num_entries(port, *n_entries);
		return ddi_translations;
692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718
	} else if (IS_BROADWELL(dev_priv)) {
		return bdw_get_buf_trans_edp(dev_priv, n_entries);
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
		return hsw_ddi_translations_dp;
	}

	*n_entries = 0;
	return NULL;
}

static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_fdi(struct drm_i915_private *dev_priv,
			    int *n_entries)
{
	if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_fdi);
		return bdw_ddi_translations_fdi;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_fdi);
		return hsw_ddi_translations_fdi;
	}

	*n_entries = 0;
	return NULL;
}

719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736
static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_hdmi(struct drm_i915_private *dev_priv,
			     int *n_entries)
{
	if (IS_GEN9_BC(dev_priv)) {
		return skl_get_buf_trans_hdmi(dev_priv, n_entries);
	} else if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
		return bdw_ddi_translations_hdmi;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
		return hsw_ddi_translations_hdmi;
	}

	*n_entries = 0;
	return NULL;
}

737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761
static const struct bxt_ddi_buf_trans *
bxt_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
{
	*n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
	return bxt_ddi_translations_dp;
}

static const struct bxt_ddi_buf_trans *
bxt_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
{
	if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
		return bxt_ddi_translations_edp;
	}

	return bxt_get_buf_trans_dp(dev_priv, n_entries);
}

static const struct bxt_ddi_buf_trans *
bxt_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
{
	*n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
	return bxt_ddi_translations_hdmi;
}

762 763 764 765 766 767 768 769 770 771 772 773 774 775
static const struct cnl_ddi_buf_trans *
cnl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
{
	u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;

	if (voltage == VOLTAGE_INFO_0_85V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_85V);
		return cnl_ddi_translations_hdmi_0_85V;
	} else if (voltage == VOLTAGE_INFO_0_95V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_95V);
		return cnl_ddi_translations_hdmi_0_95V;
	} else if (voltage == VOLTAGE_INFO_1_05V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_1_05V);
		return cnl_ddi_translations_hdmi_1_05V;
776 777
	} else {
		*n_entries = 1; /* shut up gcc */
778
		MISSING_CASE(voltage);
779
	}
780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796
	return NULL;
}

static const struct cnl_ddi_buf_trans *
cnl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
{
	u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;

	if (voltage == VOLTAGE_INFO_0_85V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_85V);
		return cnl_ddi_translations_dp_0_85V;
	} else if (voltage == VOLTAGE_INFO_0_95V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_95V);
		return cnl_ddi_translations_dp_0_95V;
	} else if (voltage == VOLTAGE_INFO_1_05V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_1_05V);
		return cnl_ddi_translations_dp_1_05V;
797 798
	} else {
		*n_entries = 1; /* shut up gcc */
799
		MISSING_CASE(voltage);
800
	}
801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818
	return NULL;
}

static const struct cnl_ddi_buf_trans *
cnl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
{
	u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;

	if (dev_priv->vbt.edp.low_vswing) {
		if (voltage == VOLTAGE_INFO_0_85V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_85V);
			return cnl_ddi_translations_edp_0_85V;
		} else if (voltage == VOLTAGE_INFO_0_95V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_95V);
			return cnl_ddi_translations_edp_0_95V;
		} else if (voltage == VOLTAGE_INFO_1_05V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_1_05V);
			return cnl_ddi_translations_edp_1_05V;
819 820
		} else {
			*n_entries = 1; /* shut up gcc */
821
			MISSING_CASE(voltage);
822
		}
823 824 825 826 827 828
		return NULL;
	} else {
		return cnl_get_buf_trans_dp(dev_priv, n_entries);
	}
}

829
static const struct cnl_ddi_buf_trans *
830
icl_get_combo_buf_trans(struct drm_i915_private *dev_priv, enum port port,
831
			int type, int rate, int *n_entries)
832
{
833 834 835 836 837 838 839 840 841
	if (type == INTEL_OUTPUT_HDMI) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_hdmi);
		return icl_combo_phy_ddi_translations_hdmi;
	} else if (rate > 540000 && type == INTEL_OUTPUT_EDP) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr3);
		return icl_combo_phy_ddi_translations_edp_hbr3;
	} else if (type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr2);
		return icl_combo_phy_ddi_translations_edp_hbr2;
842
	}
843 844 845

	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_dp_hbr2);
	return icl_combo_phy_ddi_translations_dp_hbr2;
846 847
}

848 849
static int intel_ddi_hdmi_level(struct drm_i915_private *dev_priv, enum port port)
{
850
	int n_entries, level, default_entry;
851

852
	level = dev_priv->vbt.ddi_port_info[port].hdmi_level_shift;
853

854
	if (IS_ICELAKE(dev_priv)) {
855
		if (intel_port_is_combophy(dev_priv, port))
856 857
			icl_get_combo_buf_trans(dev_priv, port, INTEL_OUTPUT_HDMI,
						0, &n_entries);
858 859 860 861
		else
			n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations);
		default_entry = n_entries - 1;
	} else if (IS_CANNONLAKE(dev_priv)) {
862 863
		cnl_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = n_entries - 1;
864
	} else if (IS_GEN9_LP(dev_priv)) {
865 866
		bxt_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = n_entries - 1;
867
	} else if (IS_GEN9_BC(dev_priv)) {
868 869
		intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = 8;
870
	} else if (IS_BROADWELL(dev_priv)) {
871 872
		intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = 7;
873
	} else if (IS_HASWELL(dev_priv)) {
874 875
		intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = 6;
876 877
	} else {
		WARN(1, "ddi translation table missing\n");
878
		return 0;
879 880 881
	}

	/* Choose a good default if VBT is badly populated */
882 883
	if (level == HDMI_LEVEL_SHIFT_UNKNOWN || level >= n_entries)
		level = default_entry;
884

885
	if (WARN_ON_ONCE(n_entries == 0))
886
		return 0;
887 888
	if (WARN_ON_ONCE(level >= n_entries))
		level = n_entries - 1;
889

890
	return level;
891 892
}

893 894
/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
895 896
 * values in advance. This function programs the correct values for
 * DP/eDP/FDI use cases.
897
 */
898 899
static void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder,
					 const struct intel_crtc_state *crtc_state)
900
{
901
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
902
	u32 iboost_bit = 0;
903
	int i, n_entries;
904
	enum port port = encoder->port;
905
	const struct ddi_buf_trans *ddi_translations;
906

907 908 909 910
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
		ddi_translations = intel_ddi_get_buf_trans_fdi(dev_priv,
							       &n_entries);
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
911
		ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv, port,
912
							       &n_entries);
913
	else
914
		ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv, port,
915
							      &n_entries);
916

917 918 919 920
	/* If we're boosting the current, set bit 31 of trans1 */
	if (IS_GEN9_BC(dev_priv) &&
	    dev_priv->vbt.ddi_port_info[port].dp_boost_level)
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
921

922
	for (i = 0; i < n_entries; i++) {
923 924 925 926
		I915_WRITE(DDI_BUF_TRANS_LO(port, i),
			   ddi_translations[i].trans1 | iboost_bit);
		I915_WRITE(DDI_BUF_TRANS_HI(port, i),
			   ddi_translations[i].trans2);
927
	}
928 929 930 931 932 933 934
}

/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
 * values in advance. This function programs the correct values for
 * HDMI/DVI use cases.
 */
935
static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder,
936
					   int level)
937 938 939
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	u32 iboost_bit = 0;
940
	int n_entries;
941
	enum port port = encoder->port;
942
	const struct ddi_buf_trans *ddi_translations;
943

944
	ddi_translations = intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
945

946
	if (WARN_ON_ONCE(!ddi_translations))
947
		return;
948 949
	if (WARN_ON_ONCE(level >= n_entries))
		level = n_entries - 1;
950

951 952 953 954
	/* If we're boosting the current, set bit 31 of trans1 */
	if (IS_GEN9_BC(dev_priv) &&
	    dev_priv->vbt.ddi_port_info[port].hdmi_boost_level)
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
955

956
	/* Entry 9 is for HDMI: */
957
	I915_WRITE(DDI_BUF_TRANS_LO(port, 9),
958
		   ddi_translations[level].trans1 | iboost_bit);
959
	I915_WRITE(DDI_BUF_TRANS_HI(port, 9),
960
		   ddi_translations[level].trans2);
961 962
}

963 964 965
static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
				    enum port port)
{
966
	i915_reg_t reg = DDI_BUF_CTL(port);
967 968
	int i;

969
	for (i = 0; i < 16; i++) {
970 971 972 973 974 975
		udelay(1);
		if (I915_READ(reg) & DDI_BUF_IS_IDLE)
			return;
	}
	DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
}
976

977
static u32 hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
978
{
979
	switch (pll->info->id) {
980 981 982 983 984 985 986 987 988 989 990 991 992
	case DPLL_ID_WRPLL1:
		return PORT_CLK_SEL_WRPLL1;
	case DPLL_ID_WRPLL2:
		return PORT_CLK_SEL_WRPLL2;
	case DPLL_ID_SPLL:
		return PORT_CLK_SEL_SPLL;
	case DPLL_ID_LCPLL_810:
		return PORT_CLK_SEL_LCPLL_810;
	case DPLL_ID_LCPLL_1350:
		return PORT_CLK_SEL_LCPLL_1350;
	case DPLL_ID_LCPLL_2700:
		return PORT_CLK_SEL_LCPLL_2700;
	default:
993
		MISSING_CASE(pll->info->id);
994 995 996 997
		return PORT_CLK_SEL_NONE;
	}
}

998
static u32 icl_pll_to_ddi_clk_sel(struct intel_encoder *encoder,
999
				  const struct intel_crtc_state *crtc_state)
1000
{
1001 1002
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	int clock = crtc_state->port_clock;
1003 1004 1005 1006
	const enum intel_dpll_id id = pll->info->id;

	switch (id) {
	default:
1007 1008 1009 1010
		/*
		 * DPLL_ID_ICL_DPLL0 and DPLL_ID_ICL_DPLL1 should not be used
		 * here, so do warn if this get passed in
		 */
1011 1012
		MISSING_CASE(id);
		return DDI_CLK_SEL_NONE;
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
	case DPLL_ID_ICL_TBTPLL:
		switch (clock) {
		case 162000:
			return DDI_CLK_SEL_TBT_162;
		case 270000:
			return DDI_CLK_SEL_TBT_270;
		case 540000:
			return DDI_CLK_SEL_TBT_540;
		case 810000:
			return DDI_CLK_SEL_TBT_810;
		default:
			MISSING_CASE(clock);
1025
			return DDI_CLK_SEL_NONE;
1026
		}
1027 1028 1029 1030 1031 1032 1033 1034
	case DPLL_ID_ICL_MGPLL1:
	case DPLL_ID_ICL_MGPLL2:
	case DPLL_ID_ICL_MGPLL3:
	case DPLL_ID_ICL_MGPLL4:
		return DDI_CLK_SEL_MG;
	}
}

1035 1036 1037 1038 1039 1040 1041 1042 1043
/* Starting with Haswell, different DDI ports can work in FDI mode for
 * connection to the PCH-located connectors. For this, it is necessary to train
 * both the DDI port and PCH receiver for the desired DDI buffer settings.
 *
 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
 * please note that when FDI mode is active on DDI E, it shares 2 lines with
 * DDI A (which is used for eDP)
 */

1044 1045
void hsw_fdi_link_train(struct intel_crtc *crtc,
			const struct intel_crtc_state *crtc_state)
1046
{
1047
	struct drm_device *dev = crtc->base.dev;
1048
	struct drm_i915_private *dev_priv = to_i915(dev);
1049
	struct intel_encoder *encoder;
1050
	u32 temp, i, rx_ctl_val, ddi_pll_sel;
1051

1052
	for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
1053
		WARN_ON(encoder->type != INTEL_OUTPUT_ANALOG);
1054
		intel_prepare_dp_ddi_buffers(encoder, crtc_state);
1055 1056
	}

1057 1058 1059 1060
	/* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
	 * mode set "sequence for CRT port" document:
	 * - TP1 to TP2 time with the default value
	 * - FDI delay to 90h
1061 1062
	 *
	 * WaFDIAutoLinkSetTimingOverrride:hsw
1063
	 */
1064
	I915_WRITE(FDI_RX_MISC(PIPE_A), FDI_RX_PWRDN_LANE1_VAL(2) |
1065 1066 1067 1068
				  FDI_RX_PWRDN_LANE0_VAL(2) |
				  FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

	/* Enable the PCH Receiver FDI PLL */
1069
	rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
1070
		     FDI_RX_PLL_ENABLE |
1071
		     FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
1072 1073
	I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
	POSTING_READ(FDI_RX_CTL(PIPE_A));
1074 1075 1076 1077
	udelay(220);

	/* Switch from Rawclk to PCDclk */
	rx_ctl_val |= FDI_PCDCLK;
1078
	I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
1079 1080

	/* Configure Port Clock Select */
1081
	ddi_pll_sel = hsw_pll_to_ddi_pll_sel(crtc_state->shared_dpll);
1082 1083
	I915_WRITE(PORT_CLK_SEL(PORT_E), ddi_pll_sel);
	WARN_ON(ddi_pll_sel != PORT_CLK_SEL_SPLL);
1084 1085 1086

	/* Start the training iterating through available voltages and emphasis,
	 * testing each value twice. */
1087
	for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
1088 1089 1090 1091 1092 1093 1094
		/* Configure DP_TP_CTL with auto-training */
		I915_WRITE(DP_TP_CTL(PORT_E),
					DP_TP_CTL_FDI_AUTOTRAIN |
					DP_TP_CTL_ENHANCED_FRAME_ENABLE |
					DP_TP_CTL_LINK_TRAIN_PAT1 |
					DP_TP_CTL_ENABLE);

1095 1096 1097 1098
		/* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
		 * DDI E does not support port reversal, the functionality is
		 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
		 * port reversal bit */
1099
		I915_WRITE(DDI_BUF_CTL(PORT_E),
1100
			   DDI_BUF_CTL_ENABLE |
1101
			   ((crtc_state->fdi_lanes - 1) << 1) |
1102
			   DDI_BUF_TRANS_SELECT(i / 2));
1103
		POSTING_READ(DDI_BUF_CTL(PORT_E));
1104 1105 1106

		udelay(600);

1107
		/* Program PCH FDI Receiver TU */
1108
		I915_WRITE(FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
1109 1110 1111

		/* Enable PCH FDI Receiver with auto-training */
		rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
1112 1113
		I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
		POSTING_READ(FDI_RX_CTL(PIPE_A));
1114 1115 1116 1117 1118

		/* Wait for FDI receiver lane calibration */
		udelay(30);

		/* Unset FDI_RX_MISC pwrdn lanes */
1119
		temp = I915_READ(FDI_RX_MISC(PIPE_A));
1120
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1121 1122
		I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
		POSTING_READ(FDI_RX_MISC(PIPE_A));
1123 1124 1125

		/* Wait for FDI auto training time */
		udelay(5);
1126 1127 1128

		temp = I915_READ(DP_TP_STATUS(PORT_E));
		if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
1129
			DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
1130 1131
			break;
		}
1132

1133 1134 1135 1136 1137 1138 1139
		/*
		 * Leave things enabled even if we failed to train FDI.
		 * Results in less fireworks from the state checker.
		 */
		if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
			DRM_ERROR("FDI link training failed!\n");
			break;
1140
		}
1141

1142 1143 1144 1145
		rx_ctl_val &= ~FDI_RX_ENABLE;
		I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
		POSTING_READ(FDI_RX_CTL(PIPE_A));

1146 1147 1148 1149 1150
		temp = I915_READ(DDI_BUF_CTL(PORT_E));
		temp &= ~DDI_BUF_CTL_ENABLE;
		I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
		POSTING_READ(DDI_BUF_CTL(PORT_E));

1151
		/* Disable DP_TP_CTL and FDI_RX_CTL and retry */
1152 1153 1154 1155 1156 1157 1158
		temp = I915_READ(DP_TP_CTL(PORT_E));
		temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
		I915_WRITE(DP_TP_CTL(PORT_E), temp);
		POSTING_READ(DP_TP_CTL(PORT_E));

		intel_wait_ddi_buf_idle(dev_priv, PORT_E);
1159 1160

		/* Reset FDI_RX_MISC pwrdn lanes */
1161
		temp = I915_READ(FDI_RX_MISC(PIPE_A));
1162 1163
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
		temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
1164 1165
		I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
		POSTING_READ(FDI_RX_MISC(PIPE_A));
1166 1167
	}

1168 1169 1170 1171 1172 1173
	/* Enable normal pixel sending for FDI */
	I915_WRITE(DP_TP_CTL(PORT_E),
		   DP_TP_CTL_FDI_AUTOTRAIN |
		   DP_TP_CTL_LINK_TRAIN_NORMAL |
		   DP_TP_CTL_ENHANCED_FRAME_ENABLE |
		   DP_TP_CTL_ENABLE);
1174
}
1175

1176
static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
1177 1178 1179 1180 1181 1182
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *intel_dig_port =
		enc_to_dig_port(&encoder->base);

	intel_dp->DP = intel_dig_port->saved_port_bits |
1183
		DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
1184
	intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
1185 1186
}

1187
static struct intel_encoder *
1188
intel_ddi_get_crtc_encoder(struct intel_crtc *crtc)
1189
{
1190
	struct drm_device *dev = crtc->base.dev;
1191
	struct intel_encoder *encoder, *ret = NULL;
1192 1193
	int num_encoders = 0;

1194 1195
	for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
		ret = encoder;
1196 1197 1198 1199
		num_encoders++;
	}

	if (num_encoders != 1)
1200
		WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
1201
		     pipe_name(crtc->pipe));
1202 1203 1204 1205 1206

	BUG_ON(ret == NULL);
	return ret;
}

1207 1208
#define LC_FREQ 2700

1209 1210
static int hsw_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv,
				   i915_reg_t reg)
1211 1212 1213 1214 1215 1216
{
	int refclk = LC_FREQ;
	int n, p, r;
	u32 wrpll;

	wrpll = I915_READ(reg);
1217 1218 1219
	switch (wrpll & WRPLL_PLL_REF_MASK) {
	case WRPLL_PLL_SSC:
	case WRPLL_PLL_NON_SSC:
1220 1221 1222 1223 1224 1225 1226
		/*
		 * We could calculate spread here, but our checking
		 * code only cares about 5% accuracy, and spread is a max of
		 * 0.5% downspread.
		 */
		refclk = 135;
		break;
1227
	case WRPLL_PLL_LCPLL:
1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238
		refclk = LC_FREQ;
		break;
	default:
		WARN(1, "bad wrpll refclk\n");
		return 0;
	}

	r = wrpll & WRPLL_DIVIDER_REF_MASK;
	p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT;
	n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT;

1239 1240
	/* Convert to KHz, p & r have a fixed point portion */
	return (refclk * n * 100) / (p * r);
1241 1242
}

1243
static int skl_calc_wrpll_link(struct drm_i915_private *dev_priv,
1244
			       enum intel_dpll_id pll_id)
1245
{
1246
	i915_reg_t cfgcr1_reg, cfgcr2_reg;
1247 1248
	u32 cfgcr1_val, cfgcr2_val;
	u32 p0, p1, p2, dco_freq;
1249

1250 1251
	cfgcr1_reg = DPLL_CFGCR1(pll_id);
	cfgcr2_reg = DPLL_CFGCR2(pll_id);
1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299

	cfgcr1_val = I915_READ(cfgcr1_reg);
	cfgcr2_val = I915_READ(cfgcr2_reg);

	p0 = cfgcr2_val & DPLL_CFGCR2_PDIV_MASK;
	p2 = cfgcr2_val & DPLL_CFGCR2_KDIV_MASK;

	if (cfgcr2_val &  DPLL_CFGCR2_QDIV_MODE(1))
		p1 = (cfgcr2_val & DPLL_CFGCR2_QDIV_RATIO_MASK) >> 8;
	else
		p1 = 1;


	switch (p0) {
	case DPLL_CFGCR2_PDIV_1:
		p0 = 1;
		break;
	case DPLL_CFGCR2_PDIV_2:
		p0 = 2;
		break;
	case DPLL_CFGCR2_PDIV_3:
		p0 = 3;
		break;
	case DPLL_CFGCR2_PDIV_7:
		p0 = 7;
		break;
	}

	switch (p2) {
	case DPLL_CFGCR2_KDIV_5:
		p2 = 5;
		break;
	case DPLL_CFGCR2_KDIV_2:
		p2 = 2;
		break;
	case DPLL_CFGCR2_KDIV_3:
		p2 = 3;
		break;
	case DPLL_CFGCR2_KDIV_1:
		p2 = 1;
		break;
	}

	dco_freq = (cfgcr1_val & DPLL_CFGCR1_DCO_INTEGER_MASK) * 24 * 1000;

	dco_freq += (((cfgcr1_val & DPLL_CFGCR1_DCO_FRACTION_MASK) >> 9) * 24 *
		1000) / 0x8000;

1300 1301 1302
	if (WARN_ON(p0 == 0 || p1 == 0 || p2 == 0))
		return 0;

1303 1304 1305
	return dco_freq / (p0 * p1 * p2 * 5);
}

1306 1307
int cnl_calc_wrpll_link(struct drm_i915_private *dev_priv,
			enum intel_dpll_id pll_id)
1308
{
1309 1310
	u32 cfgcr0, cfgcr1;
	u32 p0, p1, p2, dco_freq, ref_clock;
1311

1312 1313 1314 1315 1316 1317 1318
	if (INTEL_GEN(dev_priv) >= 11) {
		cfgcr0 = I915_READ(ICL_DPLL_CFGCR0(pll_id));
		cfgcr1 = I915_READ(ICL_DPLL_CFGCR1(pll_id));
	} else {
		cfgcr0 = I915_READ(CNL_DPLL_CFGCR0(pll_id));
		cfgcr1 = I915_READ(CNL_DPLL_CFGCR1(pll_id));
	}
1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356

	p0 = cfgcr1 & DPLL_CFGCR1_PDIV_MASK;
	p2 = cfgcr1 & DPLL_CFGCR1_KDIV_MASK;

	if (cfgcr1 & DPLL_CFGCR1_QDIV_MODE(1))
		p1 = (cfgcr1 & DPLL_CFGCR1_QDIV_RATIO_MASK) >>
			DPLL_CFGCR1_QDIV_RATIO_SHIFT;
	else
		p1 = 1;


	switch (p0) {
	case DPLL_CFGCR1_PDIV_2:
		p0 = 2;
		break;
	case DPLL_CFGCR1_PDIV_3:
		p0 = 3;
		break;
	case DPLL_CFGCR1_PDIV_5:
		p0 = 5;
		break;
	case DPLL_CFGCR1_PDIV_7:
		p0 = 7;
		break;
	}

	switch (p2) {
	case DPLL_CFGCR1_KDIV_1:
		p2 = 1;
		break;
	case DPLL_CFGCR1_KDIV_2:
		p2 = 2;
		break;
	case DPLL_CFGCR1_KDIV_4:
		p2 = 4;
		break;
	}

1357
	ref_clock = cnl_hdmi_pll_ref_clock(dev_priv);
1358 1359 1360 1361

	dco_freq = (cfgcr0 & DPLL_CFGCR0_DCO_INTEGER_MASK) * ref_clock;

	dco_freq += (((cfgcr0 & DPLL_CFGCR0_DCO_FRACTION_MASK) >>
1362
		      DPLL_CFGCR0_DCO_FRACTION_SHIFT) * ref_clock) / 0x8000;
1363

1364 1365 1366
	if (WARN_ON(p0 == 0 || p1 == 0 || p2 == 0))
		return 0;

1367 1368 1369
	return dco_freq / (p0 * p1 * p2 * 5);
}

1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394
static int icl_calc_tbt_pll_link(struct drm_i915_private *dev_priv,
				 enum port port)
{
	u32 val = I915_READ(DDI_CLK_SEL(port)) & DDI_CLK_SEL_MASK;

	switch (val) {
	case DDI_CLK_SEL_NONE:
		return 0;
	case DDI_CLK_SEL_TBT_162:
		return 162000;
	case DDI_CLK_SEL_TBT_270:
		return 270000;
	case DDI_CLK_SEL_TBT_540:
		return 540000;
	case DDI_CLK_SEL_TBT_810:
		return 810000;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

static int icl_calc_mg_pll_link(struct drm_i915_private *dev_priv,
				enum port port)
{
1395
	enum tc_port tc_port = intel_port_to_tc(dev_priv, port);
1396 1397 1398 1399 1400 1401
	u32 mg_pll_div0, mg_clktop_hsclkctl;
	u32 m1, m2_int, m2_frac, div1, div2, refclk;
	u64 tmp;

	refclk = dev_priv->cdclk.hw.ref;

1402 1403
	mg_pll_div0 = I915_READ(MG_PLL_DIV0(tc_port));
	mg_clktop_hsclkctl = I915_READ(MG_CLKTOP2_HSCLKCTL(tc_port));
1404

1405
	m1 = I915_READ(MG_PLL_DIV1(tc_port)) & MG_PLL_DIV1_FBPREDIV_MASK;
1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445
	m2_int = mg_pll_div0 & MG_PLL_DIV0_FBDIV_INT_MASK;
	m2_frac = (mg_pll_div0 & MG_PLL_DIV0_FRACNEN_H) ?
		  (mg_pll_div0 & MG_PLL_DIV0_FBDIV_FRAC_MASK) >>
		  MG_PLL_DIV0_FBDIV_FRAC_SHIFT : 0;

	switch (mg_clktop_hsclkctl & MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK) {
	case MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2:
		div1 = 2;
		break;
	case MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3:
		div1 = 3;
		break;
	case MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5:
		div1 = 5;
		break;
	case MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7:
		div1 = 7;
		break;
	default:
		MISSING_CASE(mg_clktop_hsclkctl);
		return 0;
	}

	div2 = (mg_clktop_hsclkctl & MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK) >>
		MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT;
	/* div2 value of 0 is same as 1 means no div */
	if (div2 == 0)
		div2 = 1;

	/*
	 * Adjust the original formula to delay the division by 2^22 in order to
	 * minimize possible rounding errors.
	 */
	tmp = (u64)m1 * m2_int * refclk +
	      (((u64)m1 * m2_frac * refclk) >> 22);
	tmp = div_u64(tmp, 5 * div1 * div2);

	return tmp;
}

1446 1447 1448 1449 1450 1451 1452
static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
{
	int dotclock;

	if (pipe_config->has_pch_encoder)
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->fdi_m_n);
1453
	else if (intel_crtc_has_dp_encoder(pipe_config))
1454 1455 1456 1457 1458 1459 1460
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->dp_m_n);
	else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp == 36)
		dotclock = pipe_config->port_clock * 2 / 3;
	else
		dotclock = pipe_config->port_clock;

1461
	if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
1462 1463
		dotclock *= 2;

1464 1465 1466 1467 1468
	if (pipe_config->pixel_multiplier)
		dotclock /= pipe_config->pixel_multiplier;

	pipe_config->base.adjusted_mode.crtc_clock = dotclock;
}
1469

1470 1471 1472 1473 1474 1475
static void icl_ddi_clock_get(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	int link_clock = 0;
1476
	u32 pll_id;
1477 1478

	pll_id = intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll);
1479
	if (intel_port_is_combophy(dev_priv, port)) {
1480 1481 1482 1483 1484 1485
		if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_HDMI))
			link_clock = cnl_calc_wrpll_link(dev_priv, pll_id);
		else
			link_clock = icl_calc_dp_combo_pll_link(dev_priv,
								pll_id);
	} else {
1486 1487 1488 1489
		if (pll_id == DPLL_ID_ICL_TBTPLL)
			link_clock = icl_calc_tbt_pll_link(dev_priv, port);
		else
			link_clock = icl_calc_mg_pll_link(dev_priv, port);
1490 1491 1492 1493 1494 1495
	}

	pipe_config->port_clock = link_clock;
	ddi_dotclock_get(pipe_config);
}

1496 1497 1498 1499 1500
static void cnl_ddi_clock_get(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int link_clock = 0;
1501
	u32 cfgcr0;
1502
	enum intel_dpll_id pll_id;
1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549

	pll_id = intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll);

	cfgcr0 = I915_READ(CNL_DPLL_CFGCR0(pll_id));

	if (cfgcr0 & DPLL_CFGCR0_HDMI_MODE) {
		link_clock = cnl_calc_wrpll_link(dev_priv, pll_id);
	} else {
		link_clock = cfgcr0 & DPLL_CFGCR0_LINK_RATE_MASK;

		switch (link_clock) {
		case DPLL_CFGCR0_LINK_RATE_810:
			link_clock = 81000;
			break;
		case DPLL_CFGCR0_LINK_RATE_1080:
			link_clock = 108000;
			break;
		case DPLL_CFGCR0_LINK_RATE_1350:
			link_clock = 135000;
			break;
		case DPLL_CFGCR0_LINK_RATE_1620:
			link_clock = 162000;
			break;
		case DPLL_CFGCR0_LINK_RATE_2160:
			link_clock = 216000;
			break;
		case DPLL_CFGCR0_LINK_RATE_2700:
			link_clock = 270000;
			break;
		case DPLL_CFGCR0_LINK_RATE_3240:
			link_clock = 324000;
			break;
		case DPLL_CFGCR0_LINK_RATE_4050:
			link_clock = 405000;
			break;
		default:
			WARN(1, "Unsupported link rate\n");
			break;
		}
		link_clock *= 2;
	}

	pipe_config->port_clock = link_clock;

	ddi_dotclock_get(pipe_config);
}

1550
static void skl_ddi_clock_get(struct intel_encoder *encoder,
1551
				struct intel_crtc_state *pipe_config)
1552
{
1553
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1554
	int link_clock = 0;
1555
	u32 dpll_ctl1;
1556
	enum intel_dpll_id pll_id;
1557

1558
	pll_id = intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll);
1559 1560 1561

	dpll_ctl1 = I915_READ(DPLL_CTRL1);

1562 1563
	if (dpll_ctl1 & DPLL_CTRL1_HDMI_MODE(pll_id)) {
		link_clock = skl_calc_wrpll_link(dev_priv, pll_id);
1564
	} else {
1565 1566
		link_clock = dpll_ctl1 & DPLL_CTRL1_LINK_RATE_MASK(pll_id);
		link_clock >>= DPLL_CTRL1_LINK_RATE_SHIFT(pll_id);
1567 1568

		switch (link_clock) {
1569
		case DPLL_CTRL1_LINK_RATE_810:
1570 1571
			link_clock = 81000;
			break;
1572
		case DPLL_CTRL1_LINK_RATE_1080:
1573 1574
			link_clock = 108000;
			break;
1575
		case DPLL_CTRL1_LINK_RATE_1350:
1576 1577
			link_clock = 135000;
			break;
1578
		case DPLL_CTRL1_LINK_RATE_1620:
1579 1580
			link_clock = 162000;
			break;
1581
		case DPLL_CTRL1_LINK_RATE_2160:
1582 1583
			link_clock = 216000;
			break;
1584
		case DPLL_CTRL1_LINK_RATE_2700:
1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595
			link_clock = 270000;
			break;
		default:
			WARN(1, "Unsupported link rate\n");
			break;
		}
		link_clock *= 2;
	}

	pipe_config->port_clock = link_clock;

1596
	ddi_dotclock_get(pipe_config);
1597 1598
}

1599
static void hsw_ddi_clock_get(struct intel_encoder *encoder,
1600
			      struct intel_crtc_state *pipe_config)
1601
{
1602
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1603 1604 1605
	int link_clock = 0;
	u32 val, pll;

1606
	val = hsw_pll_to_ddi_pll_sel(pipe_config->shared_dpll);
1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617
	switch (val & PORT_CLK_SEL_MASK) {
	case PORT_CLK_SEL_LCPLL_810:
		link_clock = 81000;
		break;
	case PORT_CLK_SEL_LCPLL_1350:
		link_clock = 135000;
		break;
	case PORT_CLK_SEL_LCPLL_2700:
		link_clock = 270000;
		break;
	case PORT_CLK_SEL_WRPLL1:
1618
		link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(0));
1619 1620
		break;
	case PORT_CLK_SEL_WRPLL2:
1621
		link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(1));
1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
		break;
	case PORT_CLK_SEL_SPLL:
		pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK;
		if (pll == SPLL_PLL_FREQ_810MHz)
			link_clock = 81000;
		else if (pll == SPLL_PLL_FREQ_1350MHz)
			link_clock = 135000;
		else if (pll == SPLL_PLL_FREQ_2700MHz)
			link_clock = 270000;
		else {
			WARN(1, "bad spll freq\n");
			return;
		}
		break;
	default:
		WARN(1, "bad port clock sel\n");
		return;
	}

	pipe_config->port_clock = link_clock * 2;

1643
	ddi_dotclock_get(pipe_config);
1644 1645
}

1646
static int bxt_calc_pll_link(struct intel_crtc_state *crtc_state)
1647
{
1648
	struct intel_dpll_hw_state *state;
1649
	struct dpll clock;
1650 1651

	/* For DDI ports we always use a shared PLL. */
1652
	if (WARN_ON(!crtc_state->shared_dpll))
1653 1654
		return 0;

1655
	state = &crtc_state->dpll_hw_state;
1656 1657 1658 1659 1660 1661 1662 1663 1664 1665

	clock.m1 = 2;
	clock.m2 = (state->pll0 & PORT_PLL_M2_MASK) << 22;
	if (state->pll3 & PORT_PLL_M2_FRAC_ENABLE)
		clock.m2 |= state->pll2 & PORT_PLL_M2_FRAC_MASK;
	clock.n = (state->pll1 & PORT_PLL_N_MASK) >> PORT_PLL_N_SHIFT;
	clock.p1 = (state->ebb0 & PORT_PLL_P1_MASK) >> PORT_PLL_P1_SHIFT;
	clock.p2 = (state->ebb0 & PORT_PLL_P2_MASK) >> PORT_PLL_P2_SHIFT;

	return chv_calc_dpll_params(100000, &clock);
1666 1667 1668
}

static void bxt_ddi_clock_get(struct intel_encoder *encoder,
1669
			      struct intel_crtc_state *pipe_config)
1670
{
1671
	pipe_config->port_clock = bxt_calc_pll_link(pipe_config);
1672

1673
	ddi_dotclock_get(pipe_config);
1674 1675
}

1676 1677
static void intel_ddi_clock_get(struct intel_encoder *encoder,
				struct intel_crtc_state *pipe_config)
1678
{
1679
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1680

1681 1682
	if (IS_ICELAKE(dev_priv))
		icl_ddi_clock_get(encoder, pipe_config);
1683 1684
	else if (IS_CANNONLAKE(dev_priv))
		cnl_ddi_clock_get(encoder, pipe_config);
1685 1686 1687 1688 1689 1690
	else if (IS_GEN9_LP(dev_priv))
		bxt_ddi_clock_get(encoder, pipe_config);
	else if (IS_GEN9_BC(dev_priv))
		skl_ddi_clock_get(encoder, pipe_config);
	else if (INTEL_GEN(dev_priv) <= 8)
		hsw_ddi_clock_get(encoder, pipe_config);
1691 1692
}

1693
void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state)
1694
{
1695
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1696
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1697
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1698
	u32 temp;
1699

1700 1701
	if (!intel_crtc_has_dp_encoder(crtc_state))
		return;
J
Jani Nikula 已提交
1702

1703 1704 1705
	WARN_ON(transcoder_is_dsi(cpu_transcoder));

	temp = TRANS_MSA_SYNC_CLK;
1706 1707 1708 1709

	if (crtc_state->limited_color_range)
		temp |= TRANS_MSA_CEA_RANGE;

1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725
	switch (crtc_state->pipe_bpp) {
	case 18:
		temp |= TRANS_MSA_6_BPC;
		break;
	case 24:
		temp |= TRANS_MSA_8_BPC;
		break;
	case 30:
		temp |= TRANS_MSA_10_BPC;
		break;
	case 36:
		temp |= TRANS_MSA_12_BPC;
		break;
	default:
		MISSING_CASE(crtc_state->pipe_bpp);
		break;
1726
	}
1727

1728 1729 1730 1731 1732 1733 1734
	/*
	 * As per DP 1.2 spec section 2.3.4.3 while sending
	 * YCBCR 444 signals we should program MSA MISC1/0 fields with
	 * colorspace information. The output colorspace encoding is BT601.
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444)
		temp |= TRANS_MSA_SAMPLING_444 | TRANS_MSA_CLRSP_YCBCR;
1735
	I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
1736 1737
}

1738 1739
void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
				    bool state)
1740
{
1741
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1742
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1743
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1744
	u32 temp;
1745

1746 1747 1748 1749 1750 1751 1752 1753
	temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
	if (state == true)
		temp |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
	else
		temp &= ~TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
	I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
}

1754
void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state)
1755
{
1756
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1757
	struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
1758 1759
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
1760
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1761
	enum port port = encoder->port;
1762
	u32 temp;
1763

1764 1765
	/* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
	temp = TRANS_DDI_FUNC_ENABLE;
1766
	temp |= TRANS_DDI_SELECT_PORT(port);
1767

1768
	switch (crtc_state->pipe_bpp) {
1769
	case 18:
1770
		temp |= TRANS_DDI_BPC_6;
1771 1772
		break;
	case 24:
1773
		temp |= TRANS_DDI_BPC_8;
1774 1775
		break;
	case 30:
1776
		temp |= TRANS_DDI_BPC_10;
1777 1778
		break;
	case 36:
1779
		temp |= TRANS_DDI_BPC_12;
1780 1781
		break;
	default:
1782
		BUG();
1783
	}
1784

1785
	if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
1786
		temp |= TRANS_DDI_PVSYNC;
1787
	if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
1788
		temp |= TRANS_DDI_PHSYNC;
1789

1790 1791 1792
	if (cpu_transcoder == TRANSCODER_EDP) {
		switch (pipe) {
		case PIPE_A:
1793 1794 1795 1796
			/* On Haswell, can only use the always-on power well for
			 * eDP when not using the panel fitter, and when not
			 * using motion blur mitigation (which we don't
			 * support). */
1797
			if (IS_HASWELL(dev_priv) &&
1798 1799
			    (crtc_state->pch_pfit.enabled ||
			     crtc_state->pch_pfit.force_thru))
1800 1801 1802
				temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
			else
				temp |= TRANS_DDI_EDP_INPUT_A_ON;
1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815
			break;
		case PIPE_B:
			temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
			break;
		case PIPE_C:
			temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
			break;
		default:
			BUG();
			break;
		}
	}

1816
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
1817
		if (crtc_state->has_hdmi_sink)
1818
			temp |= TRANS_DDI_MODE_SELECT_HDMI;
1819
		else
1820
			temp |= TRANS_DDI_MODE_SELECT_DVI;
S
Shashank Sharma 已提交
1821 1822

		if (crtc_state->hdmi_scrambling)
1823
			temp |= TRANS_DDI_HDMI_SCRAMBLING;
S
Shashank Sharma 已提交
1824 1825
		if (crtc_state->hdmi_high_tmds_clock_ratio)
			temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
1826
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
1827
		temp |= TRANS_DDI_MODE_SELECT_FDI;
1828
		temp |= (crtc_state->fdi_lanes - 1) << 1;
1829
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
1830
		temp |= TRANS_DDI_MODE_SELECT_DP_MST;
1831
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1832
	} else {
1833 1834
		temp |= TRANS_DDI_MODE_SELECT_DP_SST;
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1835 1836
	}

1837
	I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
1838
}
1839

1840
void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state)
1841
{
1842 1843 1844
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1845
	i915_reg_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
1846
	u32 val = I915_READ(reg);
1847

1848
	val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK | TRANS_DDI_DP_VC_PAYLOAD_ALLOC);
1849
	val |= TRANS_DDI_PORT_NONE;
1850
	I915_WRITE(reg, val);
1851 1852 1853 1854 1855 1856 1857

	if (dev_priv->quirks & QUIRK_INCREASE_DDI_DISABLED_TIME &&
	    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
		DRM_DEBUG_KMS("Quirk Increase DDI disabled time\n");
		/* Quirk time at 100ms for reliable operation */
		msleep(100);
	}
1858 1859
}

S
Sean Paul 已提交
1860 1861 1862 1863 1864
int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
				     bool enable)
{
	struct drm_device *dev = intel_encoder->base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
1865
	intel_wakeref_t wakeref;
S
Sean Paul 已提交
1866 1867
	enum pipe pipe = 0;
	int ret = 0;
1868
	u32 tmp;
S
Sean Paul 已提交
1869

1870 1871 1872
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     intel_encoder->power_domain);
	if (WARN_ON(!wakeref))
S
Sean Paul 已提交
1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886
		return -ENXIO;

	if (WARN_ON(!intel_encoder->get_hw_state(intel_encoder, &pipe))) {
		ret = -EIO;
		goto out;
	}

	tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe));
	if (enable)
		tmp |= TRANS_DDI_HDCP_SIGNALLING;
	else
		tmp &= ~TRANS_DDI_HDCP_SIGNALLING;
	I915_WRITE(TRANS_DDI_FUNC_CTL(pipe), tmp);
out:
1887
	intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
S
Sean Paul 已提交
1888 1889 1890
	return ret;
}

1891 1892 1893
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
{
	struct drm_device *dev = intel_connector->base.dev;
1894
	struct drm_i915_private *dev_priv = to_i915(dev);
1895
	struct intel_encoder *encoder = intel_connector->encoder;
1896
	int type = intel_connector->base.connector_type;
1897
	enum port port = encoder->port;
1898
	enum transcoder cpu_transcoder;
1899 1900
	intel_wakeref_t wakeref;
	enum pipe pipe = 0;
1901
	u32 tmp;
1902
	bool ret;
1903

1904 1905 1906
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
1907 1908
		return false;

1909
	if (!encoder->get_hw_state(encoder, &pipe)) {
1910 1911 1912
		ret = false;
		goto out;
	}
1913 1914 1915 1916

	if (port == PORT_A)
		cpu_transcoder = TRANSCODER_EDP;
	else
D
Daniel Vetter 已提交
1917
		cpu_transcoder = (enum transcoder) pipe;
1918 1919 1920 1921 1922 1923

	tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));

	switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
	case TRANS_DDI_MODE_SELECT_DVI:
1924 1925
		ret = type == DRM_MODE_CONNECTOR_HDMIA;
		break;
1926 1927

	case TRANS_DDI_MODE_SELECT_DP_SST:
1928 1929 1930 1931
		ret = type == DRM_MODE_CONNECTOR_eDP ||
		      type == DRM_MODE_CONNECTOR_DisplayPort;
		break;

1932 1933 1934
	case TRANS_DDI_MODE_SELECT_DP_MST:
		/* if the transcoder is in MST state then
		 * connector isn't connected */
1935 1936
		ret = false;
		break;
1937 1938

	case TRANS_DDI_MODE_SELECT_FDI:
1939 1940
		ret = type == DRM_MODE_CONNECTOR_VGA;
		break;
1941 1942

	default:
1943 1944
		ret = false;
		break;
1945
	}
1946 1947

out:
1948
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
1949 1950

	return ret;
1951 1952
}

1953 1954
static void intel_ddi_get_encoder_pipes(struct intel_encoder *encoder,
					u8 *pipe_mask, bool *is_dp_mst)
1955 1956
{
	struct drm_device *dev = encoder->base.dev;
1957
	struct drm_i915_private *dev_priv = to_i915(dev);
1958
	enum port port = encoder->port;
1959
	intel_wakeref_t wakeref;
1960
	enum pipe p;
1961
	u32 tmp;
1962 1963 1964 1965
	u8 mst_pipe_mask;

	*pipe_mask = 0;
	*is_dp_mst = false;
1966

1967 1968 1969
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
1970
		return;
1971

1972
	tmp = I915_READ(DDI_BUF_CTL(port));
1973
	if (!(tmp & DDI_BUF_CTL_ENABLE))
1974
		goto out;
1975

1976 1977
	if (port == PORT_A) {
		tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
1978

1979
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
1980 1981 1982
		default:
			MISSING_CASE(tmp & TRANS_DDI_EDP_INPUT_MASK);
			/* fallthrough */
1983 1984
		case TRANS_DDI_EDP_INPUT_A_ON:
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
1985
			*pipe_mask = BIT(PIPE_A);
1986 1987
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
1988
			*pipe_mask = BIT(PIPE_B);
1989 1990
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
1991
			*pipe_mask = BIT(PIPE_C);
1992 1993 1994
			break;
		}

1995 1996
		goto out;
	}
1997

1998
	mst_pipe_mask = 0;
1999
	for_each_pipe(dev_priv, p) {
2000
		enum transcoder cpu_transcoder = (enum transcoder)p;
2001 2002

		tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
2003

2004 2005
		if ((tmp & TRANS_DDI_PORT_MASK) != TRANS_DDI_SELECT_PORT(port))
			continue;
2006

2007 2008 2009
		if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
		    TRANS_DDI_MODE_SELECT_DP_MST)
			mst_pipe_mask |= BIT(p);
2010

2011
		*pipe_mask |= BIT(p);
2012 2013
	}

2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028
	if (!*pipe_mask)
		DRM_DEBUG_KMS("No pipe for ddi port %c found\n",
			      port_name(port));

	if (!mst_pipe_mask && hweight8(*pipe_mask) > 1) {
		DRM_DEBUG_KMS("Multiple pipes for non DP-MST port %c (pipe_mask %02x)\n",
			      port_name(port), *pipe_mask);
		*pipe_mask = BIT(ffs(*pipe_mask) - 1);
	}

	if (mst_pipe_mask && mst_pipe_mask != *pipe_mask)
		DRM_DEBUG_KMS("Conflicting MST and non-MST encoders for port %c (pipe_mask %02x mst_pipe_mask %02x)\n",
			      port_name(port), *pipe_mask, mst_pipe_mask);
	else
		*is_dp_mst = mst_pipe_mask;
2029

2030
out:
2031
	if (*pipe_mask && IS_GEN9_LP(dev_priv)) {
2032
		tmp = I915_READ(BXT_PHY_CTL(port));
2033 2034
		if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
			    BXT_PHY_LANE_POWERDOWN_ACK |
2035 2036 2037 2038 2039
			    BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
			DRM_ERROR("Port %c enabled but PHY powered down? "
				  "(PHY_CTL %08x)\n", port_name(port), tmp);
	}

2040
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
2041
}
2042

2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056
bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
			    enum pipe *pipe)
{
	u8 pipe_mask;
	bool is_mst;

	intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);

	if (is_mst || !pipe_mask)
		return false;

	*pipe = ffs(pipe_mask) - 1;

	return true;
2057 2058
}

2059
static inline enum intel_display_power_domain
I
Imre Deak 已提交
2060
intel_ddi_main_link_aux_domain(struct intel_digital_port *dig_port)
2061
{
2062
	/* CNL+ HW requires corresponding AUX IOs to be powered up for PSR with
2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073
	 * DC states enabled at the same time, while for driver initiated AUX
	 * transfers we need the same AUX IOs to be powered but with DC states
	 * disabled. Accordingly use the AUX power domain here which leaves DC
	 * states enabled.
	 * However, for non-A AUX ports the corresponding non-EDP transcoders
	 * would have already enabled power well 2 and DC_OFF. This means we can
	 * acquire a wider POWER_DOMAIN_AUX_{B,C,D,F} reference instead of a
	 * specific AUX_IO reference without powering up any extra wells.
	 * Note that PSR is enabled only on Port A even though this function
	 * returns the correct domain for other ports too.
	 */
2074
	return dig_port->aux_ch == AUX_CH_A ? POWER_DOMAIN_AUX_IO_A :
2075
					      intel_aux_power_domain(dig_port);
2076 2077 2078 2079
}

static u64 intel_ddi_get_power_domains(struct intel_encoder *encoder,
				       struct intel_crtc_state *crtc_state)
2080
{
2081
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2082
	struct intel_digital_port *dig_port;
2083
	u64 domains;
2084

2085 2086
	/*
	 * TODO: Add support for MST encoders. Atm, the following should never
2087 2088
	 * happen since fake-MST encoders don't set their get_power_domains()
	 * hook.
2089 2090
	 */
	if (WARN_ON(intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)))
2091 2092 2093 2094
		return 0;

	dig_port = enc_to_dig_port(&encoder->base);
	domains = BIT_ULL(dig_port->ddi_io_power_domain);
2095

2096 2097 2098 2099 2100 2101
	/*
	 * AUX power is only needed for (e)DP mode, and for HDMI mode on TC
	 * ports.
	 */
	if (intel_crtc_has_dp_encoder(crtc_state) ||
	    intel_port_is_tc(dev_priv, encoder->port))
I
Imre Deak 已提交
2102
		domains |= BIT_ULL(intel_ddi_main_link_aux_domain(dig_port));
2103

2104 2105 2106 2107 2108 2109
	/*
	 * VDSC power is needed when DSC is enabled
	 */
	if (crtc_state->dsc_params.compression_enable)
		domains |= BIT_ULL(intel_dsc_power_domain(crtc_state));

2110
	return domains;
2111 2112
}

2113
void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state)
2114
{
2115
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2116
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2117
	struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
2118
	enum port port = encoder->port;
2119
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
2120

2121 2122 2123
	if (cpu_transcoder != TRANSCODER_EDP)
		I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
			   TRANS_CLK_SEL_PORT(port));
2124 2125
}

2126
void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
2127
{
2128 2129
	struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
2130

2131 2132 2133
	if (cpu_transcoder != TRANSCODER_EDP)
		I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
			   TRANS_CLK_SEL_DISABLED);
2134 2135
}

2136
static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
2137
				enum port port, u8 iboost)
2138
{
2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149
	u32 tmp;

	tmp = I915_READ(DISPIO_CR_TX_BMU_CR0);
	tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
	if (iboost)
		tmp |= iboost << BALANCE_LEG_SHIFT(port);
	else
		tmp |= BALANCE_LEG_DISABLE(port);
	I915_WRITE(DISPIO_CR_TX_BMU_CR0, tmp);
}

2150 2151
static void skl_ddi_set_iboost(struct intel_encoder *encoder,
			       int level, enum intel_output_type type)
2152 2153
{
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(&encoder->base);
2154 2155
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
2156
	u8 iboost;
2157

2158 2159 2160 2161
	if (type == INTEL_OUTPUT_HDMI)
		iboost = dev_priv->vbt.ddi_port_info[port].hdmi_boost_level;
	else
		iboost = dev_priv->vbt.ddi_port_info[port].dp_boost_level;
2162

2163 2164 2165 2166 2167 2168 2169
	if (iboost == 0) {
		const struct ddi_buf_trans *ddi_translations;
		int n_entries;

		if (type == INTEL_OUTPUT_HDMI)
			ddi_translations = intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		else if (type == INTEL_OUTPUT_EDP)
2170
			ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv, port, &n_entries);
2171
		else
2172
			ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv, port, &n_entries);
2173

2174 2175 2176 2177 2178
		if (WARN_ON_ONCE(!ddi_translations))
			return;
		if (WARN_ON_ONCE(level >= n_entries))
			level = n_entries - 1;

2179
		iboost = ddi_translations[level].i_boost;
2180 2181 2182 2183 2184 2185 2186 2187
	}

	/* Make sure that the requested I_boost is valid */
	if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
		DRM_ERROR("Invalid I_boost value %u\n", iboost);
		return;
	}

2188
	_skl_ddi_set_iboost(dev_priv, port, iboost);
2189

2190 2191
	if (port == PORT_A && intel_dig_port->max_lanes == 4)
		_skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
2192 2193
}

2194 2195
static void bxt_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int level, enum intel_output_type type)
2196
{
2197
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2198
	const struct bxt_ddi_buf_trans *ddi_translations;
2199
	enum port port = encoder->port;
2200
	int n_entries;
2201 2202 2203 2204 2205 2206 2207

	if (type == INTEL_OUTPUT_HDMI)
		ddi_translations = bxt_get_buf_trans_hdmi(dev_priv, &n_entries);
	else if (type == INTEL_OUTPUT_EDP)
		ddi_translations = bxt_get_buf_trans_edp(dev_priv, &n_entries);
	else
		ddi_translations = bxt_get_buf_trans_dp(dev_priv, &n_entries);
2208

2209 2210 2211 2212 2213
	if (WARN_ON_ONCE(!ddi_translations))
		return;
	if (WARN_ON_ONCE(level >= n_entries))
		level = n_entries - 1;

2214 2215 2216 2217 2218
	bxt_ddi_phy_set_signal_level(dev_priv, port,
				     ddi_translations[level].margin,
				     ddi_translations[level].scale,
				     ddi_translations[level].enable,
				     ddi_translations[level].deemphasis);
2219 2220
}

2221 2222 2223
u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2224
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2225
	enum port port = encoder->port;
2226 2227
	int n_entries;

2228
	if (IS_ICELAKE(dev_priv)) {
2229
		if (intel_port_is_combophy(dev_priv, port))
2230
			icl_get_combo_buf_trans(dev_priv, port, encoder->type,
2231
						intel_dp->link_rate, &n_entries);
2232 2233 2234
		else
			n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations);
	} else if (IS_CANNONLAKE(dev_priv)) {
R
Rodrigo Vivi 已提交
2235 2236 2237 2238
		if (encoder->type == INTEL_OUTPUT_EDP)
			cnl_get_buf_trans_edp(dev_priv, &n_entries);
		else
			cnl_get_buf_trans_dp(dev_priv, &n_entries);
2239 2240 2241 2242 2243
	} else if (IS_GEN9_LP(dev_priv)) {
		if (encoder->type == INTEL_OUTPUT_EDP)
			bxt_get_buf_trans_edp(dev_priv, &n_entries);
		else
			bxt_get_buf_trans_dp(dev_priv, &n_entries);
R
Rodrigo Vivi 已提交
2244 2245
	} else {
		if (encoder->type == INTEL_OUTPUT_EDP)
2246
			intel_ddi_get_buf_trans_edp(dev_priv, port, &n_entries);
R
Rodrigo Vivi 已提交
2247
		else
2248
			intel_ddi_get_buf_trans_dp(dev_priv, port, &n_entries);
R
Rodrigo Vivi 已提交
2249
	}
2250 2251 2252 2253 2254 2255 2256 2257 2258 2259

	if (WARN_ON(n_entries < 1))
		n_entries = 1;
	if (WARN_ON(n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
		n_entries = ARRAY_SIZE(index_to_dp_signal_levels);

	return index_to_dp_signal_levels[n_entries - 1] &
		DP_TRAIN_VOLTAGE_SWING_MASK;
}

2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279
/*
 * We assume that the full set of pre-emphasis values can be
 * used on all DDI platforms. Should that change we need to
 * rethink this code.
 */
u8 intel_ddi_dp_pre_emphasis_max(struct intel_encoder *encoder, u8 voltage_swing)
{
	switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
		return DP_TRAIN_PRE_EMPH_LEVEL_3;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		return DP_TRAIN_PRE_EMPH_LEVEL_2;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
		return DP_TRAIN_PRE_EMPH_LEVEL_1;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
	default:
		return DP_TRAIN_PRE_EMPH_LEVEL_0;
	}
}

2280 2281
static void cnl_ddi_vswing_program(struct intel_encoder *encoder,
				   int level, enum intel_output_type type)
2282
{
2283 2284
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	const struct cnl_ddi_buf_trans *ddi_translations;
2285
	enum port port = encoder->port;
2286 2287
	int n_entries, ln;
	u32 val;
2288

2289
	if (type == INTEL_OUTPUT_HDMI)
2290
		ddi_translations = cnl_get_buf_trans_hdmi(dev_priv, &n_entries);
2291
	else if (type == INTEL_OUTPUT_EDP)
2292
		ddi_translations = cnl_get_buf_trans_edp(dev_priv, &n_entries);
2293 2294
	else
		ddi_translations = cnl_get_buf_trans_dp(dev_priv, &n_entries);
2295

2296
	if (WARN_ON_ONCE(!ddi_translations))
2297
		return;
2298
	if (WARN_ON_ONCE(level >= n_entries))
2299 2300 2301 2302
		level = n_entries - 1;

	/* Set PORT_TX_DW5 Scaling Mode Sel to 010b. */
	val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
2303
	val &= ~SCALING_MODE_SEL_MASK;
2304 2305 2306 2307 2308
	val |= SCALING_MODE_SEL(2);
	I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);

	/* Program PORT_TX_DW2 */
	val = I915_READ(CNL_PORT_TX_DW2_LN0(port));
2309 2310
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
2311 2312 2313 2314 2315 2316
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
	/* Rcomp scalar is fixed as 0x98 for every table entry */
	val |= RCOMP_SCALAR(0x98);
	I915_WRITE(CNL_PORT_TX_DW2_GRP(port), val);

2317
	/* Program PORT_TX_DW4 */
2318 2319
	/* We cannot write to GRP. It would overrite individual loadgen */
	for (ln = 0; ln < 4; ln++) {
2320
		val = I915_READ(CNL_PORT_TX_DW4_LN(ln, port));
2321 2322
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
2323 2324 2325
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
2326
		I915_WRITE(CNL_PORT_TX_DW4_LN(ln, port), val);
2327 2328
	}

2329
	/* Program PORT_TX_DW5 */
2330 2331
	/* All DW5 values are fixed for every table entry */
	val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
2332
	val &= ~RTERM_SELECT_MASK;
2333 2334 2335 2336
	val |= RTERM_SELECT(6);
	val |= TAP3_DISABLE;
	I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);

2337
	/* Program PORT_TX_DW7 */
2338
	val = I915_READ(CNL_PORT_TX_DW7_LN0(port));
2339
	val &= ~N_SCALAR_MASK;
2340 2341 2342 2343
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
	I915_WRITE(CNL_PORT_TX_DW7_GRP(port), val);
}

2344 2345
static void cnl_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int level, enum intel_output_type type)
2346
{
2347
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2348
	enum port port = encoder->port;
2349
	int width, rate, ln;
2350
	u32 val;
2351

2352
	if (type == INTEL_OUTPUT_HDMI) {
2353
		width = 4;
2354
		rate = 0; /* Rate is always < than 6GHz for HDMI */
2355
	} else {
2356 2357 2358 2359
		struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

		width = intel_dp->lane_count;
		rate = intel_dp->link_rate;
2360
	}
2361 2362 2363 2364 2365 2366 2367

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
	val = I915_READ(CNL_PORT_PCS_DW1_LN0(port));
2368
	if (type != INTEL_OUTPUT_HDMI)
2369 2370 2371 2372 2373 2374 2375
		val |= COMMON_KEEPER_EN;
	else
		val &= ~COMMON_KEEPER_EN;
	I915_WRITE(CNL_PORT_PCS_DW1_GRP(port), val);

	/* 2. Program loadgen select */
	/*
2376 2377 2378 2379
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
2380
	 */
2381
	for (ln = 0; ln <= 3; ln++) {
2382
		val = I915_READ(CNL_PORT_TX_DW4_LN(ln, port));
2383 2384
		val &= ~LOADGEN_SELECT;

2385 2386
		if ((rate <= 600000 && width == 4 && ln >= 1)  ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
2387 2388
			val |= LOADGEN_SELECT;
		}
2389
		I915_WRITE(CNL_PORT_TX_DW4_LN(ln, port), val);
2390
	}
2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
	val = I915_READ(CNL_PORT_CL1CM_DW5);
	val |= SUS_CLOCK_CONFIG;
	I915_WRITE(CNL_PORT_CL1CM_DW5, val);

	/* 4. Clear training enable to change swing values */
	val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
	val &= ~TX_TRAINING_EN;
	I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);

	/* 5. Program swing and de-emphasis */
2403
	cnl_ddi_vswing_program(encoder, level, type);
2404 2405 2406 2407 2408 2409 2410

	/* 6. Set training enable to trigger update */
	val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
	val |= TX_TRAINING_EN;
	I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
}

2411
static void icl_ddi_combo_vswing_program(struct drm_i915_private *dev_priv,
2412 2413
					u32 level, enum port port, int type,
					int rate)
2414
{
2415
	const struct cnl_ddi_buf_trans *ddi_translations = NULL;
2416 2417 2418 2419
	u32 n_entries, val;
	int ln;

	ddi_translations = icl_get_combo_buf_trans(dev_priv, port, type,
2420
						   rate, &n_entries);
2421 2422 2423 2424 2425 2426 2427 2428
	if (!ddi_translations)
		return;

	if (level >= n_entries) {
		DRM_DEBUG_KMS("DDI translation not found for level %d. Using %d instead.", level, n_entries - 1);
		level = n_entries - 1;
	}

2429
	/* Set PORT_TX_DW5 */
2430
	val = I915_READ(ICL_PORT_TX_DW5_LN0(port));
2431 2432 2433
	val &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK |
		  TAP2_DISABLE | TAP3_DISABLE);
	val |= SCALING_MODE_SEL(0x2);
2434
	val |= RTERM_SELECT(0x6);
2435
	val |= TAP3_DISABLE;
2436 2437 2438 2439 2440 2441
	I915_WRITE(ICL_PORT_TX_DW5_GRP(port), val);

	/* Program PORT_TX_DW2 */
	val = I915_READ(ICL_PORT_TX_DW2_LN0(port));
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
2442 2443
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
2444
	/* Program Rcomp scalar for every table entry */
2445
	val |= RCOMP_SCALAR(0x98);
2446 2447 2448 2449 2450
	I915_WRITE(ICL_PORT_TX_DW2_GRP(port), val);

	/* Program PORT_TX_DW4 */
	/* We cannot write to GRP. It would overwrite individual loadgen. */
	for (ln = 0; ln <= 3; ln++) {
2451
		val = I915_READ(ICL_PORT_TX_DW4_LN(ln, port));
2452 2453
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
2454 2455 2456
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
2457
		I915_WRITE(ICL_PORT_TX_DW4_LN(ln, port), val);
2458
	}
2459 2460 2461 2462 2463 2464

	/* Program PORT_TX_DW7 */
	val = I915_READ(ICL_PORT_TX_DW7_LN0(port));
	val &= ~N_SCALAR_MASK;
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
	I915_WRITE(ICL_PORT_TX_DW7_GRP(port), val);
2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507
}

static void icl_combo_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
					      u32 level,
					      enum intel_output_type type)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	int width = 0;
	int rate = 0;
	u32 val;
	int ln = 0;

	if (type == INTEL_OUTPUT_HDMI) {
		width = 4;
		/* Rate is always < than 6GHz for HDMI */
	} else {
		struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

		width = intel_dp->lane_count;
		rate = intel_dp->link_rate;
	}

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
	val = I915_READ(ICL_PORT_PCS_DW1_LN0(port));
	if (type == INTEL_OUTPUT_HDMI)
		val &= ~COMMON_KEEPER_EN;
	else
		val |= COMMON_KEEPER_EN;
	I915_WRITE(ICL_PORT_PCS_DW1_GRP(port), val);

	/* 2. Program loadgen select */
	/*
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
	 */
	for (ln = 0; ln <= 3; ln++) {
2508
		val = I915_READ(ICL_PORT_TX_DW4_LN(ln, port));
2509 2510 2511 2512 2513 2514
		val &= ~LOADGEN_SELECT;

		if ((rate <= 600000 && width == 4 && ln >= 1) ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
			val |= LOADGEN_SELECT;
		}
2515
		I915_WRITE(ICL_PORT_TX_DW4_LN(ln, port), val);
2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528
	}

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
	val = I915_READ(ICL_PORT_CL_DW5(port));
	val |= SUS_CLOCK_CONFIG;
	I915_WRITE(ICL_PORT_CL_DW5(port), val);

	/* 4. Clear training enable to change swing values */
	val = I915_READ(ICL_PORT_TX_DW5_LN0(port));
	val &= ~TX_TRAINING_EN;
	I915_WRITE(ICL_PORT_TX_DW5_GRP(port), val);

	/* 5. Program swing and de-emphasis */
2529
	icl_ddi_combo_vswing_program(dev_priv, level, port, type, rate);
2530 2531 2532 2533 2534 2535 2536

	/* 6. Set training enable to trigger update */
	val = I915_READ(ICL_PORT_TX_DW5_LN0(port));
	val |= TX_TRAINING_EN;
	I915_WRITE(ICL_PORT_TX_DW5_GRP(port), val);
}

2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557
static void icl_mg_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
					   int link_clock,
					   u32 level)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	const struct icl_mg_phy_ddi_buf_trans *ddi_translations;
	u32 n_entries, val;
	int ln;

	n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations);
	ddi_translations = icl_mg_phy_ddi_translations;
	/* The table does not have values for level 3 and level 9. */
	if (level >= n_entries || level == 3 || level == 9) {
		DRM_DEBUG_KMS("DDI translation not found for level %d. Using %d instead.",
			      level, n_entries - 2);
		level = n_entries - 2;
	}

	/* Set MG_TX_LINK_PARAMS cri_use_fs32 to 0. */
	for (ln = 0; ln < 2; ln++) {
2558
		val = I915_READ(MG_TX1_LINK_PARAMS(ln, port));
2559
		val &= ~CRI_USE_FS32;
2560
		I915_WRITE(MG_TX1_LINK_PARAMS(ln, port), val);
2561

2562
		val = I915_READ(MG_TX2_LINK_PARAMS(ln, port));
2563
		val &= ~CRI_USE_FS32;
2564
		I915_WRITE(MG_TX2_LINK_PARAMS(ln, port), val);
2565 2566 2567 2568
	}

	/* Program MG_TX_SWINGCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2569
		val = I915_READ(MG_TX1_SWINGCTRL(ln, port));
2570 2571 2572
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
			ddi_translations[level].cri_txdeemph_override_17_12);
2573
		I915_WRITE(MG_TX1_SWINGCTRL(ln, port), val);
2574

2575
		val = I915_READ(MG_TX2_SWINGCTRL(ln, port));
2576 2577 2578
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
			ddi_translations[level].cri_txdeemph_override_17_12);
2579
		I915_WRITE(MG_TX2_SWINGCTRL(ln, port), val);
2580 2581 2582 2583
	}

	/* Program MG_TX_DRVCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2584
		val = I915_READ(MG_TX1_DRVCTRL(ln, port));
2585 2586 2587 2588 2589 2590 2591
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
			ddi_translations[level].cri_txdeemph_override_5_0) |
			CRI_TXDEEMPH_OVERRIDE_11_6(
				ddi_translations[level].cri_txdeemph_override_11_6) |
			CRI_TXDEEMPH_OVERRIDE_EN;
2592
		I915_WRITE(MG_TX1_DRVCTRL(ln, port), val);
2593

2594
		val = I915_READ(MG_TX2_DRVCTRL(ln, port));
2595 2596 2597 2598 2599 2600 2601
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
			ddi_translations[level].cri_txdeemph_override_5_0) |
			CRI_TXDEEMPH_OVERRIDE_11_6(
				ddi_translations[level].cri_txdeemph_override_11_6) |
			CRI_TXDEEMPH_OVERRIDE_EN;
2602
		I915_WRITE(MG_TX2_DRVCTRL(ln, port), val);
2603 2604 2605 2606 2607 2608 2609 2610 2611 2612

		/* FIXME: Program CRI_LOADGEN_SEL after the spec is updated */
	}

	/*
	 * Program MG_CLKHUB<LN, port being used> with value from frequency table
	 * In case of Legacy mode on MG PHY, both TX1 and TX2 enabled so use the
	 * values from table for which TX1 and TX2 enabled.
	 */
	for (ln = 0; ln < 2; ln++) {
2613
		val = I915_READ(MG_CLKHUB(ln, port));
2614 2615 2616 2617
		if (link_clock < 300000)
			val |= CFG_LOW_RATE_LKREN_EN;
		else
			val &= ~CFG_LOW_RATE_LKREN_EN;
2618
		I915_WRITE(MG_CLKHUB(ln, port), val);
2619 2620 2621 2622
	}

	/* Program the MG_TX_DCC<LN, port being used> based on the link frequency */
	for (ln = 0; ln < 2; ln++) {
2623
		val = I915_READ(MG_TX1_DCC(ln, port));
2624 2625 2626 2627 2628 2629 2630
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
		if (link_clock <= 500000) {
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
2631
		I915_WRITE(MG_TX1_DCC(ln, port), val);
2632

2633
		val = I915_READ(MG_TX2_DCC(ln, port));
2634 2635 2636 2637 2638 2639 2640
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
		if (link_clock <= 500000) {
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
2641
		I915_WRITE(MG_TX2_DCC(ln, port), val);
2642 2643 2644 2645
	}

	/* Program MG_TX_PISO_READLOAD with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2646
		val = I915_READ(MG_TX1_PISO_READLOAD(ln, port));
2647
		val |= CRI_CALCINIT;
2648
		I915_WRITE(MG_TX1_PISO_READLOAD(ln, port), val);
2649

2650
		val = I915_READ(MG_TX2_PISO_READLOAD(ln, port));
2651
		val |= CRI_CALCINIT;
2652
		I915_WRITE(MG_TX2_PISO_READLOAD(ln, port), val);
2653 2654 2655 2656 2657 2658
	}
}

static void icl_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int link_clock,
				    u32 level,
2659 2660
				    enum intel_output_type type)
{
2661
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2662 2663
	enum port port = encoder->port;

2664
	if (intel_port_is_combophy(dev_priv, port))
2665 2666
		icl_combo_phy_ddi_vswing_sequence(encoder, level, type);
	else
2667
		icl_mg_phy_ddi_vswing_sequence(encoder, link_clock, level);
2668 2669
}

2670
static u32 translate_signal_level(int signal_levels)
2671
{
2672
	int i;
2673

2674 2675 2676
	for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
		if (index_to_dp_signal_levels[i] == signal_levels)
			return i;
2677 2678
	}

2679 2680 2681 2682
	WARN(1, "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
	     signal_levels);

	return 0;
2683 2684
}

2685
static u32 intel_ddi_dp_level(struct intel_dp *intel_dp)
2686
{
2687
	u8 train_set = intel_dp->train_set[0];
2688 2689 2690 2691 2692 2693
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);

	return translate_signal_level(signal_levels);
}

2694
u32 bxt_signal_levels(struct intel_dp *intel_dp)
2695 2696
{
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2697
	struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
2698
	struct intel_encoder *encoder = &dport->base;
2699
	int level = intel_ddi_dp_level(intel_dp);
2700

2701
	if (IS_ICELAKE(dev_priv))
2702 2703
		icl_ddi_vswing_sequence(encoder, intel_dp->link_rate,
					level, encoder->type);
2704
	else if (IS_CANNONLAKE(dev_priv))
2705
		cnl_ddi_vswing_sequence(encoder, level, encoder->type);
2706
	else
2707
		bxt_ddi_vswing_sequence(encoder, level, encoder->type);
2708 2709 2710 2711

	return 0;
}

2712
u32 ddi_signal_levels(struct intel_dp *intel_dp)
2713 2714 2715 2716
{
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
	struct intel_encoder *encoder = &dport->base;
2717
	int level = intel_ddi_dp_level(intel_dp);
2718

2719
	if (IS_GEN9_BC(dev_priv))
2720
		skl_ddi_set_iboost(encoder, level, encoder->type);
2721

2722 2723 2724
	return DDI_BUF_TRANS_SELECT(level);
}

2725
static inline
2726 2727
u32 icl_dpclka_cfgcr0_clk_off(struct drm_i915_private *dev_priv,
			      enum port port)
2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739
{
	if (intel_port_is_combophy(dev_priv, port)) {
		return ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(port);
	} else if (intel_port_is_tc(dev_priv, port)) {
		enum tc_port tc_port = intel_port_to_tc(dev_priv, port);

		return ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port);
	}

	return 0;
}

2740 2741
static void icl_map_plls_to_ports(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
2742
{
2743
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2744
	struct intel_shared_dpll *pll = crtc_state->shared_dpll;
2745 2746
	enum port port = encoder->port;
	u32 val;
2747

2748
	mutex_lock(&dev_priv->dpll_lock);
2749

2750 2751
	val = I915_READ(DPCLKA_CFGCR0_ICL);
	WARN_ON((val & icl_dpclka_cfgcr0_clk_off(dev_priv, port)) == 0);
2752

2753 2754 2755
	if (intel_port_is_combophy(dev_priv, port)) {
		val &= ~DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
		val |= DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, port);
2756
		I915_WRITE(DPCLKA_CFGCR0_ICL, val);
2757
		POSTING_READ(DPCLKA_CFGCR0_ICL);
2758
	}
2759 2760 2761 2762 2763

	val &= ~icl_dpclka_cfgcr0_clk_off(dev_priv, port);
	I915_WRITE(DPCLKA_CFGCR0_ICL, val);

	mutex_unlock(&dev_priv->dpll_lock);
2764 2765
}

2766
static void icl_unmap_plls_to_ports(struct intel_encoder *encoder)
2767
{
2768 2769 2770
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	u32 val;
2771

2772
	mutex_lock(&dev_priv->dpll_lock);
2773

2774 2775 2776
	val = I915_READ(DPCLKA_CFGCR0_ICL);
	val |= icl_dpclka_cfgcr0_clk_off(dev_priv, port);
	I915_WRITE(DPCLKA_CFGCR0_ICL, val);
2777

2778
	mutex_unlock(&dev_priv->dpll_lock);
2779 2780
}

2781 2782 2783
void icl_sanitize_encoder_pll_mapping(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2784
	u32 val;
2785 2786 2787
	enum port port;
	u32 port_mask;
	bool ddi_clk_needed;
2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807

	/*
	 * In case of DP MST, we sanitize the primary encoder only, not the
	 * virtual ones.
	 */
	if (encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	if (!encoder->base.crtc && intel_encoder_is_dp(encoder)) {
		u8 pipe_mask;
		bool is_mst;

		intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);
		/*
		 * In the unlikely case that BIOS enables DP in MST mode, just
		 * warn since our MST HW readout is incomplete.
		 */
		if (WARN_ON(is_mst))
			return;
	}
2808

2809 2810
	port_mask = BIT(encoder->port);
	ddi_clk_needed = encoder->base.crtc;
2811

2812 2813
	if (encoder->type == INTEL_OUTPUT_DSI) {
		struct intel_encoder *other_encoder;
2814

2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854
		port_mask = intel_dsi_encoder_ports(encoder);
		/*
		 * Sanity check that we haven't incorrectly registered another
		 * encoder using any of the ports of this DSI encoder.
		 */
		for_each_intel_encoder(&dev_priv->drm, other_encoder) {
			if (other_encoder == encoder)
				continue;

			if (WARN_ON(port_mask & BIT(other_encoder->port)))
				return;
		}
		/*
		 * DSI ports should have their DDI clock ungated when disabled
		 * and gated when enabled.
		 */
		ddi_clk_needed = !encoder->base.crtc;
	}

	val = I915_READ(DPCLKA_CFGCR0_ICL);
	for_each_port_masked(port, port_mask) {
		bool ddi_clk_ungated = !(val &
					 icl_dpclka_cfgcr0_clk_off(dev_priv,
								   port));

		if (ddi_clk_needed == ddi_clk_ungated)
			continue;

		/*
		 * Punt on the case now where clock is gated, but it would
		 * be needed by the port. Something else is really broken then.
		 */
		if (WARN_ON(ddi_clk_needed))
			continue;

		DRM_NOTE("Port %c is disabled/in DSI mode with an ungated DDI clock, gate it\n",
			 port_name(port));
		val |= icl_dpclka_cfgcr0_clk_off(dev_priv, port);
		I915_WRITE(DPCLKA_CFGCR0_ICL, val);
	}
2855 2856
}

2857
static void intel_ddi_clk_select(struct intel_encoder *encoder,
2858
				 const struct intel_crtc_state *crtc_state)
2859
{
2860
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2861
	enum port port = encoder->port;
2862
	u32 val;
2863
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
2864

2865 2866 2867
	if (WARN_ON(!pll))
		return;

2868
	mutex_lock(&dev_priv->dpll_lock);
2869

2870
	if (IS_ICELAKE(dev_priv)) {
2871
		if (!intel_port_is_combophy(dev_priv, port))
2872
			I915_WRITE(DDI_CLK_SEL(port),
2873
				   icl_pll_to_ddi_clk_sel(encoder, crtc_state));
2874
	} else if (IS_CANNONLAKE(dev_priv)) {
R
Rodrigo Vivi 已提交
2875 2876
		/* Configure DPCLKA_CFGCR0 to map the DPLL to the DDI. */
		val = I915_READ(DPCLKA_CFGCR0);
2877
		val &= ~DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
2878
		val |= DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, port);
R
Rodrigo Vivi 已提交
2879
		I915_WRITE(DPCLKA_CFGCR0, val);
2880

R
Rodrigo Vivi 已提交
2881 2882 2883 2884 2885 2886
		/*
		 * Configure DPCLKA_CFGCR0 to turn on the clock for the DDI.
		 * This step and the step before must be done with separate
		 * register writes.
		 */
		val = I915_READ(DPCLKA_CFGCR0);
R
Rodrigo Vivi 已提交
2887
		val &= ~DPCLKA_CFGCR0_DDI_CLK_OFF(port);
R
Rodrigo Vivi 已提交
2888 2889
		I915_WRITE(DPCLKA_CFGCR0, val);
	} else if (IS_GEN9_BC(dev_priv)) {
2890
		/* DDI -> PLL mapping  */
2891 2892 2893
		val = I915_READ(DPLL_CTRL2);

		val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
2894
			 DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
2895
		val |= (DPLL_CTRL2_DDI_CLK_SEL(pll->info->id, port) |
2896 2897 2898
			DPLL_CTRL2_DDI_SEL_OVERRIDE(port));

		I915_WRITE(DPLL_CTRL2, val);
2899

2900
	} else if (INTEL_GEN(dev_priv) < 9) {
2901
		I915_WRITE(PORT_CLK_SEL(port), hsw_pll_to_ddi_pll_sel(pll));
2902
	}
2903 2904

	mutex_unlock(&dev_priv->dpll_lock);
2905 2906
}

2907 2908 2909
static void intel_ddi_clk_disable(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2910
	enum port port = encoder->port;
2911

2912
	if (IS_ICELAKE(dev_priv)) {
2913
		if (!intel_port_is_combophy(dev_priv, port))
2914 2915
			I915_WRITE(DDI_CLK_SEL(port), DDI_CLK_SEL_NONE);
	} else if (IS_CANNONLAKE(dev_priv)) {
2916 2917
		I915_WRITE(DPCLKA_CFGCR0, I915_READ(DPCLKA_CFGCR0) |
			   DPCLKA_CFGCR0_DDI_CLK_OFF(port));
2918
	} else if (IS_GEN9_BC(dev_priv)) {
2919 2920
		I915_WRITE(DPLL_CTRL2, I915_READ(DPLL_CTRL2) |
			   DPLL_CTRL2_DDI_CLK_OFF(port));
2921
	} else if (INTEL_GEN(dev_priv) < 9) {
2922
		I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
2923
	}
2924 2925
}

2926 2927 2928 2929 2930
static void icl_enable_phy_clock_gating(struct intel_digital_port *dig_port)
{
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;
	enum tc_port tc_port = intel_port_to_tc(dev_priv, port);
2931
	i915_reg_t mg_regs[2] = { MG_DP_MODE(0, port), MG_DP_MODE(1, port) };
2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991
	u32 val;
	int i;

	if (tc_port == PORT_TC_NONE)
		return;

	for (i = 0; i < ARRAY_SIZE(mg_regs); i++) {
		val = I915_READ(mg_regs[i]);
		val |= MG_DP_MODE_CFG_TR2PWR_GATING |
		       MG_DP_MODE_CFG_TRPWR_GATING |
		       MG_DP_MODE_CFG_CLNPWR_GATING |
		       MG_DP_MODE_CFG_DIGPWR_GATING |
		       MG_DP_MODE_CFG_GAONPWR_GATING;
		I915_WRITE(mg_regs[i], val);
	}

	val = I915_READ(MG_MISC_SUS0(tc_port));
	val |= MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE(3) |
	       MG_MISC_SUS0_CFG_TR2PWR_GATING |
	       MG_MISC_SUS0_CFG_CL2PWR_GATING |
	       MG_MISC_SUS0_CFG_GAONPWR_GATING |
	       MG_MISC_SUS0_CFG_TRPWR_GATING |
	       MG_MISC_SUS0_CFG_CL1PWR_GATING |
	       MG_MISC_SUS0_CFG_DGPWR_GATING;
	I915_WRITE(MG_MISC_SUS0(tc_port), val);
}

static void icl_disable_phy_clock_gating(struct intel_digital_port *dig_port)
{
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;
	enum tc_port tc_port = intel_port_to_tc(dev_priv, port);
	i915_reg_t mg_regs[2] = { MG_DP_MODE(port, 0), MG_DP_MODE(port, 1) };
	u32 val;
	int i;

	if (tc_port == PORT_TC_NONE)
		return;

	for (i = 0; i < ARRAY_SIZE(mg_regs); i++) {
		val = I915_READ(mg_regs[i]);
		val &= ~(MG_DP_MODE_CFG_TR2PWR_GATING |
			 MG_DP_MODE_CFG_TRPWR_GATING |
			 MG_DP_MODE_CFG_CLNPWR_GATING |
			 MG_DP_MODE_CFG_DIGPWR_GATING |
			 MG_DP_MODE_CFG_GAONPWR_GATING);
		I915_WRITE(mg_regs[i], val);
	}

	val = I915_READ(MG_MISC_SUS0(tc_port));
	val &= ~(MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE_MASK |
		 MG_MISC_SUS0_CFG_TR2PWR_GATING |
		 MG_MISC_SUS0_CFG_CL2PWR_GATING |
		 MG_MISC_SUS0_CFG_GAONPWR_GATING |
		 MG_MISC_SUS0_CFG_TRPWR_GATING |
		 MG_MISC_SUS0_CFG_CL1PWR_GATING |
		 MG_MISC_SUS0_CFG_DGPWR_GATING);
	I915_WRITE(MG_MISC_SUS0(tc_port), val);
}

2992 2993 2994 2995 2996 2997 2998 2999 3000 3001
static void icl_program_mg_dp_mode(struct intel_digital_port *intel_dig_port)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
	enum port port = intel_dig_port->base.port;
	enum tc_port tc_port = intel_port_to_tc(dev_priv, port);
	u32 ln0, ln1, lane_info;

	if (tc_port == PORT_TC_NONE || intel_dig_port->tc_type == TC_PORT_TBT)
		return;

3002 3003
	ln0 = I915_READ(MG_DP_MODE(0, port));
	ln1 = I915_READ(MG_DP_MODE(1, port));
3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052

	switch (intel_dig_port->tc_type) {
	case TC_PORT_TYPEC:
		ln0 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
		ln1 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);

		lane_info = (I915_READ(PORT_TX_DFLEXDPSP) &
			     DP_LANE_ASSIGNMENT_MASK(tc_port)) >>
			    DP_LANE_ASSIGNMENT_SHIFT(tc_port);

		switch (lane_info) {
		case 0x1:
		case 0x4:
			break;
		case 0x2:
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			break;
		case 0x3:
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE |
			       MG_DP_MODE_CFG_DP_X2_MODE;
			break;
		case 0x8:
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
			break;
		case 0xC:
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE |
			       MG_DP_MODE_CFG_DP_X2_MODE;
			break;
		case 0xF:
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE |
			       MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE |
			       MG_DP_MODE_CFG_DP_X2_MODE;
			break;
		default:
			MISSING_CASE(lane_info);
		}
		break;

	case TC_PORT_LEGACY:
		ln0 |= MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE;
		ln1 |= MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE;
		break;

	default:
		MISSING_CASE(intel_dig_port->tc_type);
		return;
	}

3053 3054
	I915_WRITE(MG_DP_MODE(0, port), ln0);
	I915_WRITE(MG_DP_MODE(1, port), ln1);
3055 3056
}

3057 3058 3059 3060 3061 3062 3063 3064 3065 3066
static void intel_dp_sink_set_fec_ready(struct intel_dp *intel_dp,
					const struct intel_crtc_state *crtc_state)
{
	if (!crtc_state->fec_enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_FEC_CONFIGURATION, DP_FEC_READY) <= 0)
		DRM_DEBUG_KMS("Failed to set FEC_READY in the sink\n");
}

3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087
static void intel_ddi_enable_fec(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	u32 val;

	if (!crtc_state->fec_enable)
		return;

	val = I915_READ(DP_TP_CTL(port));
	val |= DP_TP_CTL_FEC_ENABLE;
	I915_WRITE(DP_TP_CTL(port), val);

	if (intel_wait_for_register(dev_priv, DP_TP_STATUS(port),
				    DP_TP_STATUS_FEC_ENABLE_LIVE,
				    DP_TP_STATUS_FEC_ENABLE_LIVE,
				    1))
		DRM_ERROR("Timed out waiting for FEC Enable Status\n");
}

A
Anusha Srivatsa 已提交
3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103
static void intel_ddi_disable_fec_state(struct intel_encoder *encoder,
					const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	u32 val;

	if (!crtc_state->fec_enable)
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_FEC_ENABLE;
	I915_WRITE(DP_TP_CTL(port), val);
	POSTING_READ(DP_TP_CTL(port));
}

3104
static void intel_ddi_pre_enable_dp(struct intel_encoder *encoder,
3105 3106
				    const struct intel_crtc_state *crtc_state,
				    const struct drm_connector_state *conn_state)
3107
{
3108 3109
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3110
	enum port port = encoder->port;
3111
	struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
3112
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
3113
	int level = intel_ddi_dp_level(intel_dp);
3114

3115
	WARN_ON(is_mst && (port == PORT_A || port == PORT_E));
3116

3117 3118
	intel_dp_set_link_params(intel_dp, crtc_state->port_clock,
				 crtc_state->lane_count, is_mst);
3119 3120

	intel_edp_panel_on(intel_dp);
3121

3122
	intel_ddi_clk_select(encoder, crtc_state);
3123 3124 3125

	intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);

3126
	icl_program_mg_dp_mode(dig_port);
3127
	icl_disable_phy_clock_gating(dig_port);
P
Paulo Zanoni 已提交
3128

3129
	if (IS_ICELAKE(dev_priv))
3130 3131
		icl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
					level, encoder->type);
3132
	else if (IS_CANNONLAKE(dev_priv))
3133
		cnl_ddi_vswing_sequence(encoder, level, encoder->type);
3134
	else if (IS_GEN9_LP(dev_priv))
3135
		bxt_ddi_vswing_sequence(encoder, level, encoder->type);
3136
	else
3137
		intel_prepare_dp_ddi_buffers(encoder, crtc_state);
3138

3139
	intel_ddi_init_dp_buf_reg(encoder);
3140 3141
	if (!is_mst)
		intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
3142 3143
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state,
					      true);
3144
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
3145 3146 3147
	intel_dp_start_link_train(intel_dp);
	if (port != PORT_A || INTEL_GEN(dev_priv) >= 9)
		intel_dp_stop_link_train(intel_dp);
3148

3149 3150
	intel_ddi_enable_fec(encoder, crtc_state);

3151 3152
	icl_enable_phy_clock_gating(dig_port);

3153 3154
	if (!is_mst)
		intel_ddi_enable_pipe_clock(crtc_state);
3155 3156

	intel_dsc_enable(encoder, crtc_state);
3157
}
3158

3159
static void intel_ddi_pre_enable_hdmi(struct intel_encoder *encoder,
3160
				      const struct intel_crtc_state *crtc_state,
3161
				      const struct drm_connector_state *conn_state)
3162
{
3163 3164
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(&encoder->base);
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
3165
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3166
	enum port port = encoder->port;
3167
	int level = intel_ddi_hdmi_level(dev_priv, port);
3168
	struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
3169

3170
	intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
3171
	intel_ddi_clk_select(encoder, crtc_state);
3172 3173 3174

	intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);

3175
	icl_program_mg_dp_mode(dig_port);
3176 3177
	icl_disable_phy_clock_gating(dig_port);

3178
	if (IS_ICELAKE(dev_priv))
3179 3180
		icl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
					level, INTEL_OUTPUT_HDMI);
3181
	else if (IS_CANNONLAKE(dev_priv))
3182
		cnl_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI);
3183
	else if (IS_GEN9_LP(dev_priv))
3184
		bxt_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI);
3185
	else
3186
		intel_prepare_hdmi_ddi_buffers(encoder, level);
3187

3188 3189
	icl_enable_phy_clock_gating(dig_port);

3190
	if (IS_GEN9_BC(dev_priv))
3191
		skl_ddi_set_iboost(encoder, level, INTEL_OUTPUT_HDMI);
3192

3193 3194
	intel_ddi_enable_pipe_clock(crtc_state);

3195
	intel_dig_port->set_infoframes(encoder,
3196
				       crtc_state->has_infoframe,
3197
				       crtc_state, conn_state);
3198
}
3199

3200
static void intel_ddi_pre_enable(struct intel_encoder *encoder,
3201
				 const struct intel_crtc_state *crtc_state,
3202
				 const struct drm_connector_state *conn_state)
3203
{
3204 3205 3206
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
3207

3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220
	/*
	 * When called from DP MST code:
	 * - conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - crtc_state will be the state of the first stream to
	 *   be activated on this port, and it may not be the same
	 *   stream that will be deactivated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
	 */

3221
	WARN_ON(crtc_state->has_pch_encoder);
3222

3223 3224 3225
	if (INTEL_GEN(dev_priv) >= 11)
		icl_map_plls_to_ports(encoder, crtc_state);

3226 3227
	intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);

3228
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
3229
		intel_ddi_pre_enable_hdmi(encoder, crtc_state, conn_state);
3230 3231 3232 3233
	} else {
		struct intel_lspcon *lspcon =
				enc_to_intel_lspcon(&encoder->base);

3234
		intel_ddi_pre_enable_dp(encoder, crtc_state, conn_state);
3235 3236 3237 3238 3239 3240 3241 3242 3243
		if (lspcon->active) {
			struct intel_digital_port *dig_port =
					enc_to_dig_port(&encoder->base);

			dig_port->set_infoframes(encoder,
						 crtc_state->has_infoframe,
						 crtc_state, conn_state);
		}
	}
3244 3245
}

A
Anusha Srivatsa 已提交
3246 3247
static void intel_disable_ddi_buf(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
3248 3249
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3250
	enum port port = encoder->port;
3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265
	bool wait = false;
	u32 val;

	val = I915_READ(DDI_BUF_CTL(port));
	if (val & DDI_BUF_CTL_ENABLE) {
		val &= ~DDI_BUF_CTL_ENABLE;
		I915_WRITE(DDI_BUF_CTL(port), val);
		wait = true;
	}

	val = I915_READ(DP_TP_CTL(port));
	val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
	val |= DP_TP_CTL_LINK_TRAIN_PAT1;
	I915_WRITE(DP_TP_CTL(port), val);

A
Anusha Srivatsa 已提交
3266 3267 3268
	/* Disable FEC in DP Sink */
	intel_ddi_disable_fec_state(encoder, crtc_state);

3269 3270 3271 3272
	if (wait)
		intel_wait_ddi_buf_idle(dev_priv, port);
}

3273 3274 3275
static void intel_ddi_post_disable_dp(struct intel_encoder *encoder,
				      const struct intel_crtc_state *old_crtc_state,
				      const struct drm_connector_state *old_conn_state)
3276
{
3277 3278 3279
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
	struct intel_dp *intel_dp = &dig_port->dp;
3280 3281
	bool is_mst = intel_crtc_has_type(old_crtc_state,
					  INTEL_OUTPUT_DP_MST);
3282

3283 3284 3285 3286 3287 3288
	if (!is_mst) {
		intel_ddi_disable_pipe_clock(old_crtc_state);
		/*
		 * Power down sink before disabling the port, otherwise we end
		 * up getting interrupts from the sink on detecting link loss.
		 */
3289
		intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
3290
	}
3291

A
Anusha Srivatsa 已提交
3292
	intel_disable_ddi_buf(encoder, old_crtc_state);
3293

3294 3295
	intel_edp_panel_vdd_on(intel_dp);
	intel_edp_panel_off(intel_dp);
3296

3297 3298
	intel_display_power_put_unchecked(dev_priv,
					  dig_port->ddi_io_power_domain);
3299

3300 3301
	intel_ddi_clk_disable(encoder);
}
3302

3303 3304 3305 3306 3307 3308 3309
static void intel_ddi_post_disable_hdmi(struct intel_encoder *encoder,
					const struct intel_crtc_state *old_crtc_state,
					const struct drm_connector_state *old_conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
3310

3311
	dig_port->set_infoframes(encoder, false,
3312 3313
				 old_crtc_state, old_conn_state);

3314 3315
	intel_ddi_disable_pipe_clock(old_crtc_state);

A
Anusha Srivatsa 已提交
3316
	intel_disable_ddi_buf(encoder, old_crtc_state);
3317

3318 3319
	intel_display_power_put_unchecked(dev_priv,
					  dig_port->ddi_io_power_domain);
3320

3321 3322 3323 3324 3325 3326 3327 3328 3329
	intel_ddi_clk_disable(encoder);

	intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
}

static void intel_ddi_post_disable(struct intel_encoder *encoder,
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
3330 3331
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

3332
	/*
3333 3334 3335 3336 3337 3338 3339 3340 3341 3342
	 * When called from DP MST code:
	 * - old_conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - old_crtc_state will be the state of the last stream to
	 *   be deactivated on this port, and it may not be the same
	 *   stream that was activated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
3343
	 */
3344 3345

	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
3346 3347 3348 3349 3350
		intel_ddi_post_disable_hdmi(encoder,
					    old_crtc_state, old_conn_state);
	else
		intel_ddi_post_disable_dp(encoder,
					  old_crtc_state, old_conn_state);
3351 3352 3353

	if (INTEL_GEN(dev_priv) >= 11)
		icl_unmap_plls_to_ports(encoder);
3354 3355
}

3356
void intel_ddi_fdi_post_disable(struct intel_encoder *encoder,
3357 3358
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
3359
{
3360
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3361
	u32 val;
3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372

	/*
	 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
	 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
	 * step 13 is the correct place for it. Step 18 is where it was
	 * originally before the BUN.
	 */
	val = I915_READ(FDI_RX_CTL(PIPE_A));
	val &= ~FDI_RX_ENABLE;
	I915_WRITE(FDI_RX_CTL(PIPE_A), val);

A
Anusha Srivatsa 已提交
3373
	intel_disable_ddi_buf(encoder, old_crtc_state);
3374
	intel_ddi_clk_disable(encoder);
3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389

	val = I915_READ(FDI_RX_MISC(PIPE_A));
	val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
	val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
	I915_WRITE(FDI_RX_MISC(PIPE_A), val);

	val = I915_READ(FDI_RX_CTL(PIPE_A));
	val &= ~FDI_PCDCLK;
	I915_WRITE(FDI_RX_CTL(PIPE_A), val);

	val = I915_READ(FDI_RX_CTL(PIPE_A));
	val &= ~FDI_RX_PLL_ENABLE;
	I915_WRITE(FDI_RX_CTL(PIPE_A), val);
}

3390 3391 3392
static void intel_enable_ddi_dp(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state,
				const struct drm_connector_state *conn_state)
3393
{
3394 3395
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3396
	enum port port = encoder->port;
3397

3398 3399
	if (port == PORT_A && INTEL_GEN(dev_priv) < 9)
		intel_dp_stop_link_train(intel_dp);
3400

3401 3402 3403
	intel_edp_backlight_on(crtc_state, conn_state);
	intel_psr_enable(intel_dp, crtc_state);
	intel_edp_drrs_enable(intel_dp, crtc_state);
3404

3405 3406 3407 3408
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
}

3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428
static i915_reg_t
gen9_chicken_trans_reg_by_port(struct drm_i915_private *dev_priv,
			       enum port port)
{
	static const i915_reg_t regs[] = {
		[PORT_A] = CHICKEN_TRANS_EDP,
		[PORT_B] = CHICKEN_TRANS_A,
		[PORT_C] = CHICKEN_TRANS_B,
		[PORT_D] = CHICKEN_TRANS_C,
		[PORT_E] = CHICKEN_TRANS_A,
	};

	WARN_ON(INTEL_GEN(dev_priv) < 9);

	if (WARN_ON(port < PORT_A || port > PORT_E))
		port = PORT_A;

	return regs[port];
}

3429 3430 3431 3432 3433 3434
static void intel_enable_ddi_hdmi(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
3435
	struct drm_connector *connector = conn_state->connector;
3436
	enum port port = encoder->port;
3437

3438 3439 3440 3441 3442
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       crtc_state->hdmi_high_tmds_clock_ratio,
					       crtc_state->hdmi_scrambling))
		DRM_ERROR("[CONNECTOR:%d:%s] Failed to configure sink scrambling/TMDS bit clock ratio\n",
			  connector->base.id, connector->name);
3443

3444 3445 3446 3447 3448 3449 3450 3451
	/* Display WA #1143: skl,kbl,cfl */
	if (IS_GEN9_BC(dev_priv)) {
		/*
		 * For some reason these chicken bits have been
		 * stuffed into a transcoder register, event though
		 * the bits affect a specific DDI port rather than
		 * a specific transcoder.
		 */
3452
		i915_reg_t reg = gen9_chicken_trans_reg_by_port(dev_priv, port);
3453 3454
		u32 val;

3455
		val = I915_READ(reg);
3456 3457 3458 3459 3460 3461 3462 3463

		if (port == PORT_E)
			val |= DDIE_TRAINING_OVERRIDE_ENABLE |
				DDIE_TRAINING_OVERRIDE_VALUE;
		else
			val |= DDI_TRAINING_OVERRIDE_ENABLE |
				DDI_TRAINING_OVERRIDE_VALUE;

3464 3465
		I915_WRITE(reg, val);
		POSTING_READ(reg);
3466 3467 3468 3469 3470 3471 3472 3473 3474 3475

		udelay(1);

		if (port == PORT_E)
			val &= ~(DDIE_TRAINING_OVERRIDE_ENABLE |
				 DDIE_TRAINING_OVERRIDE_VALUE);
		else
			val &= ~(DDI_TRAINING_OVERRIDE_ENABLE |
				 DDI_TRAINING_OVERRIDE_VALUE);

3476
		I915_WRITE(reg, val);
3477 3478
	}

3479 3480 3481 3482 3483 3484
	/* In HDMI/DVI mode, the port width, and swing/emphasis values
	 * are ignored so nothing special needs to be done besides
	 * enabling the port.
	 */
	I915_WRITE(DDI_BUF_CTL(port),
		   dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE);
3485

3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
}

static void intel_enable_ddi(struct intel_encoder *encoder,
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		intel_enable_ddi_hdmi(encoder, crtc_state, conn_state);
	else
		intel_enable_ddi_dp(encoder, crtc_state, conn_state);
3498 3499 3500 3501 3502

	/* Enable hdcp if it's desired */
	if (conn_state->content_protection ==
	    DRM_MODE_CONTENT_PROTECTION_DESIRED)
		intel_hdcp_enable(to_intel_connector(conn_state->connector));
3503 3504
}

3505 3506 3507
static void intel_disable_ddi_dp(struct intel_encoder *encoder,
				 const struct intel_crtc_state *old_crtc_state,
				 const struct drm_connector_state *old_conn_state)
3508
{
3509
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3510

3511 3512
	intel_dp->link_trained = false;

3513
	if (old_crtc_state->has_audio)
3514 3515
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
3516

3517 3518 3519
	intel_edp_drrs_disable(intel_dp, old_crtc_state);
	intel_psr_disable(intel_dp, old_crtc_state);
	intel_edp_backlight_off(old_conn_state);
3520 3521 3522
	/* Disable the decompression in DP Sink */
	intel_dp_sink_set_decompression_state(intel_dp, old_crtc_state,
					      false);
3523
}
S
Shashank Sharma 已提交
3524

3525 3526 3527 3528
static void intel_disable_ddi_hdmi(struct intel_encoder *encoder,
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
3529 3530
	struct drm_connector *connector = old_conn_state->connector;

3531
	if (old_crtc_state->has_audio)
3532 3533
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
3534

3535 3536 3537 3538
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       false, false))
		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] Failed to reset sink scrambling/TMDS bit clock ratio\n",
			      connector->base.id, connector->name);
3539 3540 3541 3542 3543 3544
}

static void intel_disable_ddi(struct intel_encoder *encoder,
			      const struct intel_crtc_state *old_crtc_state,
			      const struct drm_connector_state *old_conn_state)
{
3545 3546
	intel_hdcp_disable(to_intel_connector(old_conn_state->connector));

3547 3548 3549 3550
	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
		intel_disable_ddi_hdmi(encoder, old_crtc_state, old_conn_state);
	else
		intel_disable_ddi_dp(encoder, old_crtc_state, old_conn_state);
3551
}
P
Paulo Zanoni 已提交
3552

3553 3554 3555 3556 3557 3558
static void intel_ddi_update_pipe_dp(struct intel_encoder *encoder,
				     const struct intel_crtc_state *crtc_state,
				     const struct drm_connector_state *conn_state)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

3559
	intel_psr_update(intel_dp, crtc_state);
3560
	intel_edp_drrs_enable(intel_dp, crtc_state);
3561 3562

	intel_panel_update_backlight(encoder, crtc_state, conn_state);
3563 3564 3565 3566 3567 3568 3569 3570
}

static void intel_ddi_update_pipe(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		intel_ddi_update_pipe_dp(encoder, crtc_state, conn_state);
3571 3572 3573 3574 3575 3576 3577

	if (conn_state->content_protection ==
	    DRM_MODE_CONTENT_PROTECTION_DESIRED)
		intel_hdcp_enable(to_intel_connector(conn_state->connector));
	else if (conn_state->content_protection ==
		 DRM_MODE_CONTENT_PROTECTION_UNDESIRED)
		intel_hdcp_disable(to_intel_connector(conn_state->connector));
3578 3579
}

3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608
static void intel_ddi_set_fia_lane_count(struct intel_encoder *encoder,
					 const struct intel_crtc_state *pipe_config,
					 enum port port)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, port);
	u32 val = I915_READ(PORT_TX_DFLEXDPMLE1);
	bool lane_reversal = dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

	val &= ~DFLEXDPMLE1_DPMLETC_MASK(tc_port);
	switch (pipe_config->lane_count) {
	case 1:
		val |= (lane_reversal) ? DFLEXDPMLE1_DPMLETC_ML3(tc_port) :
		DFLEXDPMLE1_DPMLETC_ML0(tc_port);
		break;
	case 2:
		val |= (lane_reversal) ? DFLEXDPMLE1_DPMLETC_ML3_2(tc_port) :
		DFLEXDPMLE1_DPMLETC_ML1_0(tc_port);
		break;
	case 4:
		val |= DFLEXDPMLE1_DPMLETC_ML3_0(tc_port);
		break;
	default:
		MISSING_CASE(pipe_config->lane_count);
	}
	I915_WRITE(PORT_TX_DFLEXDPMLE1, val);
}

I
Imre Deak 已提交
3609 3610 3611 3612
static void
intel_ddi_pre_pll_enable(struct intel_encoder *encoder,
			 const struct intel_crtc_state *crtc_state,
			 const struct drm_connector_state *conn_state)
3613
{
I
Imre Deak 已提交
3614
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3615
	struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
I
Imre Deak 已提交
3616 3617
	enum port port = encoder->port;

3618 3619
	if (intel_crtc_has_dp_encoder(crtc_state) ||
	    intel_port_is_tc(dev_priv, encoder->port))
I
Imre Deak 已提交
3620 3621 3622 3623 3624 3625
		intel_display_power_get(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port));

	if (IS_GEN9_LP(dev_priv))
		bxt_ddi_phy_set_lane_optim_mask(encoder,
						crtc_state->lane_lat_optim_mask);
3626 3627 3628 3629 3630 3631 3632 3633 3634

	/*
	 * Program the lane count for static/dynamic connections on Type-C ports.
	 * Skip this step for TBT.
	 */
	if (dig_port->tc_type == TC_PORT_UNKNOWN ||
	    dig_port->tc_type == TC_PORT_TBT)
		return;

I
Imre Deak 已提交
3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647
	intel_ddi_set_fia_lane_count(encoder, crtc_state, port);
}

static void
intel_ddi_post_pll_disable(struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
			   const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);

	if (intel_crtc_has_dp_encoder(crtc_state) ||
	    intel_port_is_tc(dev_priv, encoder->port))
3648 3649
		intel_display_power_put_unchecked(dev_priv,
						  intel_ddi_main_link_aux_domain(dig_port));
3650 3651
}

3652
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp)
3653
{
3654 3655 3656
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3657
	enum port port = intel_dig_port->base.port;
3658
	u32 val;
3659
	bool wait = false;
3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678

	if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
		val = I915_READ(DDI_BUF_CTL(port));
		if (val & DDI_BUF_CTL_ENABLE) {
			val &= ~DDI_BUF_CTL_ENABLE;
			I915_WRITE(DDI_BUF_CTL(port), val);
			wait = true;
		}

		val = I915_READ(DP_TP_CTL(port));
		val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		val |= DP_TP_CTL_LINK_TRAIN_PAT1;
		I915_WRITE(DP_TP_CTL(port), val);
		POSTING_READ(DP_TP_CTL(port));

		if (wait)
			intel_wait_ddi_buf_idle(dev_priv, port);
	}

3679
	val = DP_TP_CTL_ENABLE |
3680
	      DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
3681
	if (intel_dp->link_mst)
3682 3683 3684 3685 3686 3687
		val |= DP_TP_CTL_MODE_MST;
	else {
		val |= DP_TP_CTL_MODE_SST;
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
	}
3688 3689 3690 3691 3692 3693 3694 3695 3696
	I915_WRITE(DP_TP_CTL(port), val);
	POSTING_READ(DP_TP_CTL(port));

	intel_dp->DP |= DDI_BUF_CTL_ENABLE;
	I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
	POSTING_READ(DDI_BUF_CTL(port));

	udelay(600);
}
P
Paulo Zanoni 已提交
3697

3698 3699
static bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder)
3700
{
3701 3702
	if (cpu_transcoder == TRANSCODER_EDP)
		return false;
3703

3704 3705 3706 3707 3708
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO))
		return false;

	return I915_READ(HSW_AUD_PIN_ELD_CP_VLD) &
		AUDIO_OUTPUT_ENABLE(cpu_transcoder);
3709 3710
}

3711 3712 3713
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state)
{
3714
	if (IS_ICELAKE(dev_priv) && crtc_state->port_clock > 594000)
3715
		crtc_state->min_voltage_level = 1;
3716 3717
	else if (IS_CANNONLAKE(dev_priv) && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
3718 3719
}

3720
void intel_ddi_get_config(struct intel_encoder *encoder,
3721
			  struct intel_crtc_state *pipe_config)
3722
{
3723
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3724
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
3725
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
3726
	struct intel_digital_port *intel_dig_port;
3727 3728
	u32 temp, flags = 0;

J
Jani Nikula 已提交
3729 3730 3731 3732
	/* XXX: DSI transcoder paranoia */
	if (WARN_ON(transcoder_is_dsi(cpu_transcoder)))
		return;

3733 3734 3735 3736 3737 3738 3739 3740 3741 3742
	temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
	if (temp & TRANS_DDI_PHSYNC)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;
	if (temp & TRANS_DDI_PVSYNC)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

3743
	pipe_config->base.adjusted_mode.flags |= flags;
3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760

	switch (temp & TRANS_DDI_BPC_MASK) {
	case TRANS_DDI_BPC_6:
		pipe_config->pipe_bpp = 18;
		break;
	case TRANS_DDI_BPC_8:
		pipe_config->pipe_bpp = 24;
		break;
	case TRANS_DDI_BPC_10:
		pipe_config->pipe_bpp = 30;
		break;
	case TRANS_DDI_BPC_12:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}
3761 3762 3763

	switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
3764
		pipe_config->has_hdmi_sink = true;
3765
		intel_dig_port = enc_to_dig_port(&encoder->base);
3766

3767
		if (intel_dig_port->infoframe_enabled(encoder, pipe_config))
3768
			pipe_config->has_infoframe = true;
S
Shashank Sharma 已提交
3769

3770
		if (temp & TRANS_DDI_HDMI_SCRAMBLING)
S
Shashank Sharma 已提交
3771 3772 3773
			pipe_config->hdmi_scrambling = true;
		if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
			pipe_config->hdmi_high_tmds_clock_ratio = true;
3774
		/* fall through */
3775
	case TRANS_DDI_MODE_SELECT_DVI:
3776
		pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
3777 3778
		pipe_config->lane_count = 4;
		break;
3779
	case TRANS_DDI_MODE_SELECT_FDI:
3780
		pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);
3781 3782
		break;
	case TRANS_DDI_MODE_SELECT_DP_SST:
3783 3784 3785 3786 3787 3788 3789 3790
		if (encoder->type == INTEL_OUTPUT_EDP)
			pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
		else
			pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
		intel_dp_get_m_n(intel_crtc, pipe_config);
		break;
3791
	case TRANS_DDI_MODE_SELECT_DP_MST:
3792
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP_MST);
3793 3794
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
3795 3796 3797 3798 3799
		intel_dp_get_m_n(intel_crtc, pipe_config);
		break;
	default:
		break;
	}
3800

3801
	pipe_config->has_audio =
3802
		intel_ddi_is_audio_enabled(dev_priv, cpu_transcoder);
3803

3804 3805
	if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
3820 3821
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
3822
	}
3823

3824
	intel_ddi_clock_get(encoder, pipe_config);
3825

3826
	if (IS_GEN9_LP(dev_priv))
3827 3828
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
3829 3830

	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
3831 3832
}

3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850
static enum intel_output_type
intel_ddi_compute_output_type(struct intel_encoder *encoder,
			      struct intel_crtc_state *crtc_state,
			      struct drm_connector_state *conn_state)
{
	switch (conn_state->connector->connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		return INTEL_OUTPUT_HDMI;
	case DRM_MODE_CONNECTOR_eDP:
		return INTEL_OUTPUT_EDP;
	case DRM_MODE_CONNECTOR_DisplayPort:
		return INTEL_OUTPUT_DP;
	default:
		MISSING_CASE(conn_state->connector->connector_type);
		return INTEL_OUTPUT_UNUSED;
	}
}

3851 3852 3853
static int intel_ddi_compute_config(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
P
Paulo Zanoni 已提交
3854
{
3855
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3856
	enum port port = encoder->port;
3857
	int ret;
P
Paulo Zanoni 已提交
3858

3859 3860 3861
	if (port == PORT_A)
		pipe_config->cpu_transcoder = TRANSCODER_EDP;

3862
	if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_HDMI))
3863
		ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
P
Paulo Zanoni 已提交
3864
	else
3865
		ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
3866

3867
	if (IS_GEN9_LP(dev_priv) && ret)
3868
		pipe_config->lane_lat_optim_mask =
3869
			bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count);
3870

3871 3872
	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);

3873 3874
	return ret;

P
Paulo Zanoni 已提交
3875 3876
}

3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917
static void intel_ddi_encoder_suspend(struct intel_encoder *encoder)
{
	struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);

	intel_dp_encoder_suspend(encoder);

	/*
	 * TODO: disconnect also from USB DP alternate mode once we have a
	 * way to handle the modeset restore in that mode during resume
	 * even if the sink has disappeared while being suspended.
	 */
	if (dig_port->tc_legacy_port)
		icl_tc_phy_disconnect(i915, dig_port);
}

static void intel_ddi_encoder_reset(struct drm_encoder *drm_encoder)
{
	struct intel_digital_port *dig_port = enc_to_dig_port(drm_encoder);
	struct drm_i915_private *i915 = to_i915(drm_encoder->dev);

	if (intel_port_is_tc(i915, dig_port->base.port))
		intel_digital_port_connected(&dig_port->base);

	intel_dp_encoder_reset(drm_encoder);
}

static void intel_ddi_encoder_destroy(struct drm_encoder *encoder)
{
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	struct drm_i915_private *i915 = to_i915(encoder->dev);

	intel_dp_encoder_flush_work(encoder);

	if (intel_port_is_tc(i915, dig_port->base.port))
		icl_tc_phy_disconnect(i915, dig_port);

	drm_encoder_cleanup(encoder);
	kfree(dig_port);
}

P
Paulo Zanoni 已提交
3918
static const struct drm_encoder_funcs intel_ddi_funcs = {
3919 3920
	.reset = intel_ddi_encoder_reset,
	.destroy = intel_ddi_encoder_destroy,
P
Paulo Zanoni 已提交
3921 3922
};

3923 3924 3925 3926
static struct intel_connector *
intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
{
	struct intel_connector *connector;
3927
	enum port port = intel_dig_port->base.port;
3928

3929
	connector = intel_connector_alloc();
3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941
	if (!connector)
		return NULL;

	intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
	if (!intel_dp_init_connector(intel_dig_port, connector)) {
		kfree(connector);
		return NULL;
	}

	return connector;
}

3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065
static int modeset_pipe(struct drm_crtc *crtc,
			struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_atomic_state *state;
	struct drm_crtc_state *crtc_state;
	int ret;

	state = drm_atomic_state_alloc(crtc->dev);
	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ctx;

	crtc_state = drm_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(crtc_state)) {
		ret = PTR_ERR(crtc_state);
		goto out;
	}

	crtc_state->mode_changed = true;

	ret = drm_atomic_add_affected_connectors(state, crtc);
	if (ret)
		goto out;

	ret = drm_atomic_add_affected_planes(state, crtc);
	if (ret)
		goto out;

	ret = drm_atomic_commit(state);
	if (ret)
		goto out;

	return 0;

 out:
	drm_atomic_state_put(state);

	return ret;
}

static int intel_hdmi_reset_link(struct intel_encoder *encoder,
				 struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_hdmi *hdmi = enc_to_intel_hdmi(&encoder->base);
	struct intel_connector *connector = hdmi->attached_connector;
	struct i2c_adapter *adapter =
		intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
	struct drm_connector_state *conn_state;
	struct intel_crtc_state *crtc_state;
	struct intel_crtc *crtc;
	u8 config;
	int ret;

	if (!connector || connector->base.status != connector_status_connected)
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

	conn_state = connector->base.state;

	crtc = to_intel_crtc(conn_state->crtc);
	if (!crtc)
		return 0;

	ret = drm_modeset_lock(&crtc->base.mutex, ctx);
	if (ret)
		return ret;

	crtc_state = to_intel_crtc_state(crtc->base.state);

	WARN_ON(!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI));

	if (!crtc_state->base.active)
		return 0;

	if (!crtc_state->hdmi_high_tmds_clock_ratio &&
	    !crtc_state->hdmi_scrambling)
		return 0;

	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
		return 0;

	ret = drm_scdc_readb(adapter, SCDC_TMDS_CONFIG, &config);
	if (ret < 0) {
		DRM_ERROR("Failed to read TMDS config: %d\n", ret);
		return 0;
	}

	if (!!(config & SCDC_TMDS_BIT_CLOCK_RATIO_BY_40) ==
	    crtc_state->hdmi_high_tmds_clock_ratio &&
	    !!(config & SCDC_SCRAMBLING_ENABLE) ==
	    crtc_state->hdmi_scrambling)
		return 0;

	/*
	 * HDMI 2.0 says that one should not send scrambled data
	 * prior to configuring the sink scrambling, and that
	 * TMDS clock/data transmission should be suspended when
	 * changing the TMDS clock rate in the sink. So let's
	 * just do a full modeset here, even though some sinks
	 * would be perfectly happy if were to just reconfigure
	 * the SCDC settings on the fly.
	 */
	return modeset_pipe(&crtc->base, ctx);
}

static bool intel_ddi_hotplug(struct intel_encoder *encoder,
			      struct intel_connector *connector)
{
	struct drm_modeset_acquire_ctx ctx;
	bool changed;
	int ret;

	changed = intel_encoder_hotplug(encoder, connector);

	drm_modeset_acquire_init(&ctx, 0);

	for (;;) {
4066 4067 4068 4069
		if (connector->base.connector_type == DRM_MODE_CONNECTOR_HDMIA)
			ret = intel_hdmi_reset_link(encoder, &ctx);
		else
			ret = intel_dp_retrain_link(encoder, &ctx);
4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085

		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}

		break;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
	WARN(ret, "Acquiring modeset locks failed with %i\n", ret);

	return changed;
}

4086 4087 4088 4089
static struct intel_connector *
intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
{
	struct intel_connector *connector;
4090
	enum port port = intel_dig_port->base.port;
4091

4092
	connector = intel_connector_alloc();
4093 4094 4095 4096 4097 4098 4099 4100 4101
	if (!connector)
		return NULL;

	intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
	intel_hdmi_init_connector(intel_dig_port, connector);

	return connector;
}

4102 4103 4104 4105
static bool intel_ddi_a_force_4_lanes(struct intel_digital_port *dport)
{
	struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);

4106
	if (dport->base.port != PORT_A)
4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129
		return false;

	if (dport->saved_port_bits & DDI_A_4_LANES)
		return false;

	/* Broxton/Geminilake: Bspec says that DDI_A_4_LANES is the only
	 *                     supported configuration
	 */
	if (IS_GEN9_LP(dev_priv))
		return true;

	/* Cannonlake: Most of SKUs don't support DDI_E, and the only
	 *             one who does also have a full A/E split called
	 *             DDI_F what makes DDI_E useless. However for this
	 *             case let's trust VBT info.
	 */
	if (IS_CANNONLAKE(dev_priv) &&
	    !intel_bios_is_port_present(dev_priv, PORT_E))
		return true;

	return false;
}

4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161
static int
intel_ddi_max_lanes(struct intel_digital_port *intel_dport)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dport->base.base.dev);
	enum port port = intel_dport->base.port;
	int max_lanes = 4;

	if (INTEL_GEN(dev_priv) >= 11)
		return max_lanes;

	if (port == PORT_A || port == PORT_E) {
		if (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
			max_lanes = port == PORT_A ? 4 : 0;
		else
			/* Both A and E share 2 lanes */
			max_lanes = 2;
	}

	/*
	 * Some BIOS might fail to set this bit on port A if eDP
	 * wasn't lit up at boot.  Force this bit set when needed
	 * so we use the proper lane count for our calculations.
	 */
	if (intel_ddi_a_force_4_lanes(intel_dport)) {
		DRM_DEBUG_KMS("Forcing DDI_A_4_LANES for port A\n");
		intel_dport->saved_port_bits |= DDI_A_4_LANES;
		max_lanes = 4;
	}

	return max_lanes;
}

4162
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
P
Paulo Zanoni 已提交
4163
{
4164 4165
	struct ddi_vbt_port_info *port_info =
		&dev_priv->vbt.ddi_port_info[port];
P
Paulo Zanoni 已提交
4166 4167 4168
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
4169
	bool init_hdmi, init_dp, init_lspcon = false;
4170
	enum pipe pipe;
4171

4172 4173
	init_hdmi = port_info->supports_dvi || port_info->supports_hdmi;
	init_dp = port_info->supports_dp;
4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186

	if (intel_bios_is_lspcon_present(dev_priv, port)) {
		/*
		 * Lspcon device needs to be driven with DP connector
		 * with special detection sequence. So make sure DP
		 * is initialized before lspcon.
		 */
		init_dp = true;
		init_lspcon = true;
		init_hdmi = false;
		DRM_DEBUG_KMS("VBT says port %c has lspcon\n", port_name(port));
	}

4187
	if (!init_dp && !init_hdmi) {
4188
		DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
4189
			      port_name(port));
4190
		return;
4191
	}
P
Paulo Zanoni 已提交
4192

4193
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
P
Paulo Zanoni 已提交
4194 4195 4196 4197 4198 4199
	if (!intel_dig_port)
		return;

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

4200
	drm_encoder_init(&dev_priv->drm, encoder, &intel_ddi_funcs,
4201
			 DRM_MODE_ENCODER_TMDS, "DDI %c", port_name(port));
P
Paulo Zanoni 已提交
4202

4203
	intel_encoder->hotplug = intel_ddi_hotplug;
4204
	intel_encoder->compute_output_type = intel_ddi_compute_output_type;
4205
	intel_encoder->compute_config = intel_ddi_compute_config;
P
Paulo Zanoni 已提交
4206
	intel_encoder->enable = intel_enable_ddi;
I
Imre Deak 已提交
4207 4208
	intel_encoder->pre_pll_enable = intel_ddi_pre_pll_enable;
	intel_encoder->post_pll_disable = intel_ddi_post_pll_disable;
P
Paulo Zanoni 已提交
4209 4210 4211
	intel_encoder->pre_enable = intel_ddi_pre_enable;
	intel_encoder->disable = intel_disable_ddi;
	intel_encoder->post_disable = intel_ddi_post_disable;
4212
	intel_encoder->update_pipe = intel_ddi_update_pipe;
P
Paulo Zanoni 已提交
4213
	intel_encoder->get_hw_state = intel_ddi_get_hw_state;
4214
	intel_encoder->get_config = intel_ddi_get_config;
4215
	intel_encoder->suspend = intel_ddi_encoder_suspend;
4216
	intel_encoder->get_power_domains = intel_ddi_get_power_domains;
4217 4218 4219 4220
	intel_encoder->type = INTEL_OUTPUT_DDI;
	intel_encoder->power_domain = intel_port_to_power_domain(port);
	intel_encoder->port = port;
	intel_encoder->cloneable = 0;
4221 4222
	for_each_pipe(dev_priv, pipe)
		intel_encoder->crtc_mask |= BIT(pipe);
P
Paulo Zanoni 已提交
4223

4224 4225 4226 4227 4228 4229
	if (INTEL_GEN(dev_priv) >= 11)
		intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
			DDI_BUF_PORT_REVERSAL;
	else
		intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
			(DDI_BUF_PORT_REVERSAL | DDI_A_4_LANES);
4230 4231
	intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
	intel_dig_port->max_lanes = intel_ddi_max_lanes(intel_dig_port);
4232
	intel_dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
P
Paulo Zanoni 已提交
4233

4234 4235 4236 4237
	intel_dig_port->tc_legacy_port = intel_port_is_tc(dev_priv, port) &&
					 !port_info->supports_typec_usb &&
					 !port_info->supports_tbt;

4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258
	switch (port) {
	case PORT_A:
		intel_dig_port->ddi_io_power_domain =
			POWER_DOMAIN_PORT_DDI_A_IO;
		break;
	case PORT_B:
		intel_dig_port->ddi_io_power_domain =
			POWER_DOMAIN_PORT_DDI_B_IO;
		break;
	case PORT_C:
		intel_dig_port->ddi_io_power_domain =
			POWER_DOMAIN_PORT_DDI_C_IO;
		break;
	case PORT_D:
		intel_dig_port->ddi_io_power_domain =
			POWER_DOMAIN_PORT_DDI_D_IO;
		break;
	case PORT_E:
		intel_dig_port->ddi_io_power_domain =
			POWER_DOMAIN_PORT_DDI_E_IO;
		break;
4259 4260 4261 4262
	case PORT_F:
		intel_dig_port->ddi_io_power_domain =
			POWER_DOMAIN_PORT_DDI_F_IO;
		break;
4263 4264 4265 4266
	default:
		MISSING_CASE(port);
	}

4267 4268 4269
	if (init_dp) {
		if (!intel_ddi_init_dp_connector(intel_dig_port))
			goto err;
4270

4271 4272
		intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
	}
4273

4274 4275
	/* In theory we don't need the encoder->type check, but leave it just in
	 * case we have some really bad VBTs... */
4276 4277 4278
	if (intel_encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
		if (!intel_ddi_init_hdmi_connector(intel_dig_port))
			goto err;
4279
	}
4280

4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294
	if (init_lspcon) {
		if (lspcon_init(intel_dig_port))
			/* TODO: handle hdmi info frame part */
			DRM_DEBUG_KMS("LSPCON init success on port %c\n",
				port_name(port));
		else
			/*
			 * LSPCON init faied, but DP init was success, so
			 * lets try to drive as DP++ port.
			 */
			DRM_ERROR("LSPCON init failed on port %c\n",
				port_name(port));
	}

4295
	intel_infoframe_init(intel_dig_port);
4296 4297 4298 4299

	if (intel_port_is_tc(dev_priv, port))
		intel_digital_port_connected(intel_encoder);

4300 4301 4302 4303 4304
	return;

err:
	drm_encoder_cleanup(encoder);
	kfree(intel_dig_port);
P
Paulo Zanoni 已提交
4305
}