ahci-platform.txt 2.5 KB
Newer Older
1
* AHCI SATA Controller
2 3 4 5

SATA nodes are defined to describe on-chip Serial ATA controllers.
Each SATA controller should have its own node.

6 7 8 9
It is possible, but not required, to represent each port as a sub-node.
It allows to enable each port independently when dealing with multiple
PHYs.

10
Required properties:
11 12
- compatible        : compatible string, one of:
  - "allwinner,sun4i-a10-ahci"
13
  - "brcm,iproc-ahci"
14
  - "hisilicon,hisi-ahci"
15
  - "cavium,octeon-7130-ahci"
16
  - "ibm,476gtr-ahci"
17
  - "marvell,armada-380-ahci"
18
  - "marvell,armada-3700-ahci"
19 20 21
  - "snps,dwc-ahci"
  - "snps,exynos5440-ahci"
  - "snps,spear-ahci"
22
  - "generic-ahci"
23 24 25
- interrupts        : <interrupt mapping for SATA IRQ>
- reg               : <registers mapping>

26 27 28 29
Please note that when using "generic-ahci" you must also specify a SoC specific
compatible:
	compatible = "manufacturer,soc-model-ahci", "generic-ahci";

30
Optional properties:
31
- dma-coherent      : Present if dma operations are coherent
32
- clocks            : a list of phandle + clock specifier pairs
33
- target-supply     : regulator for SATA target power
34 35
- phys              : reference to the SATA PHY node
- phy-names         : must be "sata-phy"
36 37 38 39
- ports-implemented : Mask that indicates which ports that the HBA supports
		      are available for software to use. Useful if PORTS_IMPL
		      is not programmed by the BIOS, which is true with
		      some embedded SOC's.
40 41 42 43 44 45 46

Required properties when using sub-nodes:
- #address-cells    : number of cells to encode an address
- #size-cells       : number of cells representing the size of an address


Sub-nodes required properties:
47 48 49 50
- reg		    : the port number
And at least one of the following properties:
- phys		    : reference to the SATA PHY node
- target-supply    : regulator for SATA target power
51

52
Examples:
53
        sata@ffe08000 {
54 55 56
		compatible = "snps,spear-ahci";
		reg = <0xffe08000 0x1000>;
		interrupts = <115>;
57
        };
58

59
	ahci: sata@1c18000 {
60 61 62 63 64 65
		compatible = "allwinner,sun4i-a10-ahci";
		reg = <0x01c18000 0x1000>;
		interrupts = <56>;
		clocks = <&pll6 0>, <&ahb_gates 25>;
		target-supply = <&reg_ahci_5v>;
	};
66 67 68 69 70 71 72 73 74 75 76 77 78

With sub-nodes:
	sata@f7e90000 {
		compatible = "marvell,berlin2q-achi", "generic-ahci";
		reg = <0xe90000 0x1000>;
		interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
		clocks = <&chip CLKID_SATA>;
		#address-cells = <1>;
		#size-cells = <0>;

		sata0: sata-port@0 {
			reg = <0>;
			phys = <&sata_phy 0>;
79
			target-supply = <&reg_sata0>;
80 81 82 83 84
		};

		sata1: sata-port@1 {
			reg = <1>;
			phys = <&sata_phy 1>;
85
			target-supply = <&reg_sata1>;;
86 87
		};
	};