mv_xor.c 30.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * offload engine driver for the Marvell XOR engine
 * Copyright (C) 2007, 2008, Marvell International Ltd.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
 */

#include <linux/init.h>
#include <linux/module.h>
21
#include <linux/slab.h>
22 23 24 25 26 27
#include <linux/delay.h>
#include <linux/dma-mapping.h>
#include <linux/spinlock.h>
#include <linux/interrupt.h>
#include <linux/platform_device.h>
#include <linux/memory.h>
28
#include <linux/clk.h>
29 30 31
#include <linux/of.h>
#include <linux/of_irq.h>
#include <linux/irqdomain.h>
32
#include <linux/platform_data/dma-mv_xor.h>
33 34

#include "dmaengine.h"
35 36 37 38 39
#include "mv_xor.h"

static void mv_xor_issue_pending(struct dma_chan *chan);

#define to_mv_xor_chan(chan)		\
40
	container_of(chan, struct mv_xor_chan, dmachan)
41 42 43 44

#define to_mv_xor_slot(tx)		\
	container_of(tx, struct mv_xor_desc_slot, async_tx)

45
#define mv_chan_to_devp(chan)           \
46
	((chan)->dmadev.dev)
47

48
static void mv_desc_init(struct mv_xor_desc_slot *desc,
49 50
			 dma_addr_t addr, u32 byte_count,
			 enum dma_ctrl_flags flags)
51 52 53
{
	struct mv_xor_desc *hw_desc = desc->hw_desc;

54
	hw_desc->status = XOR_DESC_DMA_OWNED;
55
	hw_desc->phy_next_desc = 0;
56 57 58
	/* Enable end-of-descriptor interrupts only for DMA_PREP_INTERRUPT */
	hw_desc->desc_command = (flags & DMA_PREP_INTERRUPT) ?
				XOR_DESC_EOD_INT_EN : 0;
59
	hw_desc->phy_dest_addr = addr;
60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80
	hw_desc->byte_count = byte_count;
}

static void mv_desc_set_next_desc(struct mv_xor_desc_slot *desc,
				  u32 next_desc_addr)
{
	struct mv_xor_desc *hw_desc = desc->hw_desc;
	BUG_ON(hw_desc->phy_next_desc);
	hw_desc->phy_next_desc = next_desc_addr;
}

static void mv_desc_clear_next_desc(struct mv_xor_desc_slot *desc)
{
	struct mv_xor_desc *hw_desc = desc->hw_desc;
	hw_desc->phy_next_desc = 0;
}

static void mv_desc_set_src_addr(struct mv_xor_desc_slot *desc,
				 int index, dma_addr_t addr)
{
	struct mv_xor_desc *hw_desc = desc->hw_desc;
81
	hw_desc->phy_src_addr[mv_phy_src_idx(index)] = addr;
82 83 84 85 86 87
	if (desc->type == DMA_XOR)
		hw_desc->desc_command |= (1 << index);
}

static u32 mv_chan_get_current_desc(struct mv_xor_chan *chan)
{
88
	return readl_relaxed(XOR_CURR_DESC(chan));
89 90 91 92 93
}

static void mv_chan_set_next_descriptor(struct mv_xor_chan *chan,
					u32 next_desc_addr)
{
94
	writel_relaxed(next_desc_addr, XOR_NEXT_DESC(chan));
95 96 97 98
}

static void mv_chan_unmask_interrupts(struct mv_xor_chan *chan)
{
99
	u32 val = readl_relaxed(XOR_INTR_MASK(chan));
100
	val |= XOR_INTR_MASK_VALUE << (chan->idx * 16);
101
	writel_relaxed(val, XOR_INTR_MASK(chan));
102 103 104 105
}

static u32 mv_chan_get_intr_cause(struct mv_xor_chan *chan)
{
106
	u32 intr_cause = readl_relaxed(XOR_INTR_CAUSE(chan));
107 108 109 110 111 112
	intr_cause = (intr_cause >> (chan->idx * 16)) & 0xFFFF;
	return intr_cause;
}

static void mv_xor_device_clear_eoc_cause(struct mv_xor_chan *chan)
{
113 114 115 116
	u32 val;

	val = XOR_INT_END_OF_DESC | XOR_INT_END_OF_CHAIN | XOR_INT_STOPPED;
	val = ~(val << (chan->idx * 16));
117
	dev_dbg(mv_chan_to_devp(chan), "%s, val 0x%08x\n", __func__, val);
118
	writel_relaxed(val, XOR_INTR_CAUSE(chan));
119 120 121 122 123
}

static void mv_xor_device_clear_err_status(struct mv_xor_chan *chan)
{
	u32 val = 0xFFFF0000 >> (chan->idx * 16);
124
	writel_relaxed(val, XOR_INTR_CAUSE(chan));
125 126 127 128 129 130
}

static void mv_set_mode(struct mv_xor_chan *chan,
			       enum dma_transaction_type type)
{
	u32 op_mode;
131
	u32 config = readl_relaxed(XOR_CONFIG(chan));
132 133 134 135 136 137 138 139 140

	switch (type) {
	case DMA_XOR:
		op_mode = XOR_OPERATION_MODE_XOR;
		break;
	case DMA_MEMCPY:
		op_mode = XOR_OPERATION_MODE_MEMCPY;
		break;
	default:
141
		dev_err(mv_chan_to_devp(chan),
142
			"error: unsupported operation %d\n",
143
			type);
144 145 146 147 148 149
		BUG();
		return;
	}

	config &= ~0x7;
	config |= op_mode;
150 151 152 153 154 155 156

#if defined(__BIG_ENDIAN)
	config |= XOR_DESCRIPTOR_SWAP;
#else
	config &= ~XOR_DESCRIPTOR_SWAP;
#endif

157
	writel_relaxed(config, XOR_CONFIG(chan));
158 159 160 161 162
	chan->current_type = type;
}

static void mv_chan_activate(struct mv_xor_chan *chan)
{
163
	dev_dbg(mv_chan_to_devp(chan), " activate chan.\n");
164 165 166

	/* writel ensures all descriptors are flushed before activation */
	writel(BIT(0), XOR_ACTIVATION(chan));
167 168 169 170
}

static char mv_chan_is_busy(struct mv_xor_chan *chan)
{
171
	u32 state = readl_relaxed(XOR_ACTIVATION(chan));
172 173 174 175 176 177 178 179 180 181 182 183 184 185

	state = (state >> 4) & 0x3;

	return (state == 1) ? 1 : 0;
}

/**
 * mv_xor_free_slots - flags descriptor slots for reuse
 * @slot: Slot to free
 * Caller must hold &mv_chan->lock while calling this function
 */
static void mv_xor_free_slots(struct mv_xor_chan *mv_chan,
			      struct mv_xor_desc_slot *slot)
{
186
	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d slot %p\n",
187 188
		__func__, __LINE__, slot);

189
	slot->slot_used = 0;
190 191 192 193 194 195 196 197 198 199 200

}

/*
 * mv_xor_start_new_chain - program the engine to operate on new chain headed by
 * sw_desc
 * Caller must hold &mv_chan->lock while calling this function
 */
static void mv_xor_start_new_chain(struct mv_xor_chan *mv_chan,
				   struct mv_xor_desc_slot *sw_desc)
{
201
	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d: sw_desc %p\n",
202 203
		__func__, __LINE__, sw_desc);

204 205 206
	/* set the hardware chain */
	mv_chan_set_next_descriptor(mv_chan, sw_desc->async_tx.phys);

207
	mv_chan->pending++;
208
	mv_xor_issue_pending(&mv_chan->dmachan);
209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226
}

static dma_cookie_t
mv_xor_run_tx_complete_actions(struct mv_xor_desc_slot *desc,
	struct mv_xor_chan *mv_chan, dma_cookie_t cookie)
{
	BUG_ON(desc->async_tx.cookie < 0);

	if (desc->async_tx.cookie > 0) {
		cookie = desc->async_tx.cookie;

		/* call the callback (must not sleep or submit new
		 * operations to this channel)
		 */
		if (desc->async_tx.callback)
			desc->async_tx.callback(
				desc->async_tx.callback_param);

227
		dma_descriptor_unmap(&desc->async_tx);
228 229 230
	}

	/* run dependent operations */
231
	dma_run_dependencies(&desc->async_tx);
232 233 234 235 236 237 238 239 240

	return cookie;
}

static int
mv_xor_clean_completed_slots(struct mv_xor_chan *mv_chan)
{
	struct mv_xor_desc_slot *iter, *_iter;

241
	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d\n", __func__, __LINE__);
242 243 244 245 246 247 248 249 250 251 252 253 254 255 256
	list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots,
				 completed_node) {

		if (async_tx_test_ack(&iter->async_tx)) {
			list_del(&iter->completed_node);
			mv_xor_free_slots(mv_chan, iter);
		}
	}
	return 0;
}

static int
mv_xor_clean_slot(struct mv_xor_desc_slot *desc,
	struct mv_xor_chan *mv_chan)
{
257
	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d: desc %p flags %d\n",
258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
		__func__, __LINE__, desc, desc->async_tx.flags);
	list_del(&desc->chain_node);
	/* the client is allowed to attach dependent operations
	 * until 'ack' is set
	 */
	if (!async_tx_test_ack(&desc->async_tx)) {
		/* move this slot to the completed_slots */
		list_add_tail(&desc->completed_node, &mv_chan->completed_slots);
		return 0;
	}

	mv_xor_free_slots(mv_chan, desc);
	return 0;
}

static void __mv_xor_slot_cleanup(struct mv_xor_chan *mv_chan)
{
	struct mv_xor_desc_slot *iter, *_iter;
	dma_cookie_t cookie = 0;
	int busy = mv_chan_is_busy(mv_chan);
	u32 current_desc = mv_chan_get_current_desc(mv_chan);
	int seen_current = 0;

281 282
	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d\n", __func__, __LINE__);
	dev_dbg(mv_chan_to_devp(mv_chan), "current_desc %x\n", current_desc);
283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325
	mv_xor_clean_completed_slots(mv_chan);

	/* free completed slots from the chain starting with
	 * the oldest descriptor
	 */

	list_for_each_entry_safe(iter, _iter, &mv_chan->chain,
					chain_node) {
		prefetch(_iter);
		prefetch(&_iter->async_tx);

		/* do not advance past the current descriptor loaded into the
		 * hardware channel, subsequent descriptors are either in
		 * process or have not been submitted
		 */
		if (seen_current)
			break;

		/* stop the search if we reach the current descriptor and the
		 * channel is busy
		 */
		if (iter->async_tx.phys == current_desc) {
			seen_current = 1;
			if (busy)
				break;
		}

		cookie = mv_xor_run_tx_complete_actions(iter, mv_chan, cookie);

		if (mv_xor_clean_slot(iter, mv_chan))
			break;
	}

	if ((busy == 0) && !list_empty(&mv_chan->chain)) {
		struct mv_xor_desc_slot *chain_head;
		chain_head = list_entry(mv_chan->chain.next,
					struct mv_xor_desc_slot,
					chain_node);

		mv_xor_start_new_chain(mv_chan, chain_head);
	}

	if (cookie > 0)
326
		mv_chan->dmachan.completed_cookie = cookie;
327 328 329 330 331 332 333 334 335 336 337 338 339
}

static void
mv_xor_slot_cleanup(struct mv_xor_chan *mv_chan)
{
	spin_lock_bh(&mv_chan->lock);
	__mv_xor_slot_cleanup(mv_chan);
	spin_unlock_bh(&mv_chan->lock);
}

static void mv_xor_tasklet(unsigned long data)
{
	struct mv_xor_chan *chan = (struct mv_xor_chan *) data;
340
	mv_xor_slot_cleanup(chan);
341 342 343
}

static struct mv_xor_desc_slot *
344
mv_xor_alloc_slot(struct mv_xor_chan *mv_chan)
345
{
346 347
	struct mv_xor_desc_slot *iter, *_iter;
	int retry = 0;
348 349 350 351 352 353 354 355 356 357 358 359 360 361 362

	/* start search from the last allocated descrtiptor
	 * if a contiguous allocation can not be found start searching
	 * from the beginning of the list
	 */
retry:
	if (retry == 0)
		iter = mv_chan->last_used;
	else
		iter = list_entry(&mv_chan->all_slots,
			struct mv_xor_desc_slot,
			slot_node);

	list_for_each_entry_safe_continue(
		iter, _iter, &mv_chan->all_slots, slot_node) {
363

364 365
		prefetch(_iter);
		prefetch(&_iter->async_tx);
366
		if (iter->slot_used) {
367 368 369 370 371 372 373 374
			/* give up after finding the first busy slot
			 * on the second pass through the list
			 */
			if (retry)
				break;
			continue;
		}

375 376 377 378 379 380 381 382 383 384 385
		/* pre-ack descriptor */
		async_tx_ack(&iter->async_tx);

		iter->slot_used = 1;
		INIT_LIST_HEAD(&iter->chain_node);
		iter->async_tx.cookie = -EBUSY;
		mv_chan->last_used = iter;
		mv_desc_clear_next_desc(iter);

		return iter;

386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401
	}
	if (!retry++)
		goto retry;

	/* try to free some slots if the allocation fails */
	tasklet_schedule(&mv_chan->irq_tasklet);

	return NULL;
}

/************************ DMA engine API functions ****************************/
static dma_cookie_t
mv_xor_tx_submit(struct dma_async_tx_descriptor *tx)
{
	struct mv_xor_desc_slot *sw_desc = to_mv_xor_slot(tx);
	struct mv_xor_chan *mv_chan = to_mv_xor_chan(tx->chan);
402
	struct mv_xor_desc_slot *old_chain_tail;
403 404 405
	dma_cookie_t cookie;
	int new_hw_chain = 1;

406
	dev_dbg(mv_chan_to_devp(mv_chan),
407 408 409 410
		"%s sw_desc %p: async_tx %p\n",
		__func__, sw_desc, &sw_desc->async_tx);

	spin_lock_bh(&mv_chan->lock);
411
	cookie = dma_cookie_assign(tx);
412 413

	if (list_empty(&mv_chan->chain))
414
		list_add_tail(&sw_desc->chain_node, &mv_chan->chain);
415 416 417 418 419 420
	else {
		new_hw_chain = 0;

		old_chain_tail = list_entry(mv_chan->chain.prev,
					    struct mv_xor_desc_slot,
					    chain_node);
421
		list_add_tail(&sw_desc->chain_node, &mv_chan->chain);
422

423 424
		dev_dbg(mv_chan_to_devp(mv_chan), "Append to last desc %pa\n",
			&old_chain_tail->async_tx.phys);
425 426

		/* fix up the hardware chain */
427
		mv_desc_set_next_desc(old_chain_tail, sw_desc->async_tx.phys);
428 429 430 431 432 433 434 435 436 437 438 439 440 441

		/* if the channel is not busy */
		if (!mv_chan_is_busy(mv_chan)) {
			u32 current_desc = mv_chan_get_current_desc(mv_chan);
			/*
			 * and the curren desc is the end of the chain before
			 * the append, then we need to start the channel
			 */
			if (current_desc == old_chain_tail->async_tx.phys)
				new_hw_chain = 1;
		}
	}

	if (new_hw_chain)
442
		mv_xor_start_new_chain(mv_chan, sw_desc);
443 444 445 446 447 448 449

	spin_unlock_bh(&mv_chan->lock);

	return cookie;
}

/* returns the number of allocated descriptors */
450
static int mv_xor_alloc_chan_resources(struct dma_chan *chan)
451
{
452 453
	void *virt_desc;
	dma_addr_t dma_desc;
454 455 456
	int idx;
	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
	struct mv_xor_desc_slot *slot = NULL;
457
	int num_descs_in_pool = MV_XOR_POOL_SIZE/MV_XOR_SLOT_SIZE;
458 459 460 461 462 463

	/* Allocate descriptor slots */
	idx = mv_chan->slots_allocated;
	while (idx < num_descs_in_pool) {
		slot = kzalloc(sizeof(*slot), GFP_KERNEL);
		if (!slot) {
464 465 466
			dev_info(mv_chan_to_devp(mv_chan),
				 "channel only initialized %d descriptor slots",
				 idx);
467 468
			break;
		}
469 470
		virt_desc = mv_chan->dma_desc_pool_virt;
		slot->hw_desc = virt_desc + idx * MV_XOR_SLOT_SIZE;
471 472 473 474 475

		dma_async_tx_descriptor_init(&slot->async_tx, chan);
		slot->async_tx.tx_submit = mv_xor_tx_submit;
		INIT_LIST_HEAD(&slot->chain_node);
		INIT_LIST_HEAD(&slot->slot_node);
476 477
		dma_desc = mv_chan->dma_desc_pool;
		slot->async_tx.phys = dma_desc + idx * MV_XOR_SLOT_SIZE;
478 479 480 481 482 483 484 485 486 487 488 489 490
		slot->idx = idx++;

		spin_lock_bh(&mv_chan->lock);
		mv_chan->slots_allocated = idx;
		list_add_tail(&slot->slot_node, &mv_chan->all_slots);
		spin_unlock_bh(&mv_chan->lock);
	}

	if (mv_chan->slots_allocated && !mv_chan->last_used)
		mv_chan->last_used = list_entry(mv_chan->all_slots.next,
					struct mv_xor_desc_slot,
					slot_node);

491
	dev_dbg(mv_chan_to_devp(mv_chan),
492 493 494 495 496 497 498 499 500 501 502
		"allocated %d descriptor slots last_used: %p\n",
		mv_chan->slots_allocated, mv_chan->last_used);

	return mv_chan->slots_allocated ? : -ENOMEM;
}

static struct dma_async_tx_descriptor *
mv_xor_prep_dma_xor(struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
		    unsigned int src_cnt, size_t len, unsigned long flags)
{
	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
503
	struct mv_xor_desc_slot *sw_desc;
504 505 506 507

	if (unlikely(len < MV_XOR_MIN_BYTE_COUNT))
		return NULL;

508
	BUG_ON(len > MV_XOR_MAX_BYTE_COUNT);
509

510
	dev_dbg(mv_chan_to_devp(mv_chan),
511 512
		"%s src_cnt: %d len: %u dest %pad flags: %ld\n",
		__func__, src_cnt, len, &dest, flags);
513 514

	spin_lock_bh(&mv_chan->lock);
515
	sw_desc = mv_xor_alloc_slot(mv_chan);
516 517 518
	if (sw_desc) {
		sw_desc->type = DMA_XOR;
		sw_desc->async_tx.flags = flags;
519
		mv_desc_init(sw_desc, dest, len, flags);
520
		while (src_cnt--)
521
			mv_desc_set_src_addr(sw_desc, src_cnt, src[src_cnt]);
522 523
	}
	spin_unlock_bh(&mv_chan->lock);
524
	dev_dbg(mv_chan_to_devp(mv_chan),
525 526 527 528 529
		"%s sw_desc %p async_tx %p \n",
		__func__, sw_desc, &sw_desc->async_tx);
	return sw_desc ? &sw_desc->async_tx : NULL;
}

530 531 532 533 534 535 536 537 538 539 540
static struct dma_async_tx_descriptor *
mv_xor_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
		size_t len, unsigned long flags)
{
	/*
	 * A MEMCPY operation is identical to an XOR operation with only
	 * a single source address.
	 */
	return mv_xor_prep_dma_xor(chan, dest, &src, 1, len, flags);
}

541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567
static void mv_xor_free_chan_resources(struct dma_chan *chan)
{
	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
	struct mv_xor_desc_slot *iter, *_iter;
	int in_use_descs = 0;

	mv_xor_slot_cleanup(mv_chan);

	spin_lock_bh(&mv_chan->lock);
	list_for_each_entry_safe(iter, _iter, &mv_chan->chain,
					chain_node) {
		in_use_descs++;
		list_del(&iter->chain_node);
	}
	list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots,
				 completed_node) {
		in_use_descs++;
		list_del(&iter->completed_node);
	}
	list_for_each_entry_safe_reverse(
		iter, _iter, &mv_chan->all_slots, slot_node) {
		list_del(&iter->slot_node);
		kfree(iter);
		mv_chan->slots_allocated--;
	}
	mv_chan->last_used = NULL;

568
	dev_dbg(mv_chan_to_devp(mv_chan), "%s slots_allocated %d\n",
569 570 571 572
		__func__, mv_chan->slots_allocated);
	spin_unlock_bh(&mv_chan->lock);

	if (in_use_descs)
573
		dev_err(mv_chan_to_devp(mv_chan),
574 575 576 577
			"freeing %d in use descriptors!\n", in_use_descs);
}

/**
578
 * mv_xor_status - poll the status of an XOR transaction
579 580
 * @chan: XOR channel handle
 * @cookie: XOR transaction identifier
581
 * @txstate: XOR transactions state holder (or NULL)
582
 */
583
static enum dma_status mv_xor_status(struct dma_chan *chan,
584
					  dma_cookie_t cookie,
585
					  struct dma_tx_state *txstate)
586 587 588 589
{
	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
	enum dma_status ret;

590
	ret = dma_cookie_status(chan, cookie, txstate);
591
	if (ret == DMA_COMPLETE) {
592 593 594 595 596
		mv_xor_clean_completed_slots(mv_chan);
		return ret;
	}
	mv_xor_slot_cleanup(mv_chan);

597
	return dma_cookie_status(chan, cookie, txstate);
598 599 600 601 602 603
}

static void mv_dump_xor_regs(struct mv_xor_chan *chan)
{
	u32 val;

604
	val = readl_relaxed(XOR_CONFIG(chan));
605
	dev_err(mv_chan_to_devp(chan), "config       0x%08x\n", val);
606

607
	val = readl_relaxed(XOR_ACTIVATION(chan));
608
	dev_err(mv_chan_to_devp(chan), "activation   0x%08x\n", val);
609

610
	val = readl_relaxed(XOR_INTR_CAUSE(chan));
611
	dev_err(mv_chan_to_devp(chan), "intr cause   0x%08x\n", val);
612

613
	val = readl_relaxed(XOR_INTR_MASK(chan));
614
	dev_err(mv_chan_to_devp(chan), "intr mask    0x%08x\n", val);
615

616
	val = readl_relaxed(XOR_ERROR_CAUSE(chan));
617
	dev_err(mv_chan_to_devp(chan), "error cause  0x%08x\n", val);
618

619
	val = readl_relaxed(XOR_ERROR_ADDR(chan));
620
	dev_err(mv_chan_to_devp(chan), "error addr   0x%08x\n", val);
621 622 623 624 625
}

static void mv_xor_err_interrupt_handler(struct mv_xor_chan *chan,
					 u32 intr_cause)
{
626 627 628
	if (intr_cause & XOR_INT_ERR_DECODE) {
		dev_dbg(mv_chan_to_devp(chan), "ignoring address decode error\n");
		return;
629 630
	}

631
	dev_err(mv_chan_to_devp(chan), "error on chan %d. intr cause 0x%08x\n",
632
		chan->idx, intr_cause);
633 634

	mv_dump_xor_regs(chan);
635
	WARN_ON(1);
636 637 638 639 640 641 642
}

static irqreturn_t mv_xor_interrupt_handler(int irq, void *data)
{
	struct mv_xor_chan *chan = data;
	u32 intr_cause = mv_chan_get_intr_cause(chan);

643
	dev_dbg(mv_chan_to_devp(chan), "intr cause %x\n", intr_cause);
644

645
	if (intr_cause & XOR_INTR_ERRORS)
646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668
		mv_xor_err_interrupt_handler(chan, intr_cause);

	tasklet_schedule(&chan->irq_tasklet);

	mv_xor_device_clear_eoc_cause(chan);

	return IRQ_HANDLED;
}

static void mv_xor_issue_pending(struct dma_chan *chan)
{
	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);

	if (mv_chan->pending >= MV_XOR_THRESHOLD) {
		mv_chan->pending = 0;
		mv_chan_activate(mv_chan);
	}
}

/*
 * Perform a transaction to verify the HW works.
 */

669
static int mv_xor_memcpy_self_test(struct mv_xor_chan *mv_chan)
670 671 672 673 674 675 676
{
	int i;
	void *src, *dest;
	dma_addr_t src_dma, dest_dma;
	struct dma_chan *dma_chan;
	dma_cookie_t cookie;
	struct dma_async_tx_descriptor *tx;
677
	struct dmaengine_unmap_data *unmap;
678 679
	int err = 0;

680
	src = kmalloc(sizeof(u8) * PAGE_SIZE, GFP_KERNEL);
681 682 683
	if (!src)
		return -ENOMEM;

684
	dest = kzalloc(sizeof(u8) * PAGE_SIZE, GFP_KERNEL);
685 686 687 688 689 690
	if (!dest) {
		kfree(src);
		return -ENOMEM;
	}

	/* Fill in src buffer */
691
	for (i = 0; i < PAGE_SIZE; i++)
692 693
		((u8 *) src)[i] = (u8)i;

694
	dma_chan = &mv_chan->dmachan;
695
	if (mv_xor_alloc_chan_resources(dma_chan) < 1) {
696 697 698 699
		err = -ENODEV;
		goto out;
	}

700 701 702 703 704 705 706 707 708 709
	unmap = dmaengine_get_unmap_data(dma_chan->device->dev, 2, GFP_KERNEL);
	if (!unmap) {
		err = -ENOMEM;
		goto free_resources;
	}

	src_dma = dma_map_page(dma_chan->device->dev, virt_to_page(src), 0,
				 PAGE_SIZE, DMA_TO_DEVICE);
	unmap->to_cnt = 1;
	unmap->addr[0] = src_dma;
710

711 712 713 714 715 716
	dest_dma = dma_map_page(dma_chan->device->dev, virt_to_page(dest), 0,
				  PAGE_SIZE, DMA_FROM_DEVICE);
	unmap->from_cnt = 1;
	unmap->addr[1] = dest_dma;

	unmap->len = PAGE_SIZE;
717 718

	tx = mv_xor_prep_dma_memcpy(dma_chan, dest_dma, src_dma,
719
				    PAGE_SIZE, 0);
720 721 722 723 724
	cookie = mv_xor_tx_submit(tx);
	mv_xor_issue_pending(dma_chan);
	async_tx_ack(tx);
	msleep(1);

725
	if (mv_xor_status(dma_chan, cookie, NULL) !=
726
	    DMA_COMPLETE) {
727 728
		dev_err(dma_chan->device->dev,
			"Self-test copy timed out, disabling\n");
729 730 731 732
		err = -ENODEV;
		goto free_resources;
	}

733
	dma_sync_single_for_cpu(dma_chan->device->dev, dest_dma,
734 735
				PAGE_SIZE, DMA_FROM_DEVICE);
	if (memcmp(src, dest, PAGE_SIZE)) {
736 737
		dev_err(dma_chan->device->dev,
			"Self-test copy failed compare, disabling\n");
738 739 740 741 742
		err = -ENODEV;
		goto free_resources;
	}

free_resources:
743
	dmaengine_unmap_put(unmap);
744 745 746 747 748 749 750 751
	mv_xor_free_chan_resources(dma_chan);
out:
	kfree(src);
	kfree(dest);
	return err;
}

#define MV_XOR_NUM_SRC_TEST 4 /* must be <= 15 */
B
Bill Pemberton 已提交
752
static int
753
mv_xor_xor_self_test(struct mv_xor_chan *mv_chan)
754 755 756 757 758 759 760
{
	int i, src_idx;
	struct page *dest;
	struct page *xor_srcs[MV_XOR_NUM_SRC_TEST];
	dma_addr_t dma_srcs[MV_XOR_NUM_SRC_TEST];
	dma_addr_t dest_dma;
	struct dma_async_tx_descriptor *tx;
761
	struct dmaengine_unmap_data *unmap;
762 763 764 765 766
	struct dma_chan *dma_chan;
	dma_cookie_t cookie;
	u8 cmp_byte = 0;
	u32 cmp_word;
	int err = 0;
767
	int src_count = MV_XOR_NUM_SRC_TEST;
768

769
	for (src_idx = 0; src_idx < src_count; src_idx++) {
770
		xor_srcs[src_idx] = alloc_page(GFP_KERNEL);
771 772
		if (!xor_srcs[src_idx]) {
			while (src_idx--)
773
				__free_page(xor_srcs[src_idx]);
774 775
			return -ENOMEM;
		}
776 777 778
	}

	dest = alloc_page(GFP_KERNEL);
779 780
	if (!dest) {
		while (src_idx--)
781
			__free_page(xor_srcs[src_idx]);
782 783
		return -ENOMEM;
	}
784 785

	/* Fill in src buffers */
786
	for (src_idx = 0; src_idx < src_count; src_idx++) {
787 788 789 790 791
		u8 *ptr = page_address(xor_srcs[src_idx]);
		for (i = 0; i < PAGE_SIZE; i++)
			ptr[i] = (1 << src_idx);
	}

792
	for (src_idx = 0; src_idx < src_count; src_idx++)
793 794 795 796 797 798 799
		cmp_byte ^= (u8) (1 << src_idx);

	cmp_word = (cmp_byte << 24) | (cmp_byte << 16) |
		(cmp_byte << 8) | cmp_byte;

	memset(page_address(dest), 0, PAGE_SIZE);

800
	dma_chan = &mv_chan->dmachan;
801
	if (mv_xor_alloc_chan_resources(dma_chan) < 1) {
802 803 804 805
		err = -ENODEV;
		goto out;
	}

806 807 808 809 810 811 812
	unmap = dmaengine_get_unmap_data(dma_chan->device->dev, src_count + 1,
					 GFP_KERNEL);
	if (!unmap) {
		err = -ENOMEM;
		goto free_resources;
	}

813
	/* test xor */
814 815 816 817 818 819
	for (i = 0; i < src_count; i++) {
		unmap->addr[i] = dma_map_page(dma_chan->device->dev, xor_srcs[i],
					      0, PAGE_SIZE, DMA_TO_DEVICE);
		dma_srcs[i] = unmap->addr[i];
		unmap->to_cnt++;
	}
820

821 822 823 824 825
	unmap->addr[src_count] = dma_map_page(dma_chan->device->dev, dest, 0, PAGE_SIZE,
				      DMA_FROM_DEVICE);
	dest_dma = unmap->addr[src_count];
	unmap->from_cnt = 1;
	unmap->len = PAGE_SIZE;
826 827

	tx = mv_xor_prep_dma_xor(dma_chan, dest_dma, dma_srcs,
828
				 src_count, PAGE_SIZE, 0);
829 830 831 832 833 834

	cookie = mv_xor_tx_submit(tx);
	mv_xor_issue_pending(dma_chan);
	async_tx_ack(tx);
	msleep(8);

835
	if (mv_xor_status(dma_chan, cookie, NULL) !=
836
	    DMA_COMPLETE) {
837 838
		dev_err(dma_chan->device->dev,
			"Self-test xor timed out, disabling\n");
839 840 841 842
		err = -ENODEV;
		goto free_resources;
	}

843
	dma_sync_single_for_cpu(dma_chan->device->dev, dest_dma,
844 845 846 847
				PAGE_SIZE, DMA_FROM_DEVICE);
	for (i = 0; i < (PAGE_SIZE / sizeof(u32)); i++) {
		u32 *ptr = page_address(dest);
		if (ptr[i] != cmp_word) {
848
			dev_err(dma_chan->device->dev,
849 850
				"Self-test xor failed compare, disabling. index %d, data %x, expected %x\n",
				i, ptr[i], cmp_word);
851 852 853 854 855 856
			err = -ENODEV;
			goto free_resources;
		}
	}

free_resources:
857
	dmaengine_unmap_put(unmap);
858 859
	mv_xor_free_chan_resources(dma_chan);
out:
860
	src_idx = src_count;
861 862 863 864 865 866
	while (src_idx--)
		__free_page(xor_srcs[src_idx]);
	__free_page(dest);
	return err;
}

867 868 869 870 871 872 873 874
/* This driver does not implement any of the optional DMA operations. */
static int
mv_xor_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
	       unsigned long arg)
{
	return -ENOSYS;
}

875
static int mv_xor_channel_remove(struct mv_xor_chan *mv_chan)
876 877
{
	struct dma_chan *chan, *_chan;
878
	struct device *dev = mv_chan->dmadev.dev;
879

880
	dma_async_device_unregister(&mv_chan->dmadev);
881

882
	dma_free_coherent(dev, MV_XOR_POOL_SIZE,
883
			  mv_chan->dma_desc_pool_virt, mv_chan->dma_desc_pool);
884

885
	list_for_each_entry_safe(chan, _chan, &mv_chan->dmadev.channels,
886
				 device_node) {
887 888 889
		list_del(&chan->device_node);
	}

890 891
	free_irq(mv_chan->irq, mv_chan);

892 893 894
	return 0;
}

895
static struct mv_xor_chan *
896
mv_xor_channel_add(struct mv_xor_device *xordev,
897
		   struct platform_device *pdev,
898
		   int idx, dma_cap_mask_t cap_mask, int irq)
899 900 901 902 903
{
	int ret = 0;
	struct mv_xor_chan *mv_chan;
	struct dma_device *dma_dev;

904
	mv_chan = devm_kzalloc(&pdev->dev, sizeof(*mv_chan), GFP_KERNEL);
905 906
	if (!mv_chan)
		return ERR_PTR(-ENOMEM);
907

908
	mv_chan->idx = idx;
909
	mv_chan->irq = irq;
910

911
	dma_dev = &mv_chan->dmadev;
912 913 914 915 916

	/* allocate coherent memory for hardware descriptors
	 * note: writecombine gives slightly better performance, but
	 * requires that we explicitly flush the writes
	 */
917
	mv_chan->dma_desc_pool_virt =
918
	  dma_alloc_writecombine(&pdev->dev, MV_XOR_POOL_SIZE,
919 920
				 &mv_chan->dma_desc_pool, GFP_KERNEL);
	if (!mv_chan->dma_desc_pool_virt)
921
		return ERR_PTR(-ENOMEM);
922 923

	/* discover transaction capabilites from the platform data */
924
	dma_dev->cap_mask = cap_mask;
925 926 927 928 929 930

	INIT_LIST_HEAD(&dma_dev->channels);

	/* set base routines */
	dma_dev->device_alloc_chan_resources = mv_xor_alloc_chan_resources;
	dma_dev->device_free_chan_resources = mv_xor_free_chan_resources;
931
	dma_dev->device_tx_status = mv_xor_status;
932
	dma_dev->device_issue_pending = mv_xor_issue_pending;
933
	dma_dev->device_control = mv_xor_control;
934 935 936 937 938 939
	dma_dev->dev = &pdev->dev;

	/* set prep routines based on capability */
	if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask))
		dma_dev->device_prep_dma_memcpy = mv_xor_prep_dma_memcpy;
	if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) {
940
		dma_dev->max_xor = 8;
941 942 943
		dma_dev->device_prep_dma_xor = mv_xor_prep_dma_xor;
	}

944
	mv_chan->mmr_base = xordev->xor_base;
945
	mv_chan->mmr_high_base = xordev->xor_high_base;
946 947 948 949 950 951
	tasklet_init(&mv_chan->irq_tasklet, mv_xor_tasklet, (unsigned long)
		     mv_chan);

	/* clear errors before enabling interrupts */
	mv_xor_device_clear_err_status(mv_chan);

952 953
	ret = request_irq(mv_chan->irq, mv_xor_interrupt_handler,
			  0, dev_name(&pdev->dev), mv_chan);
954 955 956 957 958
	if (ret)
		goto err_free_dma;

	mv_chan_unmask_interrupts(mv_chan);

959
	mv_set_mode(mv_chan, DMA_XOR);
960 961 962 963 964

	spin_lock_init(&mv_chan->lock);
	INIT_LIST_HEAD(&mv_chan->chain);
	INIT_LIST_HEAD(&mv_chan->completed_slots);
	INIT_LIST_HEAD(&mv_chan->all_slots);
965 966
	mv_chan->dmachan.device = dma_dev;
	dma_cookie_init(&mv_chan->dmachan);
967

968
	list_add_tail(&mv_chan->dmachan.device_node, &dma_dev->channels);
969 970

	if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask)) {
971
		ret = mv_xor_memcpy_self_test(mv_chan);
972 973
		dev_dbg(&pdev->dev, "memcpy self test returned %d\n", ret);
		if (ret)
974
			goto err_free_irq;
975 976 977
	}

	if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) {
978
		ret = mv_xor_xor_self_test(mv_chan);
979 980
		dev_dbg(&pdev->dev, "xor self test returned %d\n", ret);
		if (ret)
981
			goto err_free_irq;
982 983
	}

984
	dev_info(&pdev->dev, "Marvell XOR: ( %s%s%s)\n",
985 986 987
		 dma_has_cap(DMA_XOR, dma_dev->cap_mask) ? "xor " : "",
		 dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask) ? "cpy " : "",
		 dma_has_cap(DMA_INTERRUPT, dma_dev->cap_mask) ? "intr " : "");
988 989

	dma_async_device_register(dma_dev);
990
	return mv_chan;
991

992 993
err_free_irq:
	free_irq(mv_chan->irq, mv_chan);
994
 err_free_dma:
995
	dma_free_coherent(&pdev->dev, MV_XOR_POOL_SIZE,
996
			  mv_chan->dma_desc_pool_virt, mv_chan->dma_desc_pool);
997
	return ERR_PTR(ret);
998 999 1000
}

static void
1001
mv_xor_conf_mbus_windows(struct mv_xor_device *xordev,
1002
			 const struct mbus_dram_target_info *dram)
1003
{
1004
	void __iomem *base = xordev->xor_high_base;
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
	u32 win_enable = 0;
	int i;

	for (i = 0; i < 8; i++) {
		writel(0, base + WINDOW_BASE(i));
		writel(0, base + WINDOW_SIZE(i));
		if (i < 4)
			writel(0, base + WINDOW_REMAP_HIGH(i));
	}

	for (i = 0; i < dram->num_cs; i++) {
1016
		const struct mbus_dram_window *cs = dram->cs + i;
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028

		writel((cs->base & 0xffff0000) |
		       (cs->mbus_attr << 8) |
		       dram->mbus_dram_target_id, base + WINDOW_BASE(i));
		writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));

		win_enable |= (1 << i);
		win_enable |= 3 << (16 + (2 * i));
	}

	writel(win_enable, base + WINDOW_BAR_ENABLE(0));
	writel(win_enable, base + WINDOW_BAR_ENABLE(1));
1029 1030
	writel(0, base + WINDOW_OVERRIDE_CTRL(0));
	writel(0, base + WINDOW_OVERRIDE_CTRL(1));
1031 1032
}

1033
static int mv_xor_probe(struct platform_device *pdev)
1034
{
1035
	const struct mbus_dram_target_info *dram;
1036
	struct mv_xor_device *xordev;
J
Jingoo Han 已提交
1037
	struct mv_xor_platform_data *pdata = dev_get_platdata(&pdev->dev);
1038
	struct resource *res;
1039
	int i, ret;
1040

1041
	dev_notice(&pdev->dev, "Marvell shared XOR driver\n");
1042

1043 1044
	xordev = devm_kzalloc(&pdev->dev, sizeof(*xordev), GFP_KERNEL);
	if (!xordev)
1045 1046 1047 1048 1049 1050
		return -ENOMEM;

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res)
		return -ENODEV;

1051 1052 1053
	xordev->xor_base = devm_ioremap(&pdev->dev, res->start,
					resource_size(res));
	if (!xordev->xor_base)
1054 1055 1056 1057 1058 1059
		return -EBUSY;

	res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
	if (!res)
		return -ENODEV;

1060 1061 1062
	xordev->xor_high_base = devm_ioremap(&pdev->dev, res->start,
					     resource_size(res));
	if (!xordev->xor_high_base)
1063 1064
		return -EBUSY;

1065
	platform_set_drvdata(pdev, xordev);
1066 1067 1068 1069

	/*
	 * (Re-)program MBUS remapping windows if we are asked to.
	 */
1070 1071
	dram = mv_mbus_dram_info();
	if (dram)
1072
		mv_xor_conf_mbus_windows(xordev, dram);
1073

1074 1075 1076
	/* Not all platforms can gate the clock, so it is not
	 * an error if the clock does not exists.
	 */
1077 1078 1079
	xordev->clk = clk_get(&pdev->dev, NULL);
	if (!IS_ERR(xordev->clk))
		clk_prepare_enable(xordev->clk);
1080

1081 1082 1083 1084 1085
	if (pdev->dev.of_node) {
		struct device_node *np;
		int i = 0;

		for_each_child_of_node(pdev->dev.of_node, np) {
1086
			struct mv_xor_chan *chan;
1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
			dma_cap_mask_t cap_mask;
			int irq;

			dma_cap_zero(cap_mask);
			if (of_property_read_bool(np, "dmacap,memcpy"))
				dma_cap_set(DMA_MEMCPY, cap_mask);
			if (of_property_read_bool(np, "dmacap,xor"))
				dma_cap_set(DMA_XOR, cap_mask);
			if (of_property_read_bool(np, "dmacap,interrupt"))
				dma_cap_set(DMA_INTERRUPT, cap_mask);

			irq = irq_of_parse_and_map(np, 0);
1099 1100
			if (!irq) {
				ret = -ENODEV;
1101 1102 1103
				goto err_channel_add;
			}

1104 1105 1106 1107
			chan = mv_xor_channel_add(xordev, pdev, i,
						  cap_mask, irq);
			if (IS_ERR(chan)) {
				ret = PTR_ERR(chan);
1108 1109 1110 1111
				irq_dispose_mapping(irq);
				goto err_channel_add;
			}

1112
			xordev->channels[i] = chan;
1113 1114 1115
			i++;
		}
	} else if (pdata && pdata->channels) {
1116
		for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) {
1117
			struct mv_xor_channel_data *cd;
1118
			struct mv_xor_chan *chan;
1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132
			int irq;

			cd = &pdata->channels[i];
			if (!cd) {
				ret = -ENODEV;
				goto err_channel_add;
			}

			irq = platform_get_irq(pdev, i);
			if (irq < 0) {
				ret = irq;
				goto err_channel_add;
			}

1133 1134 1135 1136
			chan = mv_xor_channel_add(xordev, pdev, i,
						  cd->cap_mask, irq);
			if (IS_ERR(chan)) {
				ret = PTR_ERR(chan);
1137 1138
				goto err_channel_add;
			}
1139 1140

			xordev->channels[i] = chan;
1141 1142
		}
	}
1143

1144
	return 0;
1145 1146 1147

err_channel_add:
	for (i = 0; i < MV_XOR_MAX_CHANNELS; i++)
1148
		if (xordev->channels[i]) {
1149
			mv_xor_channel_remove(xordev->channels[i]);
1150 1151 1152
			if (pdev->dev.of_node)
				irq_dispose_mapping(xordev->channels[i]->irq);
		}
1153

1154 1155 1156 1157 1158
	if (!IS_ERR(xordev->clk)) {
		clk_disable_unprepare(xordev->clk);
		clk_put(xordev->clk);
	}

1159
	return ret;
1160 1161
}

1162
static int mv_xor_remove(struct platform_device *pdev)
1163
{
1164
	struct mv_xor_device *xordev = platform_get_drvdata(pdev);
1165 1166 1167
	int i;

	for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) {
1168 1169
		if (xordev->channels[i])
			mv_xor_channel_remove(xordev->channels[i]);
1170
	}
1171

1172 1173 1174
	if (!IS_ERR(xordev->clk)) {
		clk_disable_unprepare(xordev->clk);
		clk_put(xordev->clk);
1175 1176
	}

1177 1178 1179
	return 0;
}

1180
#ifdef CONFIG_OF
1181
static struct of_device_id mv_xor_dt_ids[] = {
1182 1183 1184 1185 1186 1187
       { .compatible = "marvell,orion-xor", },
       {},
};
MODULE_DEVICE_TABLE(of, mv_xor_dt_ids);
#endif

1188 1189
static struct platform_driver mv_xor_driver = {
	.probe		= mv_xor_probe,
1190
	.remove		= mv_xor_remove,
1191
	.driver		= {
1192 1193 1194
		.owner	        = THIS_MODULE,
		.name	        = MV_XOR_NAME,
		.of_match_table = of_match_ptr(mv_xor_dt_ids),
1195 1196 1197 1198 1199 1200
	},
};


static int __init mv_xor_init(void)
{
1201
	return platform_driver_register(&mv_xor_driver);
1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
}
module_init(mv_xor_init);

/* it's currently unsafe to unload this module */
#if 0
static void __exit mv_xor_exit(void)
{
	platform_driver_unregister(&mv_xor_driver);
	return;
}

module_exit(mv_xor_exit);
#endif

MODULE_AUTHOR("Saeed Bishara <saeed@marvell.com>");
MODULE_DESCRIPTION("DMA engine driver for Marvell's XOR engine");
MODULE_LICENSE("GPL");