Kconfig 8.7 KB
Newer Older
1 2 3 4

menuconfig CRYPTO_HW
	bool "Hardware crypto devices"
	default y
5 6 7 8 9
	---help---
	  Say Y here to get to see options for hardware crypto devices and
	  processors. This option alone does not add any kernel code.

	  If you say N, all options in this submenu will be skipped and disabled.
10 11

if CRYPTO_HW
L
Linus Torvalds 已提交
12 13

config CRYPTO_DEV_PADLOCK
14
	tristate "Support for VIA PadLock ACE"
15
	depends on X86 && !UML
L
Linus Torvalds 已提交
16 17 18
	help
	  Some VIA processors come with an integrated crypto engine
	  (so called VIA PadLock ACE, Advanced Cryptography Engine)
19 20
	  that provides instructions for very fast cryptographic
	  operations with supported algorithms.
L
Linus Torvalds 已提交
21 22
	  
	  The instructions are used only when the CPU supports them.
23 24
	  Otherwise software encryption is used.

L
Linus Torvalds 已提交
25
config CRYPTO_DEV_PADLOCK_AES
26
	tristate "PadLock driver for AES algorithm"
L
Linus Torvalds 已提交
27
	depends on CRYPTO_DEV_PADLOCK
28
	select CRYPTO_BLKCIPHER
29
	select CRYPTO_AES
L
Linus Torvalds 已提交
30 31 32
	help
	  Use VIA PadLock for AES algorithm.

33 34 35
	  Available in VIA C3 and newer CPUs.

	  If unsure say M. The compiled module will be
36
	  called padlock-aes.
37

38 39 40
config CRYPTO_DEV_PADLOCK_SHA
	tristate "PadLock driver for SHA1 and SHA256 algorithms"
	depends on CRYPTO_DEV_PADLOCK
41
	select CRYPTO_HASH
42 43 44 45 46 47 48 49
	select CRYPTO_SHA1
	select CRYPTO_SHA256
	help
	  Use VIA PadLock for SHA1/SHA256 algorithms.

	  Available in VIA C7 and newer processors.

	  If unsure say M. The compiled module will be
50
	  called padlock-sha.
51

52 53
config CRYPTO_DEV_GEODE
	tristate "Support for the Geode LX AES engine"
54
	depends on X86_32 && PCI
55 56 57 58
	select CRYPTO_ALGAPI
	select CRYPTO_BLKCIPHER
	help
	  Say 'Y' here to use the AMD Geode LX processor on-board AES
59
	  engine for the CryptoAPI AES algorithm.
60 61 62 63

	  To compile this driver as a module, choose M here: the module
	  will be called geode-aes.

64 65 66
config ZCRYPT
	tristate "Support for PCI-attached cryptographic adapters"
	depends on S390
67
	select HW_RANDOM
68 69 70 71 72 73 74 75
	help
	  Select this option if you want to use a PCI-attached cryptographic
	  adapter like:
	  + PCI Cryptographic Accelerator (PCICA)
	  + PCI Cryptographic Coprocessor (PCICC)
	  + PCI-X Cryptographic Coprocessor (PCIXCC)
	  + Crypto Express2 Coprocessor (CEX2C)
	  + Crypto Express2 Accelerator (CEX2A)
76 77
	  + Crypto Express3 Coprocessor (CEX3C)
	  + Crypto Express3 Accelerator (CEX3A)
78

79 80 81
config CRYPTO_SHA1_S390
	tristate "SHA1 digest algorithm"
	depends on S390
H
Herbert Xu 已提交
82
	select CRYPTO_HASH
83 84 85 86
	help
	  This is the s390 hardware accelerated implementation of the
	  SHA-1 secure hash standard (FIPS 180-1/DFIPS 180-2).

87 88
	  It is available as of z990.

89 90 91
config CRYPTO_SHA256_S390
	tristate "SHA256 digest algorithm"
	depends on S390
H
Herbert Xu 已提交
92
	select CRYPTO_HASH
93 94 95 96
	help
	  This is the s390 hardware accelerated implementation of the
	  SHA256 secure hash standard (DFIPS 180-2).

97
	  It is available as of z9.
98

99
config CRYPTO_SHA512_S390
100
	tristate "SHA384 and SHA512 digest algorithm"
101
	depends on S390
H
Herbert Xu 已提交
102
	select CRYPTO_HASH
103 104 105 106
	help
	  This is the s390 hardware accelerated implementation of the
	  SHA512 secure hash standard.

107
	  It is available as of z10.
108

109 110 111 112 113 114
config CRYPTO_DES_S390
	tristate "DES and Triple DES cipher algorithms"
	depends on S390
	select CRYPTO_ALGAPI
	select CRYPTO_BLKCIPHER
	help
115
	  This is the s390 hardware accelerated implementation of the
116 117
	  DES cipher algorithm (FIPS 46-2), and Triple DES EDE (FIPS 46-3).

118 119 120
	  As of z990 the ECB and CBC mode are hardware accelerated.
	  As of z196 the CTR mode is hardware accelerated.

121 122 123 124 125 126 127
config CRYPTO_AES_S390
	tristate "AES cipher algorithms"
	depends on S390
	select CRYPTO_ALGAPI
	select CRYPTO_BLKCIPHER
	help
	  This is the s390 hardware accelerated implementation of the
128 129 130 131 132 133
	  AES cipher algorithms (FIPS-197).

	  As of z9 the ECB and CBC modes are hardware accelerated
	  for 128 bit keys.
	  As of z10 the ECB and CBC modes are hardware accelerated
	  for all AES key sizes.
134 135
	  As of z196 the CTR mode is hardware accelerated for all AES
	  key sizes and XTS mode is hardware accelerated for 256 and
136
	  512 bit keys.
137 138 139 140 141 142 143 144 145

config S390_PRNG
	tristate "Pseudo random number generator device driver"
	depends on S390
	default "m"
	help
	  Select this option if you want to use the s390 pseudo random number
	  generator. The PRNG is part of the cryptographic processor functions
	  and uses triple-DES to generate secure random numbers like the
146 147 148 149
	  ANSI X9.17 standard. User-space programs access the
	  pseudo-random-number device through the char device /dev/prandom.

	  It is available as of z9.
150

151 152 153 154 155 156 157 158 159 160
config CRYPTO_GHASH_S390
	tristate "GHASH digest algorithm"
	depends on S390
	select CRYPTO_HASH
	help
	  This is the s390 hardware accelerated implementation of the
	  GHASH message digest algorithm for GCM (Galois/Counter Mode).

	  It is available as of z196.

161 162 163 164 165 166 167 168 169 170 171 172 173
config CRYPTO_DEV_MV_CESA
	tristate "Marvell's Cryptographic Engine"
	depends on PLAT_ORION
	select CRYPTO_ALGAPI
	select CRYPTO_AES
	select CRYPTO_BLKCIPHER2
	help
	  This driver allows you to utilize the Cryptographic Engines and
	  Security Accelerator (CESA) which can be found on the Marvell Orion
	  and Kirkwood SoCs, such as QNAP's TS-209.

	  Currently the driver supports AES in ECB and CBC mode without DMA.

174 175
config CRYPTO_DEV_NIAGARA2
       tristate "Niagara2 Stream Processing Unit driver"
176
       select CRYPTO_DES
177 178 179 180 181 182 183 184 185 186
       select CRYPTO_ALGAPI
       depends on SPARC64
       help
	  Each core of a Niagara2 processor contains a Stream
	  Processing Unit, which itself contains several cryptographic
	  sub-units.  One set provides the Modular Arithmetic Unit,
	  used for SSL offload.  The other set provides the Cipher
	  Group, which can perform encryption, decryption, hashing,
	  checksumming, and raw copies.

187 188
config CRYPTO_DEV_HIFN_795X
	tristate "Driver HIFN 795x crypto accelerator chips"
189
	select CRYPTO_DES
190
	select CRYPTO_ALGAPI
191
	select CRYPTO_BLKCIPHER
192
	select HW_RANDOM if CRYPTO_DEV_HIFN_795X_RNG
193
	depends on PCI
194
	depends on !ARCH_DMA_ADDR_T_64BIT
195 196 197
	help
	  This option allows you to have support for HIFN 795x crypto adapters.

198 199 200 201 202 203
config CRYPTO_DEV_HIFN_795X_RNG
	bool "HIFN 795x random number generator"
	depends on CRYPTO_DEV_HIFN_795X
	help
	  Select this option if you want to enable the random number generator
	  on the HIFN 795x crypto adapters.
204

205 206
source drivers/crypto/caam/Kconfig

207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222
config CRYPTO_DEV_TALITOS
	tristate "Talitos Freescale Security Engine (SEC)"
	select CRYPTO_ALGAPI
	select CRYPTO_AUTHENC
	select HW_RANDOM
	depends on FSL_SOC
	help
	  Say 'Y' here to use the Freescale Security Engine (SEC)
	  to offload cryptographic algorithm computation.

	  The Freescale SEC is present on PowerQUICC 'E' processors, such
	  as the MPC8349E and MPC8548E.

	  To compile this driver as a module, choose M here: the module
	  will be called talitos.

223 224 225 226 227
config CRYPTO_DEV_IXP4XX
	tristate "Driver for IXP4xx crypto hardware acceleration"
	depends on ARCH_IXP4XX
	select CRYPTO_DES
	select CRYPTO_ALGAPI
228
	select CRYPTO_AUTHENC
229 230 231 232
	select CRYPTO_BLKCIPHER
	help
	  Driver for the IXP4xx NPE crypto engine.

J
James Hsiao 已提交
233 234 235 236 237 238 239 240 241
config CRYPTO_DEV_PPC4XX
	tristate "Driver AMCC PPC4xx crypto accelerator"
	depends on PPC && 4xx
	select CRYPTO_HASH
	select CRYPTO_ALGAPI
	select CRYPTO_BLKCIPHER
	help
	  This option allows you to have support for AMCC crypto acceleration.

242 243 244 245 246 247 248 249 250
config CRYPTO_DEV_OMAP_SHAM
	tristate "Support for OMAP SHA1/MD5 hw accelerator"
	depends on ARCH_OMAP2 || ARCH_OMAP3
	select CRYPTO_SHA1
	select CRYPTO_MD5
	help
	  OMAP processors have SHA1/MD5 hw accelerator. Select this if you
	  want to use the OMAP module for SHA1/MD5 algorithms.

251 252 253 254 255 256 257 258
config CRYPTO_DEV_OMAP_AES
	tristate "Support for OMAP AES hw engine"
	depends on ARCH_OMAP2 || ARCH_OMAP3
	select CRYPTO_AES
	help
	  OMAP processors have AES module accelerator. Select this if you
	  want to use the OMAP module for AES algorithms.

259 260
config CRYPTO_DEV_PICOXCELL
	tristate "Support for picoXcell IPSEC and Layer2 crypto engines"
261
	depends on ARCH_PICOXCELL && HAVE_CLK
262 263 264 265 266 267 268 269 270 271 272 273 274 275
	select CRYPTO_AES
	select CRYPTO_AUTHENC
	select CRYPTO_ALGAPI
	select CRYPTO_DES
	select CRYPTO_CBC
	select CRYPTO_ECB
	select CRYPTO_SEQIV
	help
	  This option enables support for the hardware offload engines in the
	  Picochip picoXcell SoC devices. Select this for IPSEC ESP offload
	  and for 3gpp Layer 2 ciphering support.

	  Saying m here will build a module named pipcoxcell_crypto.

276 277 278 279 280 281 282 283 284 285 286
config CRYPTO_DEV_S5P
	tristate "Support for Samsung S5PV210 crypto accelerator"
	depends on ARCH_S5PV210
	select CRYPTO_AES
	select CRYPTO_ALGAPI
	select CRYPTO_BLKCIPHER
	help
	  This option allows you to have support for S5P crypto acceleration.
	  Select this to offload Samsung S5PV210 or S5PC110 from AES
	  algorithms execution.

287 288 289 290 291 292 293 294 295 296 297
config CRYPTO_DEV_TEGRA_AES
	tristate "Support for TEGRA AES hw engine"
	depends on ARCH_TEGRA
	select CRYPTO_AES
	help
	  TEGRA processors have AES module accelerator. Select this if you
	  want to use the TEGRA module for AES algorithms.

	  To compile this driver as a module, choose M here: the module
	  will be called tegra-aes.

298
endif # CRYPTO_HW