rt73usb.c 75.9 KB
Newer Older
1
/*
2
	Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
3 4 5 6 7 8 9 10 11 12 13 14 15
	<http://rt2x00.serialmonkey.com>

	This program is free software; you can redistribute it and/or modify
	it under the terms of the GNU General Public License as published by
	the Free Software Foundation; either version 2 of the License, or
	(at your option) any later version.

	This program is distributed in the hope that it will be useful,
	but WITHOUT ANY WARRANTY; without even the implied warranty of
	MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
	GNU General Public License for more details.

	You should have received a copy of the GNU General Public License
16
	along with this program; if not, see <http://www.gnu.org/licenses/>.
17 18 19 20 21 22 23 24
 */

/*
	Module: rt73usb
	Abstract: rt73usb device specific routines.
	Supported chipsets: rt2571W & rt2671.
 */

25
#include <linux/crc-itu-t.h>
26 27 28 29
#include <linux/delay.h>
#include <linux/etherdevice.h>
#include <linux/kernel.h>
#include <linux/module.h>
30
#include <linux/slab.h>
31 32 33 34 35 36
#include <linux/usb.h>

#include "rt2x00.h"
#include "rt2x00usb.h"
#include "rt73usb.h"

37 38 39
/*
 * Allow hardware encryption to be disabled.
 */
40
static bool modparam_nohwcrypt;
41 42 43
module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");

44 45 46
/*
 * Register access.
 * All access to the CSR registers will go through the methods
47
 * rt2x00usb_register_read and rt2x00usb_register_write.
48 49 50 51 52 53 54 55
 * BBP and RF register require indirect register access,
 * and use the CSR registers BBPCSR and RFCSR to achieve this.
 * These indirect registers work with busy bits,
 * and we will try maximal REGISTER_BUSY_COUNT times to access
 * the register while taking a REGISTER_BUSY_DELAY us delay
 * between each attampt. When the busy bit is still set at that time,
 * the access attempt is considered to have failed,
 * and we will print an error.
56
 * The _lock versions must be used if you already hold the csr_mutex
57
 */
58
#define WAIT_FOR_BBP(__dev, __reg) \
59
	rt2x00usb_regbusy_read((__dev), PHY_CSR3, PHY_CSR3_BUSY, (__reg))
60
#define WAIT_FOR_RF(__dev, __reg) \
61
	rt2x00usb_regbusy_read((__dev), PHY_CSR4, PHY_CSR4_BUSY, (__reg))
62

A
Adam Baker 已提交
63
static void rt73usb_bbp_write(struct rt2x00_dev *rt2x00dev,
64 65 66 67
			      const unsigned int word, const u8 value)
{
	u32 reg;

68
	mutex_lock(&rt2x00dev->csr_mutex);
69

70
	/*
71 72
	 * Wait until the BBP becomes available, afterwards we
	 * can safely write the new data into the register.
73
	 */
74 75 76 77 78 79 80
	if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
		reg = 0;
		rt2x00_set_field32(&reg, PHY_CSR3_VALUE, value);
		rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
		rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
		rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 0);

81
		rt2x00usb_register_write_lock(rt2x00dev, PHY_CSR3, reg);
82
	}
83

84
	mutex_unlock(&rt2x00dev->csr_mutex);
85 86
}

A
Adam Baker 已提交
87
static void rt73usb_bbp_read(struct rt2x00_dev *rt2x00dev,
88 89 90 91
			     const unsigned int word, u8 *value)
{
	u32 reg;

92
	mutex_lock(&rt2x00dev->csr_mutex);
93

94
	/*
95 96 97 98 99 100
	 * Wait until the BBP becomes available, afterwards we
	 * can safely write the read request into the register.
	 * After the data has been written, we wait until hardware
	 * returns the correct value, if at any time the register
	 * doesn't become available in time, reg will be 0xffffffff
	 * which means we return 0xff to the caller.
101
	 */
102 103 104 105 106
	if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
		reg = 0;
		rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
		rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
		rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 1);
107

108
		rt2x00usb_register_write_lock(rt2x00dev, PHY_CSR3, reg);
109

110 111
		WAIT_FOR_BBP(rt2x00dev, &reg);
	}
112 113

	*value = rt2x00_get_field32(reg, PHY_CSR3_VALUE);
114

115
	mutex_unlock(&rt2x00dev->csr_mutex);
116 117
}

A
Adam Baker 已提交
118
static void rt73usb_rf_write(struct rt2x00_dev *rt2x00dev,
119 120 121 122
			     const unsigned int word, const u32 value)
{
	u32 reg;

123
	mutex_lock(&rt2x00dev->csr_mutex);
124

125
	/*
126 127
	 * Wait until the RF becomes available, afterwards we
	 * can safely write the new data into the register.
128
	 */
129 130 131 132 133 134 135 136
	if (WAIT_FOR_RF(rt2x00dev, &reg)) {
		reg = 0;
		rt2x00_set_field32(&reg, PHY_CSR4_VALUE, value);
		/*
		 * RF5225 and RF2527 contain 21 bits per RF register value,
		 * all others contain 20 bits.
		 */
		rt2x00_set_field32(&reg, PHY_CSR4_NUMBER_OF_BITS,
137 138
				   20 + (rt2x00_rf(rt2x00dev, RF5225) ||
					 rt2x00_rf(rt2x00dev, RF2527)));
139 140 141
		rt2x00_set_field32(&reg, PHY_CSR4_IF_SELECT, 0);
		rt2x00_set_field32(&reg, PHY_CSR4_BUSY, 1);

142
		rt2x00usb_register_write_lock(rt2x00dev, PHY_CSR4, reg);
143 144
		rt2x00_rf_write(rt2x00dev, word, value);
	}
145 146

	mutex_unlock(&rt2x00dev->csr_mutex);
147 148 149 150 151 152
}

#ifdef CONFIG_RT2X00_LIB_DEBUGFS
static const struct rt2x00debug rt73usb_rt2x00debug = {
	.owner	= THIS_MODULE,
	.csr	= {
153 154
		.read		= rt2x00usb_register_read,
		.write		= rt2x00usb_register_write,
155 156
		.flags		= RT2X00DEBUGFS_OFFSET,
		.word_base	= CSR_REG_BASE,
157 158 159 160 161 162
		.word_size	= sizeof(u32),
		.word_count	= CSR_REG_SIZE / sizeof(u32),
	},
	.eeprom	= {
		.read		= rt2x00_eeprom_read,
		.write		= rt2x00_eeprom_write,
163
		.word_base	= EEPROM_BASE,
164 165 166 167 168 169
		.word_size	= sizeof(u16),
		.word_count	= EEPROM_SIZE / sizeof(u16),
	},
	.bbp	= {
		.read		= rt73usb_bbp_read,
		.write		= rt73usb_bbp_write,
170
		.word_base	= BBP_BASE,
171 172 173 174 175 176
		.word_size	= sizeof(u8),
		.word_count	= BBP_SIZE / sizeof(u8),
	},
	.rf	= {
		.read		= rt2x00_rf_read,
		.write		= rt73usb_rf_write,
177
		.word_base	= RF_BASE,
178 179 180 181 182 183
		.word_size	= sizeof(u32),
		.word_count	= RF_SIZE / sizeof(u32),
	},
};
#endif /* CONFIG_RT2X00_LIB_DEBUGFS */

184 185 186 187 188
static int rt73usb_rfkill_poll(struct rt2x00_dev *rt2x00dev)
{
	u32 reg;

	rt2x00usb_register_read(rt2x00dev, MAC_CSR13, &reg);
189
	return rt2x00_get_field32(reg, MAC_CSR13_VAL7);
190 191
}

192
#ifdef CONFIG_RT2X00_LIB_LEDS
193
static void rt73usb_brightness_set(struct led_classdev *led_cdev,
194 195 196 197 198 199 200 201 202 203 204 205 206 207
				   enum led_brightness brightness)
{
	struct rt2x00_led *led =
	   container_of(led_cdev, struct rt2x00_led, led_dev);
	unsigned int enabled = brightness != LED_OFF;
	unsigned int a_mode =
	    (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
	unsigned int bg_mode =
	    (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);

	if (led->type == LED_TYPE_RADIO) {
		rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
				   MCU_LEDCS_RADIO_STATUS, enabled);

208 209 210
		rt2x00usb_vendor_request_sw(led->rt2x00dev, USB_LED_CONTROL,
					    0, led->rt2x00dev->led_mcu_reg,
					    REGISTER_TIMEOUT);
211 212 213 214 215 216
	} else if (led->type == LED_TYPE_ASSOC) {
		rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
				   MCU_LEDCS_LINK_BG_STATUS, bg_mode);
		rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
				   MCU_LEDCS_LINK_A_STATUS, a_mode);

217 218 219
		rt2x00usb_vendor_request_sw(led->rt2x00dev, USB_LED_CONTROL,
					    0, led->rt2x00dev->led_mcu_reg,
					    REGISTER_TIMEOUT);
220 221 222 223 224 225
	} else if (led->type == LED_TYPE_QUALITY) {
		/*
		 * The brightness is divided into 6 levels (0 - 5),
		 * this means we need to convert the brightness
		 * argument into the matching level within that range.
		 */
226 227 228 229
		rt2x00usb_vendor_request_sw(led->rt2x00dev, USB_LED_CONTROL,
					    brightness / (LED_FULL / 6),
					    led->rt2x00dev->led_mcu_reg,
					    REGISTER_TIMEOUT);
230 231
	}
}
232 233 234 235 236 237 238 239 240

static int rt73usb_blink_set(struct led_classdev *led_cdev,
			     unsigned long *delay_on,
			     unsigned long *delay_off)
{
	struct rt2x00_led *led =
	    container_of(led_cdev, struct rt2x00_led, led_dev);
	u32 reg;

241
	rt2x00usb_register_read(led->rt2x00dev, MAC_CSR14, &reg);
242 243
	rt2x00_set_field32(&reg, MAC_CSR14_ON_PERIOD, *delay_on);
	rt2x00_set_field32(&reg, MAC_CSR14_OFF_PERIOD, *delay_off);
244
	rt2x00usb_register_write(led->rt2x00dev, MAC_CSR14, reg);
245 246 247

	return 0;
}
248 249 250 251 252 253 254 255 256 257 258

static void rt73usb_init_led(struct rt2x00_dev *rt2x00dev,
			     struct rt2x00_led *led,
			     enum led_type type)
{
	led->rt2x00dev = rt2x00dev;
	led->type = type;
	led->led_dev.brightness_set = rt73usb_brightness_set;
	led->led_dev.blink_set = rt73usb_blink_set;
	led->flags = LED_INITIALIZED;
}
259
#endif /* CONFIG_RT2X00_LIB_LEDS */
260

261 262 263
/*
 * Configuration handlers.
 */
264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285
static int rt73usb_config_shared_key(struct rt2x00_dev *rt2x00dev,
				     struct rt2x00lib_crypto *crypto,
				     struct ieee80211_key_conf *key)
{
	struct hw_key_entry key_entry;
	struct rt2x00_field32 field;
	u32 mask;
	u32 reg;

	if (crypto->cmd == SET_KEY) {
		/*
		 * rt2x00lib can't determine the correct free
		 * key_idx for shared keys. We have 1 register
		 * with key valid bits. The goal is simple, read
		 * the register, if that is full we have no slots
		 * left.
		 * Note that each BSS is allowed to have up to 4
		 * shared keys, so put a mask over the allowed
		 * entries.
		 */
		mask = (0xf << crypto->bssidx);

286
		rt2x00usb_register_read(rt2x00dev, SEC_CSR0, &reg);
287 288 289 290 291
		reg &= mask;

		if (reg && reg == mask)
			return -ENOSPC;

292
		key->hw_key_idx += reg ? ffz(reg) : 0;
293 294 295 296 297 298 299 300 301 302 303 304

		/*
		 * Upload key to hardware
		 */
		memcpy(key_entry.key, crypto->key,
		       sizeof(key_entry.key));
		memcpy(key_entry.tx_mic, crypto->tx_mic,
		       sizeof(key_entry.tx_mic));
		memcpy(key_entry.rx_mic, crypto->rx_mic,
		       sizeof(key_entry.rx_mic));

		reg = SHARED_KEY_ENTRY(key->hw_key_idx);
305 306
		rt2x00usb_register_multiwrite(rt2x00dev, reg,
					      &key_entry, sizeof(key_entry));
307 308 309 310 311 312 313 314 315 316 317 318

		/*
		 * The cipher types are stored over 2 registers.
		 * bssidx 0 and 1 keys are stored in SEC_CSR1 and
		 * bssidx 1 and 2 keys are stored in SEC_CSR5.
		 * Using the correct defines correctly will cause overhead,
		 * so just calculate the correct offset.
		 */
		if (key->hw_key_idx < 8) {
			field.bit_offset = (3 * key->hw_key_idx);
			field.bit_mask = 0x7 << field.bit_offset;

319
			rt2x00usb_register_read(rt2x00dev, SEC_CSR1, &reg);
320
			rt2x00_set_field32(&reg, field, crypto->cipher);
321
			rt2x00usb_register_write(rt2x00dev, SEC_CSR1, reg);
322 323 324 325
		} else {
			field.bit_offset = (3 * (key->hw_key_idx - 8));
			field.bit_mask = 0x7 << field.bit_offset;

326
			rt2x00usb_register_read(rt2x00dev, SEC_CSR5, &reg);
327
			rt2x00_set_field32(&reg, field, crypto->cipher);
328
			rt2x00usb_register_write(rt2x00dev, SEC_CSR5, reg);
329 330 331 332 333 334
		}

		/*
		 * The driver does not support the IV/EIV generation
		 * in hardware. However it doesn't support the IV/EIV
		 * inside the ieee80211 frame either, but requires it
D
Daniel Mack 已提交
335
		 * to be provided separately for the descriptor.
336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
		 * rt2x00lib will cut the IV/EIV data out of all frames
		 * given to us by mac80211, but we must tell mac80211
		 * to generate the IV/EIV data.
		 */
		key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
	}

	/*
	 * SEC_CSR0 contains only single-bit fields to indicate
	 * a particular key is valid. Because using the FIELD32()
	 * defines directly will cause a lot of overhead we use
	 * a calculation to determine the correct bit directly.
	 */
	mask = 1 << key->hw_key_idx;

351
	rt2x00usb_register_read(rt2x00dev, SEC_CSR0, &reg);
352 353 354 355
	if (crypto->cmd == SET_KEY)
		reg |= mask;
	else if (crypto->cmd == DISABLE_KEY)
		reg &= ~mask;
356
	rt2x00usb_register_write(rt2x00dev, SEC_CSR0, reg);
357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379

	return 0;
}

static int rt73usb_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
				       struct rt2x00lib_crypto *crypto,
				       struct ieee80211_key_conf *key)
{
	struct hw_pairwise_ta_entry addr_entry;
	struct hw_key_entry key_entry;
	u32 mask;
	u32 reg;

	if (crypto->cmd == SET_KEY) {
		/*
		 * rt2x00lib can't determine the correct free
		 * key_idx for pairwise keys. We have 2 registers
		 * with key valid bits. The goal is simple, read
		 * the first register, if that is full move to
		 * the next register.
		 * When both registers are full, we drop the key,
		 * otherwise we use the first invalid entry.
		 */
380
		rt2x00usb_register_read(rt2x00dev, SEC_CSR2, &reg);
381 382
		if (reg && reg == ~0) {
			key->hw_key_idx = 32;
383
			rt2x00usb_register_read(rt2x00dev, SEC_CSR3, &reg);
384 385 386 387
			if (reg && reg == ~0)
				return -ENOSPC;
		}

388
		key->hw_key_idx += reg ? ffz(reg) : 0;
389 390 391 392 393 394 395 396 397 398 399 400

		/*
		 * Upload key to hardware
		 */
		memcpy(key_entry.key, crypto->key,
		       sizeof(key_entry.key));
		memcpy(key_entry.tx_mic, crypto->tx_mic,
		       sizeof(key_entry.tx_mic));
		memcpy(key_entry.rx_mic, crypto->rx_mic,
		       sizeof(key_entry.rx_mic));

		reg = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
401 402
		rt2x00usb_register_multiwrite(rt2x00dev, reg,
					      &key_entry, sizeof(key_entry));
403 404 405 406 407 408 409 410 411

		/*
		 * Send the address and cipher type to the hardware register.
		 */
		memset(&addr_entry, 0, sizeof(addr_entry));
		memcpy(&addr_entry, crypto->address, ETH_ALEN);
		addr_entry.cipher = crypto->cipher;

		reg = PAIRWISE_TA_ENTRY(key->hw_key_idx);
412
		rt2x00usb_register_multiwrite(rt2x00dev, reg,
413 414 415 416 417 418 419
					    &addr_entry, sizeof(addr_entry));

		/*
		 * Enable pairwise lookup table for given BSS idx,
		 * without this received frames will not be decrypted
		 * by the hardware.
		 */
420
		rt2x00usb_register_read(rt2x00dev, SEC_CSR4, &reg);
421
		reg |= (1 << crypto->bssidx);
422
		rt2x00usb_register_write(rt2x00dev, SEC_CSR4, reg);
423 424 425 426 427

		/*
		 * The driver does not support the IV/EIV generation
		 * in hardware. However it doesn't support the IV/EIV
		 * inside the ieee80211 frame either, but requires it
D
Daniel Mack 已提交
428
		 * to be provided separately for the descriptor.
429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444
		 * rt2x00lib will cut the IV/EIV data out of all frames
		 * given to us by mac80211, but we must tell mac80211
		 * to generate the IV/EIV data.
		 */
		key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
	}

	/*
	 * SEC_CSR2 and SEC_CSR3 contain only single-bit fields to indicate
	 * a particular key is valid. Because using the FIELD32()
	 * defines directly will cause a lot of overhead we use
	 * a calculation to determine the correct bit directly.
	 */
	if (key->hw_key_idx < 32) {
		mask = 1 << key->hw_key_idx;

445
		rt2x00usb_register_read(rt2x00dev, SEC_CSR2, &reg);
446 447 448 449
		if (crypto->cmd == SET_KEY)
			reg |= mask;
		else if (crypto->cmd == DISABLE_KEY)
			reg &= ~mask;
450
		rt2x00usb_register_write(rt2x00dev, SEC_CSR2, reg);
451 452 453
	} else {
		mask = 1 << (key->hw_key_idx - 32);

454
		rt2x00usb_register_read(rt2x00dev, SEC_CSR3, &reg);
455 456 457 458
		if (crypto->cmd == SET_KEY)
			reg |= mask;
		else if (crypto->cmd == DISABLE_KEY)
			reg &= ~mask;
459
		rt2x00usb_register_write(rt2x00dev, SEC_CSR3, reg);
460 461 462 463 464
	}

	return 0;
}

I
Ivo van Doorn 已提交
465 466 467 468 469 470 471 472 473 474 475
static void rt73usb_config_filter(struct rt2x00_dev *rt2x00dev,
				  const unsigned int filter_flags)
{
	u32 reg;

	/*
	 * Start configuration steps.
	 * Note that the version error will always be dropped
	 * and broadcast frames will always be accepted since
	 * there is no filter for it at this time.
	 */
476
	rt2x00usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
I
Ivo van Doorn 已提交
477 478 479 480 481
	rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CRC,
			   !(filter_flags & FIF_FCSFAIL));
	rt2x00_set_field32(&reg, TXRX_CSR0_DROP_PHYSICAL,
			   !(filter_flags & FIF_PLCPFAIL));
	rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CONTROL,
482
			   !(filter_flags & (FIF_CONTROL | FIF_PSPOLL)));
483
	rt2x00_set_field32(&reg, TXRX_CSR0_DROP_NOT_TO_ME, 1);
I
Ivo van Doorn 已提交
484
	rt2x00_set_field32(&reg, TXRX_CSR0_DROP_TO_DS,
485
			   !rt2x00dev->intf_ap_count);
I
Ivo van Doorn 已提交
486 487 488 489 490 491
	rt2x00_set_field32(&reg, TXRX_CSR0_DROP_VERSION_ERROR, 1);
	rt2x00_set_field32(&reg, TXRX_CSR0_DROP_MULTICAST,
			   !(filter_flags & FIF_ALLMULTI));
	rt2x00_set_field32(&reg, TXRX_CSR0_DROP_BROADCAST, 0);
	rt2x00_set_field32(&reg, TXRX_CSR0_DROP_ACK_CTS,
			   !(filter_flags & FIF_CONTROL));
492
	rt2x00usb_register_write(rt2x00dev, TXRX_CSR0, reg);
I
Ivo van Doorn 已提交
493 494
}

495 496 497 498
static void rt73usb_config_intf(struct rt2x00_dev *rt2x00dev,
				struct rt2x00_intf *intf,
				struct rt2x00intf_conf *conf,
				const unsigned int flags)
499
{
500
	u32 reg;
501

502 503 504 505
	if (flags & CONFIG_UPDATE_TYPE) {
		/*
		 * Enable synchronisation.
		 */
506
		rt2x00usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
507
		rt2x00_set_field32(&reg, TXRX_CSR9_TSF_SYNC, conf->sync);
508
		rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, reg);
509
	}
510

511 512 513 514
	if (flags & CONFIG_UPDATE_MAC) {
		reg = le32_to_cpu(conf->mac[1]);
		rt2x00_set_field32(&reg, MAC_CSR3_UNICAST_TO_ME_MASK, 0xff);
		conf->mac[1] = cpu_to_le32(reg);
515

516
		rt2x00usb_register_multiwrite(rt2x00dev, MAC_CSR2,
517 518
					    conf->mac, sizeof(conf->mac));
	}
519

520 521 522 523
	if (flags & CONFIG_UPDATE_BSSID) {
		reg = le32_to_cpu(conf->bssid[1]);
		rt2x00_set_field32(&reg, MAC_CSR5_BSS_ID_MASK, 3);
		conf->bssid[1] = cpu_to_le32(reg);
524

525
		rt2x00usb_register_multiwrite(rt2x00dev, MAC_CSR4,
526 527
					    conf->bssid, sizeof(conf->bssid));
	}
528 529
}

I
Ivo van Doorn 已提交
530
static void rt73usb_config_erp(struct rt2x00_dev *rt2x00dev,
531 532
			       struct rt2x00lib_erp *erp,
			       u32 changed)
533 534 535
{
	u32 reg;

536
	rt2x00usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
537
	rt2x00_set_field32(&reg, TXRX_CSR0_RX_ACK_TIMEOUT, 0x32);
538
	rt2x00_set_field32(&reg, TXRX_CSR0_TSF_OFFSET, IEEE80211_HEADER);
539
	rt2x00usb_register_write(rt2x00dev, TXRX_CSR0, reg);
540

541 542 543 544 545 546 547
	if (changed & BSS_CHANGED_ERP_PREAMBLE) {
		rt2x00usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
		rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_ENABLE, 1);
		rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_PREAMBLE,
				   !!erp->short_preamble);
		rt2x00usb_register_write(rt2x00dev, TXRX_CSR4, reg);
	}
548

549 550 551
	if (changed & BSS_CHANGED_BASIC_RATES)
		rt2x00usb_register_write(rt2x00dev, TXRX_CSR5,
					 erp->basic_rates);
552

553 554 555 556 557 558
	if (changed & BSS_CHANGED_BEACON_INT) {
		rt2x00usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
		rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_INTERVAL,
				   erp->beacon_int * 16);
		rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, reg);
	}
559

560 561 562 563
	if (changed & BSS_CHANGED_ERP_SLOT) {
		rt2x00usb_register_read(rt2x00dev, MAC_CSR9, &reg);
		rt2x00_set_field32(&reg, MAC_CSR9_SLOT_TIME, erp->slot_time);
		rt2x00usb_register_write(rt2x00dev, MAC_CSR9, reg);
564

565 566 567 568 569 570
		rt2x00usb_register_read(rt2x00dev, MAC_CSR8, &reg);
		rt2x00_set_field32(&reg, MAC_CSR8_SIFS, erp->sifs);
		rt2x00_set_field32(&reg, MAC_CSR8_SIFS_AFTER_RX_OFDM, 3);
		rt2x00_set_field32(&reg, MAC_CSR8_EIFS, erp->eifs);
		rt2x00usb_register_write(rt2x00dev, MAC_CSR8, reg);
	}
571 572 573
}

static void rt73usb_config_antenna_5x(struct rt2x00_dev *rt2x00dev,
574
				      struct antenna_setup *ant)
575 576 577 578
{
	u8 r3;
	u8 r4;
	u8 r77;
579
	u8 temp;
580 581 582 583 584 585 586

	rt73usb_bbp_read(rt2x00dev, 3, &r3);
	rt73usb_bbp_read(rt2x00dev, 4, &r4);
	rt73usb_bbp_read(rt2x00dev, 77, &r77);

	rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, 0);

587 588 589
	/*
	 * Configure the RX antenna.
	 */
590
	switch (ant->rx) {
591
	case ANTENNA_HW_DIVERSITY:
592
		rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
593 594
		temp = !rt2x00_has_cap_frame_type(rt2x00dev) &&
		       (rt2x00dev->curr_band != IEEE80211_BAND_5GHZ);
595
		rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, temp);
596 597
		break;
	case ANTENNA_A:
598
		rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
599
		rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
600
		if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ)
601 602 603
			rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
		else
			rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
604 605
		break;
	case ANTENNA_B:
606
	default:
607
		rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
608
		rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
609
		if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ)
610 611 612
			rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
		else
			rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
613 614 615 616 617 618 619 620 621
		break;
	}

	rt73usb_bbp_write(rt2x00dev, 77, r77);
	rt73usb_bbp_write(rt2x00dev, 3, r3);
	rt73usb_bbp_write(rt2x00dev, 4, r4);
}

static void rt73usb_config_antenna_2x(struct rt2x00_dev *rt2x00dev,
622
				      struct antenna_setup *ant)
623 624 625 626 627 628 629 630 631 632 633
{
	u8 r3;
	u8 r4;
	u8 r77;

	rt73usb_bbp_read(rt2x00dev, 3, &r3);
	rt73usb_bbp_read(rt2x00dev, 4, &r4);
	rt73usb_bbp_read(rt2x00dev, 77, &r77);

	rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, 0);
	rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END,
634
			  !rt2x00_has_cap_frame_type(rt2x00dev));
635

636 637 638
	/*
	 * Configure the RX antenna.
	 */
639
	switch (ant->rx) {
640
	case ANTENNA_HW_DIVERSITY:
641
		rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
642 643
		break;
	case ANTENNA_A:
644 645
		rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
		rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
646 647
		break;
	case ANTENNA_B:
648
	default:
649 650
		rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
		rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689
		break;
	}

	rt73usb_bbp_write(rt2x00dev, 77, r77);
	rt73usb_bbp_write(rt2x00dev, 3, r3);
	rt73usb_bbp_write(rt2x00dev, 4, r4);
}

struct antenna_sel {
	u8 word;
	/*
	 * value[0] -> non-LNA
	 * value[1] -> LNA
	 */
	u8 value[2];
};

static const struct antenna_sel antenna_sel_a[] = {
	{ 96,  { 0x58, 0x78 } },
	{ 104, { 0x38, 0x48 } },
	{ 75,  { 0xfe, 0x80 } },
	{ 86,  { 0xfe, 0x80 } },
	{ 88,  { 0xfe, 0x80 } },
	{ 35,  { 0x60, 0x60 } },
	{ 97,  { 0x58, 0x58 } },
	{ 98,  { 0x58, 0x58 } },
};

static const struct antenna_sel antenna_sel_bg[] = {
	{ 96,  { 0x48, 0x68 } },
	{ 104, { 0x2c, 0x3c } },
	{ 75,  { 0xfe, 0x80 } },
	{ 86,  { 0xfe, 0x80 } },
	{ 88,  { 0xfe, 0x80 } },
	{ 35,  { 0x50, 0x50 } },
	{ 97,  { 0x48, 0x48 } },
	{ 98,  { 0x48, 0x48 } },
};

690 691
static void rt73usb_config_ant(struct rt2x00_dev *rt2x00dev,
			       struct antenna_setup *ant)
692 693 694 695 696 697
{
	const struct antenna_sel *sel;
	unsigned int lna;
	unsigned int i;
	u32 reg;

698 699 700 701 702 703 704
	/*
	 * We should never come here because rt2x00lib is supposed
	 * to catch this and send us the correct antenna explicitely.
	 */
	BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
	       ant->tx == ANTENNA_SW_DIVERSITY);

705
	if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
706
		sel = antenna_sel_a;
707
		lna = rt2x00_has_cap_external_lna_a(rt2x00dev);
708 709
	} else {
		sel = antenna_sel_bg;
710
		lna = rt2x00_has_cap_external_lna_bg(rt2x00dev);
711 712
	}

713 714 715
	for (i = 0; i < ARRAY_SIZE(antenna_sel_a); i++)
		rt73usb_bbp_write(rt2x00dev, sel[i].word, sel[i].value[lna]);

716
	rt2x00usb_register_read(rt2x00dev, PHY_CSR0, &reg);
717

718
	rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_BG,
719
			   (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ));
720
	rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_A,
721
			   (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ));
722

723
	rt2x00usb_register_write(rt2x00dev, PHY_CSR0, reg);
724

725
	if (rt2x00_rf(rt2x00dev, RF5226) || rt2x00_rf(rt2x00dev, RF5225))
726
		rt73usb_config_antenna_5x(rt2x00dev, ant);
727
	else if (rt2x00_rf(rt2x00dev, RF2528) || rt2x00_rf(rt2x00dev, RF2527))
728
		rt73usb_config_antenna_2x(rt2x00dev, ant);
729 730
}

731
static void rt73usb_config_lna_gain(struct rt2x00_dev *rt2x00dev,
732
				    struct rt2x00lib_conf *libconf)
733 734 735 736
{
	u16 eeprom;
	short lna_gain = 0;

737
	if (libconf->conf->chandef.chan->band == IEEE80211_BAND_2GHZ) {
738
		if (rt2x00_has_cap_external_lna_bg(rt2x00dev))
739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760
			lna_gain += 14;

		rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &eeprom);
		lna_gain -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_BG_1);
	} else {
		rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &eeprom);
		lna_gain -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_A_1);
	}

	rt2x00dev->lna_gain = lna_gain;
}

static void rt73usb_config_channel(struct rt2x00_dev *rt2x00dev,
				   struct rf_channel *rf, const int txpower)
{
	u8 r3;
	u8 r94;
	u8 smart;

	rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
	rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);

761
	smart = !(rt2x00_rf(rt2x00dev, RF5225) || rt2x00_rf(rt2x00dev, RF2527));
762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806

	rt73usb_bbp_read(rt2x00dev, 3, &r3);
	rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, smart);
	rt73usb_bbp_write(rt2x00dev, 3, r3);

	r94 = 6;
	if (txpower > MAX_TXPOWER && txpower <= (MAX_TXPOWER + r94))
		r94 += txpower - MAX_TXPOWER;
	else if (txpower < MIN_TXPOWER && txpower >= (MIN_TXPOWER - r94))
		r94 += txpower;
	rt73usb_bbp_write(rt2x00dev, 94, r94);

	rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
	rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
	rt73usb_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
	rt73usb_rf_write(rt2x00dev, 4, rf->rf4);

	rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
	rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
	rt73usb_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
	rt73usb_rf_write(rt2x00dev, 4, rf->rf4);

	rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
	rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
	rt73usb_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
	rt73usb_rf_write(rt2x00dev, 4, rf->rf4);

	udelay(10);
}

static void rt73usb_config_txpower(struct rt2x00_dev *rt2x00dev,
				   const int txpower)
{
	struct rf_channel rf;

	rt2x00_rf_read(rt2x00dev, 1, &rf.rf1);
	rt2x00_rf_read(rt2x00dev, 2, &rf.rf2);
	rt2x00_rf_read(rt2x00dev, 3, &rf.rf3);
	rt2x00_rf_read(rt2x00dev, 4, &rf.rf4);

	rt73usb_config_channel(rt2x00dev, &rf, txpower);
}

static void rt73usb_config_retry_limit(struct rt2x00_dev *rt2x00dev,
				       struct rt2x00lib_conf *libconf)
807 808 809
{
	u32 reg;

810
	rt2x00usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
811 812 813
	rt2x00_set_field32(&reg, TXRX_CSR4_OFDM_TX_RATE_DOWN, 1);
	rt2x00_set_field32(&reg, TXRX_CSR4_OFDM_TX_RATE_STEP, 0);
	rt2x00_set_field32(&reg, TXRX_CSR4_OFDM_TX_FALLBACK_CCK, 0);
814 815 816 817
	rt2x00_set_field32(&reg, TXRX_CSR4_LONG_RETRY_LIMIT,
			   libconf->conf->long_frame_max_tx_count);
	rt2x00_set_field32(&reg, TXRX_CSR4_SHORT_RETRY_LIMIT,
			   libconf->conf->short_frame_max_tx_count);
818
	rt2x00usb_register_write(rt2x00dev, TXRX_CSR4, reg);
819
}
820

I
Ivo van Doorn 已提交
821 822 823 824 825 826 827 828 829 830 831
static void rt73usb_config_ps(struct rt2x00_dev *rt2x00dev,
				struct rt2x00lib_conf *libconf)
{
	enum dev_state state =
	    (libconf->conf->flags & IEEE80211_CONF_PS) ?
		STATE_SLEEP : STATE_AWAKE;
	u32 reg;

	if (state == STATE_SLEEP) {
		rt2x00usb_register_read(rt2x00dev, MAC_CSR11, &reg);
		rt2x00_set_field32(&reg, MAC_CSR11_DELAY_AFTER_TBCN,
832
				   rt2x00dev->beacon_int - 10);
I
Ivo van Doorn 已提交
833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852
		rt2x00_set_field32(&reg, MAC_CSR11_TBCN_BEFORE_WAKEUP,
				   libconf->conf->listen_interval - 1);
		rt2x00_set_field32(&reg, MAC_CSR11_WAKEUP_LATENCY, 5);

		/* We must first disable autowake before it can be enabled */
		rt2x00_set_field32(&reg, MAC_CSR11_AUTOWAKE, 0);
		rt2x00usb_register_write(rt2x00dev, MAC_CSR11, reg);

		rt2x00_set_field32(&reg, MAC_CSR11_AUTOWAKE, 1);
		rt2x00usb_register_write(rt2x00dev, MAC_CSR11, reg);

		rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE, 0,
					    USB_MODE_SLEEP, REGISTER_TIMEOUT);
	} else {
		rt2x00usb_register_read(rt2x00dev, MAC_CSR11, &reg);
		rt2x00_set_field32(&reg, MAC_CSR11_DELAY_AFTER_TBCN, 0);
		rt2x00_set_field32(&reg, MAC_CSR11_TBCN_BEFORE_WAKEUP, 0);
		rt2x00_set_field32(&reg, MAC_CSR11_AUTOWAKE, 0);
		rt2x00_set_field32(&reg, MAC_CSR11_WAKEUP_LATENCY, 0);
		rt2x00usb_register_write(rt2x00dev, MAC_CSR11, reg);
853 854 855

		rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE, 0,
					    USB_MODE_WAKEUP, REGISTER_TIMEOUT);
I
Ivo van Doorn 已提交
856 857 858
	}
}

859
static void rt73usb_config(struct rt2x00_dev *rt2x00dev,
860 861
			   struct rt2x00lib_conf *libconf,
			   const unsigned int flags)
862
{
863 864 865
	/* Always recalculate LNA gain before changing configuration */
	rt73usb_config_lna_gain(rt2x00dev, libconf);

866
	if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
867 868
		rt73usb_config_channel(rt2x00dev, &libconf->rf,
				       libconf->conf->power_level);
869 870
	if ((flags & IEEE80211_CONF_CHANGE_POWER) &&
	    !(flags & IEEE80211_CONF_CHANGE_CHANNEL))
871
		rt73usb_config_txpower(rt2x00dev, libconf->conf->power_level);
872 873
	if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
		rt73usb_config_retry_limit(rt2x00dev, libconf);
I
Ivo van Doorn 已提交
874 875
	if (flags & IEEE80211_CONF_CHANGE_PS)
		rt73usb_config_ps(rt2x00dev, libconf);
876 877 878 879 880
}

/*
 * Link tuning
 */
881 882
static void rt73usb_link_stats(struct rt2x00_dev *rt2x00dev,
			       struct link_qual *qual)
883 884 885 886 887 888
{
	u32 reg;

	/*
	 * Update FCS error count from register.
	 */
889
	rt2x00usb_register_read(rt2x00dev, STA_CSR0, &reg);
890
	qual->rx_failed = rt2x00_get_field32(reg, STA_CSR0_FCS_ERROR);
891 892 893 894

	/*
	 * Update False CCA count from register.
	 */
895
	rt2x00usb_register_read(rt2x00dev, STA_CSR1, &reg);
896
	qual->false_cca = rt2x00_get_field32(reg, STA_CSR1_FALSE_CCA_ERROR);
897 898
}

899 900
static inline void rt73usb_set_vgc(struct rt2x00_dev *rt2x00dev,
				   struct link_qual *qual, u8 vgc_level)
901
{
902
	if (qual->vgc_level != vgc_level) {
903
		rt73usb_bbp_write(rt2x00dev, 17, vgc_level);
904 905
		qual->vgc_level = vgc_level;
		qual->vgc_level_reg = vgc_level;
906 907 908
	}
}

909 910
static void rt73usb_reset_tuner(struct rt2x00_dev *rt2x00dev,
				struct link_qual *qual)
911
{
912
	rt73usb_set_vgc(rt2x00dev, qual, 0x20);
913 914
}

915 916
static void rt73usb_link_tuner(struct rt2x00_dev *rt2x00dev,
			       struct link_qual *qual, const u32 count)
917 918 919 920 921 922 923
{
	u8 up_bound;
	u8 low_bound;

	/*
	 * Determine r17 bounds.
	 */
924
	if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
925 926 927
		low_bound = 0x28;
		up_bound = 0x48;

928
		if (rt2x00_has_cap_external_lna_a(rt2x00dev)) {
929 930 931 932
			low_bound += 0x10;
			up_bound += 0x10;
		}
	} else {
933
		if (qual->rssi > -82) {
934 935
			low_bound = 0x1c;
			up_bound = 0x40;
936
		} else if (qual->rssi > -84) {
937 938 939 940 941 942 943
			low_bound = 0x1c;
			up_bound = 0x20;
		} else {
			low_bound = 0x1c;
			up_bound = 0x1c;
		}

944
		if (rt2x00_has_cap_external_lna_bg(rt2x00dev)) {
945 946 947 948 949
			low_bound += 0x14;
			up_bound += 0x10;
		}
	}

950 951 952 953 954 955 956
	/*
	 * If we are not associated, we should go straight to the
	 * dynamic CCA tuning.
	 */
	if (!rt2x00dev->intf_associated)
		goto dynamic_cca_tune;

957 958 959
	/*
	 * Special big-R17 for very short distance
	 */
960 961
	if (qual->rssi > -35) {
		rt73usb_set_vgc(rt2x00dev, qual, 0x60);
962 963 964 965 966 967
		return;
	}

	/*
	 * Special big-R17 for short distance
	 */
968 969
	if (qual->rssi >= -58) {
		rt73usb_set_vgc(rt2x00dev, qual, up_bound);
970 971 972 973 974 975
		return;
	}

	/*
	 * Special big-R17 for middle-short distance
	 */
976 977
	if (qual->rssi >= -66) {
		rt73usb_set_vgc(rt2x00dev, qual, low_bound + 0x10);
978 979 980 981 982 983
		return;
	}

	/*
	 * Special mid-R17 for middle distance
	 */
984 985
	if (qual->rssi >= -74) {
		rt73usb_set_vgc(rt2x00dev, qual, low_bound + 0x08);
986 987 988 989 990 991 992
		return;
	}

	/*
	 * Special case: Change up_bound based on the rssi.
	 * Lower up_bound when rssi is weaker then -74 dBm.
	 */
993
	up_bound -= 2 * (-74 - qual->rssi);
994 995 996
	if (low_bound > up_bound)
		up_bound = low_bound;

997 998
	if (qual->vgc_level > up_bound) {
		rt73usb_set_vgc(rt2x00dev, qual, up_bound);
999 1000 1001
		return;
	}

1002 1003
dynamic_cca_tune:

1004 1005 1006 1007
	/*
	 * r17 does not yet exceed upper limit, continue and base
	 * the r17 tuning on the false CCA count.
	 */
1008 1009 1010 1011 1012 1013
	if ((qual->false_cca > 512) && (qual->vgc_level < up_bound))
		rt73usb_set_vgc(rt2x00dev, qual,
				min_t(u8, qual->vgc_level + 4, up_bound));
	else if ((qual->false_cca < 100) && (qual->vgc_level > low_bound))
		rt73usb_set_vgc(rt2x00dev, qual,
				max_t(u8, qual->vgc_level - 4, low_bound));
1014 1015
}

1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064
/*
 * Queue handlers.
 */
static void rt73usb_start_queue(struct data_queue *queue)
{
	struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
	u32 reg;

	switch (queue->qid) {
	case QID_RX:
		rt2x00usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
		rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 0);
		rt2x00usb_register_write(rt2x00dev, TXRX_CSR0, reg);
		break;
	case QID_BEACON:
		rt2x00usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
		rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 1);
		rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 1);
		rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 1);
		rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, reg);
		break;
	default:
		break;
	}
}

static void rt73usb_stop_queue(struct data_queue *queue)
{
	struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
	u32 reg;

	switch (queue->qid) {
	case QID_RX:
		rt2x00usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
		rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 1);
		rt2x00usb_register_write(rt2x00dev, TXRX_CSR0, reg);
		break;
	case QID_BEACON:
		rt2x00usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
		rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 0);
		rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 0);
		rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
		rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, reg);
		break;
	default:
		break;
	}
}

1065
/*
1066
 * Firmware functions
1067 1068 1069 1070 1071 1072
 */
static char *rt73usb_get_firmware_name(struct rt2x00_dev *rt2x00dev)
{
	return FIRMWARE_RT2571;
}

1073 1074
static int rt73usb_check_firmware(struct rt2x00_dev *rt2x00dev,
				  const u8 *data, const size_t len)
1075
{
1076
	u16 fw_crc;
1077 1078 1079
	u16 crc;

	/*
1080 1081 1082 1083 1084 1085
	 * Only support 2kb firmware files.
	 */
	if (len != 2048)
		return FW_BAD_LENGTH;

	/*
1086 1087 1088 1089
	 * The last 2 bytes in the firmware array are the crc checksum itself,
	 * this means that we should never pass those 2 bytes to the crc
	 * algorithm.
	 */
1090 1091 1092 1093 1094
	fw_crc = (data[len - 2] << 8 | data[len - 1]);

	/*
	 * Use the crc itu-t algorithm.
	 */
1095 1096 1097 1098
	crc = crc_itu_t(0, data, len - 2);
	crc = crc_itu_t_byte(crc, 0);
	crc = crc_itu_t_byte(crc, 0);

1099
	return (fw_crc == crc) ? FW_OK : FW_BAD_CRC;
1100 1101
}

1102 1103
static int rt73usb_load_firmware(struct rt2x00_dev *rt2x00dev,
				 const u8 *data, const size_t len)
1104 1105 1106 1107 1108 1109 1110 1111 1112
{
	unsigned int i;
	int status;
	u32 reg;

	/*
	 * Wait for stable hardware.
	 */
	for (i = 0; i < 100; i++) {
1113
		rt2x00usb_register_read(rt2x00dev, MAC_CSR0, &reg);
1114 1115 1116 1117 1118 1119
		if (reg)
			break;
		msleep(1);
	}

	if (!reg) {
1120
		rt2x00_err(rt2x00dev, "Unstable hardware\n");
1121 1122 1123 1124 1125 1126
		return -EBUSY;
	}

	/*
	 * Write firmware to device.
	 */
1127
	rt2x00usb_register_multiwrite(rt2x00dev, FIRMWARE_IMAGE_BASE, data, len);
1128 1129 1130 1131 1132 1133

	/*
	 * Send firmware request to device to load firmware,
	 * we need to specify a long timeout time.
	 */
	status = rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE,
1134
					     0, USB_MODE_FIRMWARE,
1135 1136
					     REGISTER_TIMEOUT_FIRMWARE);
	if (status < 0) {
1137
		rt2x00_err(rt2x00dev, "Failed to write Firmware to device\n");
1138 1139 1140 1141 1142 1143
		return status;
	}

	return 0;
}

1144 1145 1146
/*
 * Initialization functions.
 */
1147 1148 1149 1150
static int rt73usb_init_registers(struct rt2x00_dev *rt2x00dev)
{
	u32 reg;

1151
	rt2x00usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
1152 1153 1154
	rt2x00_set_field32(&reg, TXRX_CSR0_AUTO_TX_SEQ, 1);
	rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 0);
	rt2x00_set_field32(&reg, TXRX_CSR0_TX_WITHOUT_WAITING, 0);
1155
	rt2x00usb_register_write(rt2x00dev, TXRX_CSR0, reg);
1156

1157
	rt2x00usb_register_read(rt2x00dev, TXRX_CSR1, &reg);
1158 1159 1160 1161 1162 1163 1164 1165
	rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0, 47); /* CCK Signal */
	rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0_VALID, 1);
	rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1, 30); /* Rssi */
	rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1_VALID, 1);
	rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2, 42); /* OFDM Rate */
	rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2_VALID, 1);
	rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3, 30); /* Rssi */
	rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3_VALID, 1);
1166
	rt2x00usb_register_write(rt2x00dev, TXRX_CSR1, reg);
1167 1168 1169 1170

	/*
	 * CCK TXD BBP registers
	 */
1171
	rt2x00usb_register_read(rt2x00dev, TXRX_CSR2, &reg);
1172 1173 1174 1175 1176 1177 1178 1179
	rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0, 13);
	rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0_VALID, 1);
	rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1, 12);
	rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1_VALID, 1);
	rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2, 11);
	rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2_VALID, 1);
	rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3, 10);
	rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3_VALID, 1);
1180
	rt2x00usb_register_write(rt2x00dev, TXRX_CSR2, reg);
1181 1182 1183 1184

	/*
	 * OFDM TXD BBP registers
	 */
1185
	rt2x00usb_register_read(rt2x00dev, TXRX_CSR3, &reg);
1186 1187 1188 1189 1190 1191
	rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0, 7);
	rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0_VALID, 1);
	rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1, 6);
	rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1_VALID, 1);
	rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2, 5);
	rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2_VALID, 1);
1192
	rt2x00usb_register_write(rt2x00dev, TXRX_CSR3, reg);
1193

1194
	rt2x00usb_register_read(rt2x00dev, TXRX_CSR7, &reg);
1195 1196 1197 1198
	rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_6MBS, 59);
	rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_9MBS, 53);
	rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_12MBS, 49);
	rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_18MBS, 46);
1199
	rt2x00usb_register_write(rt2x00dev, TXRX_CSR7, reg);
1200

1201
	rt2x00usb_register_read(rt2x00dev, TXRX_CSR8, &reg);
1202 1203 1204 1205
	rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_24MBS, 44);
	rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_36MBS, 42);
	rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_48MBS, 42);
	rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_54MBS, 42);
1206
	rt2x00usb_register_write(rt2x00dev, TXRX_CSR8, reg);
1207

1208
	rt2x00usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
1209 1210 1211 1212 1213 1214
	rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_INTERVAL, 0);
	rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 0);
	rt2x00_set_field32(&reg, TXRX_CSR9_TSF_SYNC, 0);
	rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 0);
	rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
	rt2x00_set_field32(&reg, TXRX_CSR9_TIMESTAMP_COMPENSATE, 0);
1215
	rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, reg);
1216

1217
	rt2x00usb_register_write(rt2x00dev, TXRX_CSR15, 0x0000000f);
1218

1219
	rt2x00usb_register_read(rt2x00dev, MAC_CSR6, &reg);
1220
	rt2x00_set_field32(&reg, MAC_CSR6_MAX_FRAME_UNIT, 0xfff);
1221
	rt2x00usb_register_write(rt2x00dev, MAC_CSR6, reg);
1222

1223
	rt2x00usb_register_write(rt2x00dev, MAC_CSR10, 0x00000718);
1224 1225 1226 1227

	if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
		return -EBUSY;

1228
	rt2x00usb_register_write(rt2x00dev, MAC_CSR13, 0x00007f00);
1229 1230 1231 1232 1233

	/*
	 * Invalidate all Shared Keys (SEC_CSR0),
	 * and clear the Shared key Cipher algorithms (SEC_CSR1 & SEC_CSR5)
	 */
1234 1235 1236
	rt2x00usb_register_write(rt2x00dev, SEC_CSR0, 0x00000000);
	rt2x00usb_register_write(rt2x00dev, SEC_CSR1, 0x00000000);
	rt2x00usb_register_write(rt2x00dev, SEC_CSR5, 0x00000000);
1237 1238

	reg = 0x000023b0;
1239
	if (rt2x00_rf(rt2x00dev, RF5225) || rt2x00_rf(rt2x00dev, RF2527))
1240
		rt2x00_set_field32(&reg, PHY_CSR1_RF_RPI, 1);
1241
	rt2x00usb_register_write(rt2x00dev, PHY_CSR1, reg);
1242

1243 1244 1245
	rt2x00usb_register_write(rt2x00dev, PHY_CSR5, 0x00040a06);
	rt2x00usb_register_write(rt2x00dev, PHY_CSR6, 0x00080606);
	rt2x00usb_register_write(rt2x00dev, PHY_CSR7, 0x00000408);
1246

1247
	rt2x00usb_register_read(rt2x00dev, MAC_CSR9, &reg);
1248
	rt2x00_set_field32(&reg, MAC_CSR9_CW_SELECT, 0);
1249
	rt2x00usb_register_write(rt2x00dev, MAC_CSR9, reg);
1250

1251 1252 1253 1254 1255 1256
	/*
	 * Clear all beacons
	 * For the Beacon base registers we only need to clear
	 * the first byte since that byte contains the VALID and OWNER
	 * bits which (when set to 0) will invalidate the entire beacon.
	 */
1257 1258 1259 1260
	rt2x00usb_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
	rt2x00usb_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
	rt2x00usb_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
	rt2x00usb_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
1261

1262 1263 1264 1265 1266
	/*
	 * We must clear the error counters.
	 * These registers are cleared on read,
	 * so we may pass a useless variable to store the value.
	 */
1267 1268 1269
	rt2x00usb_register_read(rt2x00dev, STA_CSR0, &reg);
	rt2x00usb_register_read(rt2x00dev, STA_CSR1, &reg);
	rt2x00usb_register_read(rt2x00dev, STA_CSR2, &reg);
1270 1271 1272 1273

	/*
	 * Reset MAC and BBP registers.
	 */
1274
	rt2x00usb_register_read(rt2x00dev, MAC_CSR1, &reg);
1275 1276
	rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 1);
	rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 1);
1277
	rt2x00usb_register_write(rt2x00dev, MAC_CSR1, reg);
1278

1279
	rt2x00usb_register_read(rt2x00dev, MAC_CSR1, &reg);
1280 1281
	rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 0);
	rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 0);
1282
	rt2x00usb_register_write(rt2x00dev, MAC_CSR1, reg);
1283

1284
	rt2x00usb_register_read(rt2x00dev, MAC_CSR1, &reg);
1285
	rt2x00_set_field32(&reg, MAC_CSR1_HOST_READY, 1);
1286
	rt2x00usb_register_write(rt2x00dev, MAC_CSR1, reg);
1287 1288 1289 1290

	return 0;
}

1291
static int rt73usb_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
1292 1293 1294 1295
{
	unsigned int i;
	u8 value;

1296
	for (i = 0; i < REGISTER_USB_BUSY_COUNT; i++) {
1297 1298
		rt73usb_bbp_read(rt2x00dev, 0, &value);
		if ((value != 0xff) && (value != 0x00))
1299
			return 0;
1300 1301 1302
		udelay(REGISTER_BUSY_DELAY);
	}

1303
	rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n");
1304
	return -EACCES;
1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315
}

static int rt73usb_init_bbp(struct rt2x00_dev *rt2x00dev)
{
	unsigned int i;
	u16 eeprom;
	u8 reg_id;
	u8 value;

	if (unlikely(rt73usb_wait_bbp_ready(rt2x00dev)))
		return -EACCES;
1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363

	rt73usb_bbp_write(rt2x00dev, 3, 0x80);
	rt73usb_bbp_write(rt2x00dev, 15, 0x30);
	rt73usb_bbp_write(rt2x00dev, 21, 0xc8);
	rt73usb_bbp_write(rt2x00dev, 22, 0x38);
	rt73usb_bbp_write(rt2x00dev, 23, 0x06);
	rt73usb_bbp_write(rt2x00dev, 24, 0xfe);
	rt73usb_bbp_write(rt2x00dev, 25, 0x0a);
	rt73usb_bbp_write(rt2x00dev, 26, 0x0d);
	rt73usb_bbp_write(rt2x00dev, 32, 0x0b);
	rt73usb_bbp_write(rt2x00dev, 34, 0x12);
	rt73usb_bbp_write(rt2x00dev, 37, 0x07);
	rt73usb_bbp_write(rt2x00dev, 39, 0xf8);
	rt73usb_bbp_write(rt2x00dev, 41, 0x60);
	rt73usb_bbp_write(rt2x00dev, 53, 0x10);
	rt73usb_bbp_write(rt2x00dev, 54, 0x18);
	rt73usb_bbp_write(rt2x00dev, 60, 0x10);
	rt73usb_bbp_write(rt2x00dev, 61, 0x04);
	rt73usb_bbp_write(rt2x00dev, 62, 0x04);
	rt73usb_bbp_write(rt2x00dev, 75, 0xfe);
	rt73usb_bbp_write(rt2x00dev, 86, 0xfe);
	rt73usb_bbp_write(rt2x00dev, 88, 0xfe);
	rt73usb_bbp_write(rt2x00dev, 90, 0x0f);
	rt73usb_bbp_write(rt2x00dev, 99, 0x00);
	rt73usb_bbp_write(rt2x00dev, 102, 0x16);
	rt73usb_bbp_write(rt2x00dev, 107, 0x04);

	for (i = 0; i < EEPROM_BBP_SIZE; i++) {
		rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);

		if (eeprom != 0xffff && eeprom != 0x0000) {
			reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
			value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
			rt73usb_bbp_write(rt2x00dev, reg_id, value);
		}
	}

	return 0;
}

/*
 * Device state switch handlers.
 */
static int rt73usb_enable_radio(struct rt2x00_dev *rt2x00dev)
{
	/*
	 * Initialize all registers.
	 */
1364 1365
	if (unlikely(rt73usb_init_registers(rt2x00dev) ||
		     rt73usb_init_bbp(rt2x00dev)))
1366 1367 1368 1369 1370 1371 1372
		return -EIO;

	return 0;
}

static void rt73usb_disable_radio(struct rt2x00_dev *rt2x00dev)
{
1373
	rt2x00usb_register_write(rt2x00dev, MAC_CSR10, 0x00001818);
1374 1375 1376 1377

	/*
	 * Disable synchronisation.
	 */
1378
	rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, 0);
1379 1380 1381 1382 1383 1384

	rt2x00usb_disable_radio(rt2x00dev);
}

static int rt73usb_set_state(struct rt2x00_dev *rt2x00dev, enum dev_state state)
{
1385
	u32 reg, reg2;
1386 1387 1388 1389 1390
	unsigned int i;
	char put_to_sleep;

	put_to_sleep = (state != STATE_AWAKE);

1391
	rt2x00usb_register_read(rt2x00dev, MAC_CSR12, &reg);
1392 1393
	rt2x00_set_field32(&reg, MAC_CSR12_FORCE_WAKEUP, !put_to_sleep);
	rt2x00_set_field32(&reg, MAC_CSR12_PUT_TO_SLEEP, put_to_sleep);
1394
	rt2x00usb_register_write(rt2x00dev, MAC_CSR12, reg);
1395 1396 1397 1398 1399 1400 1401

	/*
	 * Device is not guaranteed to be in the requested state yet.
	 * We must wait until the register indicates that the
	 * device has entered the correct state.
	 */
	for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1402 1403
		rt2x00usb_register_read(rt2x00dev, MAC_CSR12, &reg2);
		state = rt2x00_get_field32(reg2, MAC_CSR12_BBP_CURRENT_STATE);
1404
		if (state == !put_to_sleep)
1405
			return 0;
1406
		rt2x00usb_register_write(rt2x00dev, MAC_CSR12, reg);
1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424
		msleep(10);
	}

	return -EBUSY;
}

static int rt73usb_set_device_state(struct rt2x00_dev *rt2x00dev,
				    enum dev_state state)
{
	int retval = 0;

	switch (state) {
	case STATE_RADIO_ON:
		retval = rt73usb_enable_radio(rt2x00dev);
		break;
	case STATE_RADIO_OFF:
		rt73usb_disable_radio(rt2x00dev);
		break;
1425 1426 1427
	case STATE_RADIO_IRQ_ON:
	case STATE_RADIO_IRQ_OFF:
		/* No support, but no error either */
1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
		break;
	case STATE_DEEP_SLEEP:
	case STATE_SLEEP:
	case STATE_STANDBY:
	case STATE_AWAKE:
		retval = rt73usb_set_state(rt2x00dev, state);
		break;
	default:
		retval = -ENOTSUPP;
		break;
	}

1440
	if (unlikely(retval))
1441 1442
		rt2x00_err(rt2x00dev, "Device failed to enter state %d (%d)\n",
			   state, retval);
1443

1444 1445 1446 1447 1448 1449
	return retval;
}

/*
 * TX descriptor initialization
 */
1450
static void rt73usb_write_tx_desc(struct queue_entry *entry,
1451
				  struct txentry_desc *txdesc)
1452
{
1453 1454
	struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
	__le32 *txd = (__le32 *) entry->skb->data;
1455 1456 1457 1458 1459
	u32 word;

	/*
	 * Start writing the descriptor words.
	 */
1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471
	rt2x00_desc_read(txd, 0, &word);
	rt2x00_set_field32(&word, TXD_W0_BURST,
			   test_bit(ENTRY_TXD_BURST, &txdesc->flags));
	rt2x00_set_field32(&word, TXD_W0_VALID, 1);
	rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
			   test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
	rt2x00_set_field32(&word, TXD_W0_ACK,
			   test_bit(ENTRY_TXD_ACK, &txdesc->flags));
	rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
			   test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
	rt2x00_set_field32(&word, TXD_W0_OFDM,
			   (txdesc->rate_mode == RATE_MODE_OFDM));
1472
	rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->u.plcp.ifs);
1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485
	rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
			   test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
	rt2x00_set_field32(&word, TXD_W0_TKIP_MIC,
			   test_bit(ENTRY_TXD_ENCRYPT_MMIC, &txdesc->flags));
	rt2x00_set_field32(&word, TXD_W0_KEY_TABLE,
			   test_bit(ENTRY_TXD_ENCRYPT_PAIRWISE, &txdesc->flags));
	rt2x00_set_field32(&word, TXD_W0_KEY_INDEX, txdesc->key_idx);
	rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, txdesc->length);
	rt2x00_set_field32(&word, TXD_W0_BURST2,
			   test_bit(ENTRY_TXD_BURST, &txdesc->flags));
	rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, txdesc->cipher);
	rt2x00_desc_write(txd, 0, word);

1486
	rt2x00_desc_read(txd, 1, &word);
H
Helmut Schaa 已提交
1487 1488 1489 1490
	rt2x00_set_field32(&word, TXD_W1_HOST_Q_ID, entry->queue->qid);
	rt2x00_set_field32(&word, TXD_W1_AIFSN, entry->queue->aifs);
	rt2x00_set_field32(&word, TXD_W1_CWMIN, entry->queue->cw_min);
	rt2x00_set_field32(&word, TXD_W1_CWMAX, entry->queue->cw_max);
1491
	rt2x00_set_field32(&word, TXD_W1_IV_OFFSET, txdesc->iv_offset);
1492 1493
	rt2x00_set_field32(&word, TXD_W1_HW_SEQUENCE,
			   test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
1494 1495 1496
	rt2x00_desc_write(txd, 1, word);

	rt2x00_desc_read(txd, 2, &word);
1497 1498 1499 1500 1501 1502
	rt2x00_set_field32(&word, TXD_W2_PLCP_SIGNAL, txdesc->u.plcp.signal);
	rt2x00_set_field32(&word, TXD_W2_PLCP_SERVICE, txdesc->u.plcp.service);
	rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_LOW,
			   txdesc->u.plcp.length_low);
	rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_HIGH,
			   txdesc->u.plcp.length_high);
1503 1504
	rt2x00_desc_write(txd, 2, word);

1505
	if (test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags)) {
I
Ivo van Doorn 已提交
1506 1507
		_rt2x00_desc_write(txd, 3, skbdesc->iv[0]);
		_rt2x00_desc_write(txd, 4, skbdesc->iv[1]);
1508 1509
	}

1510 1511
	rt2x00_desc_read(txd, 5, &word);
	rt2x00_set_field32(&word, TXD_W5_TX_POWER,
1512
			   TXPOWER_TO_DEV(entry->queue->rt2x00dev->tx_power));
1513 1514 1515
	rt2x00_set_field32(&word, TXD_W5_WAITING_DMA_DONE_INT, 1);
	rt2x00_desc_write(txd, 5, word);

1516 1517 1518
	/*
	 * Register descriptor details in skb frame descriptor.
	 */
1519
	skbdesc->flags |= SKBDESC_DESC_IN_SKB;
1520 1521
	skbdesc->desc = txd;
	skbdesc->desc_len = TXD_DESC_SIZE;
1522 1523
}

1524 1525 1526
/*
 * TX data initialization
 */
1527 1528
static void rt73usb_write_beacon(struct queue_entry *entry,
				 struct txentry_desc *txdesc)
1529 1530 1531
{
	struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
	unsigned int beacon_base;
1532
	unsigned int padding_len;
1533
	u32 orig_reg, reg;
1534 1535 1536 1537 1538

	/*
	 * Disable beaconing while we are reloading the beacon data,
	 * otherwise we might be sending out invalid data.
	 */
1539
	rt2x00usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
1540
	orig_reg = reg;
1541
	rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
1542
	rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, reg);
1543

1544 1545 1546 1547 1548 1549
	/*
	 * Add space for the descriptor in front of the skb.
	 */
	skb_push(entry->skb, TXD_DESC_SIZE);
	memset(entry->skb->data, 0, TXD_DESC_SIZE);

1550 1551 1552
	/*
	 * Write the TX descriptor for the beacon.
	 */
1553
	rt73usb_write_tx_desc(entry, txdesc);
1554 1555 1556 1557 1558 1559

	/*
	 * Dump beacon to userspace through debugfs.
	 */
	rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);

1560
	/*
1561
	 * Write entire beacon with descriptor and padding to register.
1562
	 */
1563
	padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
1564
	if (padding_len && skb_pad(entry->skb, padding_len)) {
1565
		rt2x00_err(rt2x00dev, "Failure padding beacon, aborting\n");
1566 1567 1568 1569 1570 1571
		/* skb freed by skb_pad() on failure */
		entry->skb = NULL;
		rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, orig_reg);
		return;
	}

1572
	beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
1573 1574
	rt2x00usb_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
				      entry->skb->len + padding_len);
1575

1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586
	/*
	 * Enable beaconing again.
	 *
	 * For Wi-Fi faily generated beacons between participating stations.
	 * Set TBTT phase adaptive adjustment step to 8us (default 16us)
	 */
	rt2x00usb_register_write(rt2x00dev, TXRX_CSR10, 0x00001008);

	rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 1);
	rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, reg);

1587 1588 1589 1590 1591 1592 1593
	/*
	 * Clean up the beacon skb.
	 */
	dev_kfree_skb(entry->skb);
	entry->skb = NULL;
}

1594 1595 1596 1597
static void rt73usb_clear_beacon(struct queue_entry *entry)
{
	struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
	unsigned int beacon_base;
1598
	u32 orig_reg, reg;
1599 1600 1601 1602 1603

	/*
	 * Disable beaconing while we are reloading the beacon data,
	 * otherwise we might be sending out invalid data.
	 */
1604 1605
	rt2x00usb_register_read(rt2x00dev, TXRX_CSR9, &orig_reg);
	reg = orig_reg;
1606 1607 1608 1609 1610 1611 1612 1613 1614 1615
	rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
	rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, reg);

	/*
	 * Clear beacon.
	 */
	beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
	rt2x00usb_register_write(rt2x00dev, beacon_base, 0);

	/*
1616
	 * Restore beaconing state.
1617
	 */
1618
	rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, orig_reg);
1619 1620
}

1621
static int rt73usb_get_tx_data_len(struct queue_entry *entry)
1622 1623 1624 1625 1626 1627 1628
{
	int length;

	/*
	 * The length _must_ be a multiple of 4,
	 * but it must _not_ be a multiple of the USB packet size.
	 */
1629 1630
	length = roundup(entry->skb->len, 4);
	length += (4 * !(length % entry->queue->usb_maxpacket));
1631 1632 1633 1634

	return length;
}

1635 1636 1637 1638 1639
/*
 * RX control handlers
 */
static int rt73usb_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxd_w1)
{
1640
	u8 offset = rt2x00dev->lna_gain;
1641 1642 1643 1644 1645
	u8 lna;

	lna = rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_LNA);
	switch (lna) {
	case 3:
1646
		offset += 90;
1647 1648
		break;
	case 2:
1649
		offset += 74;
1650 1651
		break;
	case 1:
1652
		offset += 64;
1653 1654 1655 1656 1657
		break;
	default:
		return 0;
	}

1658
	if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
1659
		if (rt2x00_has_cap_external_lna_a(rt2x00dev)) {
1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672
			if (lna == 3 || lna == 2)
				offset += 10;
		} else {
			if (lna == 3)
				offset += 6;
			else if (lna == 2)
				offset += 8;
		}
	}

	return rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_AGC) * 2 - offset;
}

I
Ivo van Doorn 已提交
1673
static void rt73usb_fill_rxdone(struct queue_entry *entry,
J
John Daiker 已提交
1674
				struct rxdone_entry_desc *rxdesc)
1675
{
1676
	struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
I
Ivo van Doorn 已提交
1677
	struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
1678
	__le32 *rxd = (__le32 *)entry->skb->data;
1679 1680 1681
	u32 word0;
	u32 word1;

1682
	/*
1683 1684
	 * Copy descriptor to the skbdesc->desc buffer, making it safe from moving of
	 * frame data in rt2x00usb.
1685
	 */
1686
	memcpy(skbdesc->desc, rxd, skbdesc->desc_len);
1687
	rxd = (__le32 *)skbdesc->desc;
1688 1689

	/*
1690
	 * It is now safe to read the descriptor on all architectures.
1691
	 */
1692 1693 1694
	rt2x00_desc_read(rxd, 0, &word0);
	rt2x00_desc_read(rxd, 1, &word1);

1695
	if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
I
Ivo van Doorn 已提交
1696
		rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
1697

1698 1699
	rxdesc->cipher = rt2x00_get_field32(word0, RXD_W0_CIPHER_ALG);
	rxdesc->cipher_status = rt2x00_get_field32(word0, RXD_W0_CIPHER_ERROR);
1700 1701

	if (rxdesc->cipher != CIPHER_NONE) {
I
Ivo van Doorn 已提交
1702 1703
		_rt2x00_desc_read(rxd, 2, &rxdesc->iv[0]);
		_rt2x00_desc_read(rxd, 3, &rxdesc->iv[1]);
1704 1705
		rxdesc->dev_flags |= RXDONE_CRYPTO_IV;

1706
		_rt2x00_desc_read(rxd, 4, &rxdesc->icv);
1707
		rxdesc->dev_flags |= RXDONE_CRYPTO_ICV;
1708 1709 1710

		/*
		 * Hardware has stripped IV/EIV data from 802.11 frame during
D
Daniel Mack 已提交
1711
		 * decryption. It has provided the data separately but rt2x00lib
1712 1713 1714 1715 1716
		 * should decide if it should be reinserted.
		 */
		rxdesc->flags |= RX_FLAG_IV_STRIPPED;

		/*
1717 1718
		 * The hardware has already checked the Michael Mic and has
		 * stripped it from the frame. Signal this to mac80211.
1719 1720 1721 1722 1723 1724 1725 1726 1727
		 */
		rxdesc->flags |= RX_FLAG_MMIC_STRIPPED;

		if (rxdesc->cipher_status == RX_CRYPTO_SUCCESS)
			rxdesc->flags |= RX_FLAG_DECRYPTED;
		else if (rxdesc->cipher_status == RX_CRYPTO_FAIL_MIC)
			rxdesc->flags |= RX_FLAG_MMIC_ERROR;
	}

1728 1729
	/*
	 * Obtain the status about this packet.
I
Ivo van Doorn 已提交
1730 1731 1732
	 * When frame was received with an OFDM bitrate,
	 * the signal is the PLCP value. If it was received with
	 * a CCK bitrate the signal is the rate in 100kbit/s.
1733
	 */
I
Ivo van Doorn 已提交
1734
	rxdesc->signal = rt2x00_get_field32(word1, RXD_W1_SIGNAL);
1735
	rxdesc->rssi = rt73usb_agc_to_rssi(rt2x00dev, word1);
I
Ivo van Doorn 已提交
1736
	rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
1737 1738 1739

	if (rt2x00_get_field32(word0, RXD_W0_OFDM))
		rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
I
Ivo van Doorn 已提交
1740 1741
	else
		rxdesc->dev_flags |= RXDONE_SIGNAL_BITRATE;
1742 1743
	if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
		rxdesc->dev_flags |= RXDONE_MY_BSS;
I
Ivo van Doorn 已提交
1744

1745
	/*
1746
	 * Set skb pointers, and update frame information.
1747
	 */
1748
	skb_pull(entry->skb, entry->queue->desc_size);
1749
	skb_trim(entry->skb, rxdesc->size);
1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767
}

/*
 * Device probe functions.
 */
static int rt73usb_validate_eeprom(struct rt2x00_dev *rt2x00dev)
{
	u16 word;
	u8 *mac;
	s8 value;

	rt2x00usb_eeprom_read(rt2x00dev, rt2x00dev->eeprom, EEPROM_SIZE);

	/*
	 * Start validation of the data that has been read.
	 */
	mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
	if (!is_valid_ether_addr(mac)) {
J
Joe Perches 已提交
1768
		eth_random_addr(mac);
1769
		rt2x00_eeprom_dbg(rt2x00dev, "MAC: %pM\n", mac);
1770 1771 1772 1773 1774
	}

	rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
	if (word == 0xffff) {
		rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
I
Ivo van Doorn 已提交
1775 1776 1777 1778
		rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT,
				   ANTENNA_B);
		rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT,
				   ANTENNA_B);
1779 1780 1781 1782 1783
		rt2x00_set_field16(&word, EEPROM_ANTENNA_FRAME_TYPE, 0);
		rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
		rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
		rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF5226);
		rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
1784
		rt2x00_eeprom_dbg(rt2x00dev, "Antenna: 0x%04x\n", word);
1785 1786 1787 1788 1789 1790
	}

	rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
	if (word == 0xffff) {
		rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA, 0);
		rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
1791
		rt2x00_eeprom_dbg(rt2x00dev, "NIC: 0x%04x\n", word);
1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806
	}

	rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &word);
	if (word == 0xffff) {
		rt2x00_set_field16(&word, EEPROM_LED_POLARITY_RDY_G, 0);
		rt2x00_set_field16(&word, EEPROM_LED_POLARITY_RDY_A, 0);
		rt2x00_set_field16(&word, EEPROM_LED_POLARITY_ACT, 0);
		rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_0, 0);
		rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_1, 0);
		rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_2, 0);
		rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_3, 0);
		rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_4, 0);
		rt2x00_set_field16(&word, EEPROM_LED_LED_MODE,
				   LED_MODE_DEFAULT);
		rt2x00_eeprom_write(rt2x00dev, EEPROM_LED, word);
1807
		rt2x00_eeprom_dbg(rt2x00dev, "Led: 0x%04x\n", word);
1808 1809 1810 1811 1812 1813 1814
	}

	rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
	if (word == 0xffff) {
		rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
		rt2x00_set_field16(&word, EEPROM_FREQ_SEQ, 0);
		rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
1815
		rt2x00_eeprom_dbg(rt2x00dev, "Freq: 0x%04x\n", word);
1816 1817 1818 1819 1820 1821 1822
	}

	rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &word);
	if (word == 0xffff) {
		rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
		rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
		rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
1823
		rt2x00_eeprom_dbg(rt2x00dev, "RSSI OFFSET BG: 0x%04x\n", word);
1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838
	} else {
		value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_1);
		if (value < -10 || value > 10)
			rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
		value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_2);
		if (value < -10 || value > 10)
			rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
		rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
	}

	rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &word);
	if (word == 0xffff) {
		rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
		rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
		rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
1839
		rt2x00_eeprom_dbg(rt2x00dev, "RSSI OFFSET A: 0x%04x\n", word);
1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867
	} else {
		value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_1);
		if (value < -10 || value > 10)
			rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
		value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_2);
		if (value < -10 || value > 10)
			rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
		rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
	}

	return 0;
}

static int rt73usb_init_eeprom(struct rt2x00_dev *rt2x00dev)
{
	u32 reg;
	u16 value;
	u16 eeprom;

	/*
	 * Read EEPROM word for configuration.
	 */
	rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);

	/*
	 * Identify RF chipset.
	 */
	value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
1868
	rt2x00usb_register_read(rt2x00dev, MAC_CSR0, &reg);
1869 1870
	rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
			value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
1871

1872
	if (!rt2x00_rt(rt2x00dev, RT2573) || (rt2x00_rev(rt2x00dev) == 0)) {
1873
		rt2x00_err(rt2x00dev, "Invalid RT chipset detected\n");
1874 1875 1876
		return -ENODEV;
	}

1877 1878 1879 1880
	if (!rt2x00_rf(rt2x00dev, RF5226) &&
	    !rt2x00_rf(rt2x00dev, RF2528) &&
	    !rt2x00_rf(rt2x00dev, RF5225) &&
	    !rt2x00_rf(rt2x00dev, RF2527)) {
1881
		rt2x00_err(rt2x00dev, "Invalid RF chipset detected\n");
1882 1883 1884 1885 1886 1887
		return -ENODEV;
	}

	/*
	 * Identify default antenna configuration.
	 */
1888
	rt2x00dev->default_ant.tx =
1889
	    rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
1890
	rt2x00dev->default_ant.rx =
1891 1892 1893 1894 1895 1896
	    rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);

	/*
	 * Read the Frame type.
	 */
	if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_FRAME_TYPE))
I
Ivo van Doorn 已提交
1897
		__set_bit(CAPABILITY_FRAME_TYPE, &rt2x00dev->cap_flags);
1898

1899 1900 1901 1902
	/*
	 * Detect if this device has an hardware controlled radio.
	 */
	if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
I
Ivo van Doorn 已提交
1903
		__set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
1904

1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916
	/*
	 * Read frequency offset.
	 */
	rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
	rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);

	/*
	 * Read external LNA informations.
	 */
	rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);

	if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA)) {
I
Ivo van Doorn 已提交
1917 1918
		__set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
		__set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
1919 1920 1921 1922 1923
	}

	/*
	 * Store led settings, for correct led behaviour.
	 */
1924
#ifdef CONFIG_RT2X00_LIB_LEDS
1925 1926
	rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &eeprom);

1927 1928 1929 1930 1931
	rt73usb_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
	rt73usb_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
	if (value == LED_MODE_SIGNAL_STRENGTH)
		rt73usb_init_led(rt2x00dev, &rt2x00dev->led_qual,
				 LED_TYPE_QUALITY);
1932 1933 1934

	rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_LED_MODE, value);
	rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_0,
1935 1936
			   rt2x00_get_field16(eeprom,
					      EEPROM_LED_POLARITY_GPIO_0));
1937
	rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_1,
1938 1939
			   rt2x00_get_field16(eeprom,
					      EEPROM_LED_POLARITY_GPIO_1));
1940
	rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_2,
1941 1942
			   rt2x00_get_field16(eeprom,
					      EEPROM_LED_POLARITY_GPIO_2));
1943
	rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_3,
1944 1945
			   rt2x00_get_field16(eeprom,
					      EEPROM_LED_POLARITY_GPIO_3));
1946
	rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_4,
1947 1948
			   rt2x00_get_field16(eeprom,
					      EEPROM_LED_POLARITY_GPIO_4));
1949
	rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_ACT,
1950
			   rt2x00_get_field16(eeprom, EEPROM_LED_POLARITY_ACT));
1951
	rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_READY_BG,
1952 1953
			   rt2x00_get_field16(eeprom,
					      EEPROM_LED_POLARITY_RDY_G));
1954
	rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_READY_A,
1955 1956
			   rt2x00_get_field16(eeprom,
					      EEPROM_LED_POLARITY_RDY_A));
1957
#endif /* CONFIG_RT2X00_LIB_LEDS */
1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097

	return 0;
}

/*
 * RF value list for RF2528
 * Supports: 2.4 GHz
 */
static const struct rf_channel rf_vals_bg_2528[] = {
	{ 1,  0x00002c0c, 0x00000786, 0x00068255, 0x000fea0b },
	{ 2,  0x00002c0c, 0x00000786, 0x00068255, 0x000fea1f },
	{ 3,  0x00002c0c, 0x0000078a, 0x00068255, 0x000fea0b },
	{ 4,  0x00002c0c, 0x0000078a, 0x00068255, 0x000fea1f },
	{ 5,  0x00002c0c, 0x0000078e, 0x00068255, 0x000fea0b },
	{ 6,  0x00002c0c, 0x0000078e, 0x00068255, 0x000fea1f },
	{ 7,  0x00002c0c, 0x00000792, 0x00068255, 0x000fea0b },
	{ 8,  0x00002c0c, 0x00000792, 0x00068255, 0x000fea1f },
	{ 9,  0x00002c0c, 0x00000796, 0x00068255, 0x000fea0b },
	{ 10, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea1f },
	{ 11, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea0b },
	{ 12, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea1f },
	{ 13, 0x00002c0c, 0x0000079e, 0x00068255, 0x000fea0b },
	{ 14, 0x00002c0c, 0x000007a2, 0x00068255, 0x000fea13 },
};

/*
 * RF value list for RF5226
 * Supports: 2.4 GHz & 5.2 GHz
 */
static const struct rf_channel rf_vals_5226[] = {
	{ 1,  0x00002c0c, 0x00000786, 0x00068255, 0x000fea0b },
	{ 2,  0x00002c0c, 0x00000786, 0x00068255, 0x000fea1f },
	{ 3,  0x00002c0c, 0x0000078a, 0x00068255, 0x000fea0b },
	{ 4,  0x00002c0c, 0x0000078a, 0x00068255, 0x000fea1f },
	{ 5,  0x00002c0c, 0x0000078e, 0x00068255, 0x000fea0b },
	{ 6,  0x00002c0c, 0x0000078e, 0x00068255, 0x000fea1f },
	{ 7,  0x00002c0c, 0x00000792, 0x00068255, 0x000fea0b },
	{ 8,  0x00002c0c, 0x00000792, 0x00068255, 0x000fea1f },
	{ 9,  0x00002c0c, 0x00000796, 0x00068255, 0x000fea0b },
	{ 10, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea1f },
	{ 11, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea0b },
	{ 12, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea1f },
	{ 13, 0x00002c0c, 0x0000079e, 0x00068255, 0x000fea0b },
	{ 14, 0x00002c0c, 0x000007a2, 0x00068255, 0x000fea13 },

	/* 802.11 UNI / HyperLan 2 */
	{ 36, 0x00002c0c, 0x0000099a, 0x00098255, 0x000fea23 },
	{ 40, 0x00002c0c, 0x000009a2, 0x00098255, 0x000fea03 },
	{ 44, 0x00002c0c, 0x000009a6, 0x00098255, 0x000fea0b },
	{ 48, 0x00002c0c, 0x000009aa, 0x00098255, 0x000fea13 },
	{ 52, 0x00002c0c, 0x000009ae, 0x00098255, 0x000fea1b },
	{ 56, 0x00002c0c, 0x000009b2, 0x00098255, 0x000fea23 },
	{ 60, 0x00002c0c, 0x000009ba, 0x00098255, 0x000fea03 },
	{ 64, 0x00002c0c, 0x000009be, 0x00098255, 0x000fea0b },

	/* 802.11 HyperLan 2 */
	{ 100, 0x00002c0c, 0x00000a2a, 0x000b8255, 0x000fea03 },
	{ 104, 0x00002c0c, 0x00000a2e, 0x000b8255, 0x000fea0b },
	{ 108, 0x00002c0c, 0x00000a32, 0x000b8255, 0x000fea13 },
	{ 112, 0x00002c0c, 0x00000a36, 0x000b8255, 0x000fea1b },
	{ 116, 0x00002c0c, 0x00000a3a, 0x000b8255, 0x000fea23 },
	{ 120, 0x00002c0c, 0x00000a82, 0x000b8255, 0x000fea03 },
	{ 124, 0x00002c0c, 0x00000a86, 0x000b8255, 0x000fea0b },
	{ 128, 0x00002c0c, 0x00000a8a, 0x000b8255, 0x000fea13 },
	{ 132, 0x00002c0c, 0x00000a8e, 0x000b8255, 0x000fea1b },
	{ 136, 0x00002c0c, 0x00000a92, 0x000b8255, 0x000fea23 },

	/* 802.11 UNII */
	{ 140, 0x00002c0c, 0x00000a9a, 0x000b8255, 0x000fea03 },
	{ 149, 0x00002c0c, 0x00000aa2, 0x000b8255, 0x000fea1f },
	{ 153, 0x00002c0c, 0x00000aa6, 0x000b8255, 0x000fea27 },
	{ 157, 0x00002c0c, 0x00000aae, 0x000b8255, 0x000fea07 },
	{ 161, 0x00002c0c, 0x00000ab2, 0x000b8255, 0x000fea0f },
	{ 165, 0x00002c0c, 0x00000ab6, 0x000b8255, 0x000fea17 },

	/* MMAC(Japan)J52 ch 34,38,42,46 */
	{ 34, 0x00002c0c, 0x0008099a, 0x000da255, 0x000d3a0b },
	{ 38, 0x00002c0c, 0x0008099e, 0x000da255, 0x000d3a13 },
	{ 42, 0x00002c0c, 0x000809a2, 0x000da255, 0x000d3a1b },
	{ 46, 0x00002c0c, 0x000809a6, 0x000da255, 0x000d3a23 },
};

/*
 * RF value list for RF5225 & RF2527
 * Supports: 2.4 GHz & 5.2 GHz
 */
static const struct rf_channel rf_vals_5225_2527[] = {
	{ 1,  0x00002ccc, 0x00004786, 0x00068455, 0x000ffa0b },
	{ 2,  0x00002ccc, 0x00004786, 0x00068455, 0x000ffa1f },
	{ 3,  0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa0b },
	{ 4,  0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa1f },
	{ 5,  0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa0b },
	{ 6,  0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa1f },
	{ 7,  0x00002ccc, 0x00004792, 0x00068455, 0x000ffa0b },
	{ 8,  0x00002ccc, 0x00004792, 0x00068455, 0x000ffa1f },
	{ 9,  0x00002ccc, 0x00004796, 0x00068455, 0x000ffa0b },
	{ 10, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa1f },
	{ 11, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa0b },
	{ 12, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa1f },
	{ 13, 0x00002ccc, 0x0000479e, 0x00068455, 0x000ffa0b },
	{ 14, 0x00002ccc, 0x000047a2, 0x00068455, 0x000ffa13 },

	/* 802.11 UNI / HyperLan 2 */
	{ 36, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa23 },
	{ 40, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa03 },
	{ 44, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa0b },
	{ 48, 0x00002ccc, 0x000049aa, 0x0009be55, 0x000ffa13 },
	{ 52, 0x00002ccc, 0x000049ae, 0x0009ae55, 0x000ffa1b },
	{ 56, 0x00002ccc, 0x000049b2, 0x0009ae55, 0x000ffa23 },
	{ 60, 0x00002ccc, 0x000049ba, 0x0009ae55, 0x000ffa03 },
	{ 64, 0x00002ccc, 0x000049be, 0x0009ae55, 0x000ffa0b },

	/* 802.11 HyperLan 2 */
	{ 100, 0x00002ccc, 0x00004a2a, 0x000bae55, 0x000ffa03 },
	{ 104, 0x00002ccc, 0x00004a2e, 0x000bae55, 0x000ffa0b },
	{ 108, 0x00002ccc, 0x00004a32, 0x000bae55, 0x000ffa13 },
	{ 112, 0x00002ccc, 0x00004a36, 0x000bae55, 0x000ffa1b },
	{ 116, 0x00002ccc, 0x00004a3a, 0x000bbe55, 0x000ffa23 },
	{ 120, 0x00002ccc, 0x00004a82, 0x000bbe55, 0x000ffa03 },
	{ 124, 0x00002ccc, 0x00004a86, 0x000bbe55, 0x000ffa0b },
	{ 128, 0x00002ccc, 0x00004a8a, 0x000bbe55, 0x000ffa13 },
	{ 132, 0x00002ccc, 0x00004a8e, 0x000bbe55, 0x000ffa1b },
	{ 136, 0x00002ccc, 0x00004a92, 0x000bbe55, 0x000ffa23 },

	/* 802.11 UNII */
	{ 140, 0x00002ccc, 0x00004a9a, 0x000bbe55, 0x000ffa03 },
	{ 149, 0x00002ccc, 0x00004aa2, 0x000bbe55, 0x000ffa1f },
	{ 153, 0x00002ccc, 0x00004aa6, 0x000bbe55, 0x000ffa27 },
	{ 157, 0x00002ccc, 0x00004aae, 0x000bbe55, 0x000ffa07 },
	{ 161, 0x00002ccc, 0x00004ab2, 0x000bbe55, 0x000ffa0f },
	{ 165, 0x00002ccc, 0x00004ab6, 0x000bbe55, 0x000ffa17 },

	/* MMAC(Japan)J52 ch 34,38,42,46 */
	{ 34, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa0b },
	{ 38, 0x00002ccc, 0x0000499e, 0x0009be55, 0x000ffa13 },
	{ 42, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa1b },
	{ 46, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa23 },
};


2098
static int rt73usb_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
2099 2100
{
	struct hw_mode_spec *spec = &rt2x00dev->spec;
2101 2102
	struct channel_info *info;
	char *tx_power;
2103 2104 2105 2106
	unsigned int i;

	/*
	 * Initialize all hw fields.
2107
	 *
2108
	 * Don't set IEEE80211_HOST_BROADCAST_PS_BUFFERING unless we are
2109 2110 2111 2112
	 * capable of sending the buffered frames out after the DTIM
	 * transmission using rt2x00lib_beacondone. This will send out
	 * multicast and broadcast traffic immediately instead of buffering it
	 * infinitly and thus dropping it after some time.
2113
	 */
2114 2115 2116
	ieee80211_hw_set(rt2x00dev->hw, PS_NULLFUNC_STACK);
	ieee80211_hw_set(rt2x00dev->hw, SIGNAL_DBM);
	ieee80211_hw_set(rt2x00dev->hw, SUPPORTS_PS);
2117

2118
	SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
2119 2120 2121 2122 2123 2124 2125
	SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
				rt2x00_eeprom_addr(rt2x00dev,
						   EEPROM_MAC_ADDR_0));

	/*
	 * Initialize hw_mode information.
	 */
2126 2127
	spec->supported_bands = SUPPORT_BAND_2GHZ;
	spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
2128

2129
	if (rt2x00_rf(rt2x00dev, RF2528)) {
2130 2131
		spec->num_channels = ARRAY_SIZE(rf_vals_bg_2528);
		spec->channels = rf_vals_bg_2528;
2132
	} else if (rt2x00_rf(rt2x00dev, RF5226)) {
2133
		spec->supported_bands |= SUPPORT_BAND_5GHZ;
2134 2135
		spec->num_channels = ARRAY_SIZE(rf_vals_5226);
		spec->channels = rf_vals_5226;
2136
	} else if (rt2x00_rf(rt2x00dev, RF2527)) {
2137 2138
		spec->num_channels = 14;
		spec->channels = rf_vals_5225_2527;
2139
	} else if (rt2x00_rf(rt2x00dev, RF5225)) {
2140
		spec->supported_bands |= SUPPORT_BAND_5GHZ;
2141 2142 2143 2144
		spec->num_channels = ARRAY_SIZE(rf_vals_5225_2527);
		spec->channels = rf_vals_5225_2527;
	}

2145 2146 2147
	/*
	 * Create channel information array
	 */
2148
	info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
2149 2150
	if (!info)
		return -ENOMEM;
2151

2152 2153 2154
	spec->channels_info = info;

	tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_G_START);
2155 2156 2157 2158
	for (i = 0; i < 14; i++) {
		info[i].max_power = MAX_TXPOWER;
		info[i].default_power1 = TXPOWER_FROM_DEV(tx_power[i]);
	}
2159 2160 2161

	if (spec->num_channels > 14) {
		tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A_START);
2162 2163
		for (i = 14; i < spec->num_channels; i++) {
			info[i].max_power = MAX_TXPOWER;
2164 2165
			info[i].default_power1 =
					TXPOWER_FROM_DEV(tx_power[i - 14]);
2166
		}
2167
	}
2168 2169

	return 0;
2170 2171 2172 2173 2174
}

static int rt73usb_probe_hw(struct rt2x00_dev *rt2x00dev)
{
	int retval;
2175
	u32 reg;
2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187

	/*
	 * Allocate eeprom data.
	 */
	retval = rt73usb_validate_eeprom(rt2x00dev);
	if (retval)
		return retval;

	retval = rt73usb_init_eeprom(rt2x00dev);
	if (retval)
		return retval;

2188 2189 2190 2191 2192
	/*
	 * Enable rfkill polling by setting GPIO direction of the
	 * rfkill switch GPIO pin correctly.
	 */
	rt2x00usb_register_read(rt2x00dev, MAC_CSR13, &reg);
2193
	rt2x00_set_field32(&reg, MAC_CSR13_DIR7, 0);
2194 2195
	rt2x00usb_register_write(rt2x00dev, MAC_CSR13, reg);

2196 2197 2198
	/*
	 * Initialize hw specifications.
	 */
2199 2200 2201
	retval = rt73usb_probe_hw_mode(rt2x00dev);
	if (retval)
		return retval;
2202

2203 2204 2205 2206
	/*
	 * This device has multiple filters for control frames,
	 * but has no a separate filter for PS Poll frames.
	 */
I
Ivo van Doorn 已提交
2207
	__set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
2208

2209
	/*
2210
	 * This device requires firmware.
2211
	 */
I
Ivo van Doorn 已提交
2212
	__set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
2213
	if (!modparam_nohwcrypt)
I
Ivo van Doorn 已提交
2214 2215
		__set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
	__set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
2216
	__set_bit(REQUIRE_PS_AUTOWAKE, &rt2x00dev->cap_flags);
2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228

	/*
	 * Set the rssi offset.
	 */
	rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;

	return 0;
}

/*
 * IEEE80211 stack callback functions.
 */
2229 2230
static int rt73usb_conf_tx(struct ieee80211_hw *hw,
			   struct ieee80211_vif *vif, u16 queue_idx,
2231 2232 2233 2234 2235 2236 2237
			   const struct ieee80211_tx_queue_params *params)
{
	struct rt2x00_dev *rt2x00dev = hw->priv;
	struct data_queue *queue;
	struct rt2x00_field32 field;
	int retval;
	u32 reg;
2238
	u32 offset;
2239 2240 2241 2242 2243 2244 2245

	/*
	 * First pass the configuration through rt2x00lib, that will
	 * update the queue settings and validate the input. After that
	 * we are free to update the registers based on the value
	 * in the queue parameter.
	 */
2246
	retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
2247 2248 2249
	if (retval)
		return retval;

2250 2251 2252 2253 2254 2255 2256
	/*
	 * We only need to perform additional register initialization
	 * for WMM queues/
	 */
	if (queue_idx >= 4)
		return 0;

2257
	queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
2258 2259

	/* Update WMM TXOP register */
2260 2261 2262 2263 2264 2265 2266
	offset = AC_TXOP_CSR0 + (sizeof(u32) * (!!(queue_idx & 2)));
	field.bit_offset = (queue_idx & 1) * 16;
	field.bit_mask = 0xffff << field.bit_offset;

	rt2x00usb_register_read(rt2x00dev, offset, &reg);
	rt2x00_set_field32(&reg, field, queue->txop);
	rt2x00usb_register_write(rt2x00dev, offset, reg);
2267 2268 2269 2270 2271

	/* Update WMM registers */
	field.bit_offset = queue_idx * 4;
	field.bit_mask = 0xf << field.bit_offset;

2272
	rt2x00usb_register_read(rt2x00dev, AIFSN_CSR, &reg);
2273
	rt2x00_set_field32(&reg, field, queue->aifs);
2274
	rt2x00usb_register_write(rt2x00dev, AIFSN_CSR, reg);
2275

2276
	rt2x00usb_register_read(rt2x00dev, CWMIN_CSR, &reg);
2277
	rt2x00_set_field32(&reg, field, queue->cw_min);
2278
	rt2x00usb_register_write(rt2x00dev, CWMIN_CSR, reg);
2279

2280
	rt2x00usb_register_read(rt2x00dev, CWMAX_CSR, &reg);
2281
	rt2x00_set_field32(&reg, field, queue->cw_max);
2282
	rt2x00usb_register_write(rt2x00dev, CWMAX_CSR, reg);
2283 2284 2285 2286

	return 0;
}

2287
static u64 rt73usb_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
2288 2289 2290 2291 2292
{
	struct rt2x00_dev *rt2x00dev = hw->priv;
	u64 tsf;
	u32 reg;

2293
	rt2x00usb_register_read(rt2x00dev, TXRX_CSR13, &reg);
2294
	tsf = (u64) rt2x00_get_field32(reg, TXRX_CSR13_HIGH_TSFTIMER) << 32;
2295
	rt2x00usb_register_read(rt2x00dev, TXRX_CSR12, &reg);
2296 2297 2298 2299 2300 2301 2302
	tsf |= rt2x00_get_field32(reg, TXRX_CSR12_LOW_TSFTIMER);

	return tsf;
}

static const struct ieee80211_ops rt73usb_mac80211_ops = {
	.tx			= rt2x00mac_tx,
2303 2304
	.start			= rt2x00mac_start,
	.stop			= rt2x00mac_stop,
2305 2306 2307
	.add_interface		= rt2x00mac_add_interface,
	.remove_interface	= rt2x00mac_remove_interface,
	.config			= rt2x00mac_config,
I
Ivo van Doorn 已提交
2308
	.configure_filter	= rt2x00mac_configure_filter,
2309
	.set_tim		= rt2x00mac_set_tim,
2310
	.set_key		= rt2x00mac_set_key,
2311 2312
	.sw_scan_start		= rt2x00mac_sw_scan_start,
	.sw_scan_complete	= rt2x00mac_sw_scan_complete,
2313
	.get_stats		= rt2x00mac_get_stats,
2314
	.bss_info_changed	= rt2x00mac_bss_info_changed,
2315
	.conf_tx		= rt73usb_conf_tx,
2316
	.get_tsf		= rt73usb_get_tsf,
2317
	.rfkill_poll		= rt2x00mac_rfkill_poll,
I
Ivo van Doorn 已提交
2318
	.flush			= rt2x00mac_flush,
2319 2320
	.set_antenna		= rt2x00mac_set_antenna,
	.get_antenna		= rt2x00mac_get_antenna,
2321
	.get_ringparam		= rt2x00mac_get_ringparam,
2322
	.tx_frames_pending	= rt2x00mac_tx_frames_pending,
2323 2324 2325 2326 2327
};

static const struct rt2x00lib_ops rt73usb_rt2x00_ops = {
	.probe_hw		= rt73usb_probe_hw,
	.get_firmware_name	= rt73usb_get_firmware_name,
2328
	.check_firmware		= rt73usb_check_firmware,
2329 2330 2331
	.load_firmware		= rt73usb_load_firmware,
	.initialize		= rt2x00usb_initialize,
	.uninitialize		= rt2x00usb_uninitialize,
2332
	.clear_entry		= rt2x00usb_clear_entry,
2333
	.set_device_state	= rt73usb_set_device_state,
2334
	.rfkill_poll		= rt73usb_rfkill_poll,
2335 2336 2337
	.link_stats		= rt73usb_link_stats,
	.reset_tuner		= rt73usb_reset_tuner,
	.link_tuner		= rt73usb_link_tuner,
2338
	.watchdog		= rt2x00usb_watchdog,
2339 2340 2341
	.start_queue		= rt73usb_start_queue,
	.kick_queue		= rt2x00usb_kick_queue,
	.stop_queue		= rt73usb_stop_queue,
I
Ivo van Doorn 已提交
2342
	.flush_queue		= rt2x00usb_flush_queue,
2343
	.write_tx_desc		= rt73usb_write_tx_desc,
2344
	.write_beacon		= rt73usb_write_beacon,
2345
	.clear_beacon		= rt73usb_clear_beacon,
2346
	.get_tx_data_len	= rt73usb_get_tx_data_len,
2347
	.fill_rxdone		= rt73usb_fill_rxdone,
2348 2349
	.config_shared_key	= rt73usb_config_shared_key,
	.config_pairwise_key	= rt73usb_config_pairwise_key,
I
Ivo van Doorn 已提交
2350
	.config_filter		= rt73usb_config_filter,
2351
	.config_intf		= rt73usb_config_intf,
2352
	.config_erp		= rt73usb_config_erp,
2353
	.config_ant		= rt73usb_config_ant,
2354 2355 2356
	.config			= rt73usb_config,
};

2357 2358 2359 2360 2361 2362 2363 2364 2365
static void rt73usb_queue_init(struct data_queue *queue)
{
	switch (queue->qid) {
	case QID_RX:
		queue->limit = 32;
		queue->data_size = DATA_FRAME_SIZE;
		queue->desc_size = RXD_DESC_SIZE;
		queue->priv_size = sizeof(struct queue_entry_priv_usb);
		break;
I
Ivo van Doorn 已提交
2366

2367 2368 2369 2370 2371 2372 2373 2374 2375
	case QID_AC_VO:
	case QID_AC_VI:
	case QID_AC_BE:
	case QID_AC_BK:
		queue->limit = 32;
		queue->data_size = DATA_FRAME_SIZE;
		queue->desc_size = TXD_DESC_SIZE;
		queue->priv_size = sizeof(struct queue_entry_priv_usb);
		break;
I
Ivo van Doorn 已提交
2376

2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390
	case QID_BEACON:
		queue->limit = 4;
		queue->data_size = MGMT_FRAME_SIZE;
		queue->desc_size = TXINFO_SIZE;
		queue->priv_size = sizeof(struct queue_entry_priv_usb);
		break;

	case QID_ATIM:
		/* fallthrough */
	default:
		BUG();
		break;
	}
}
I
Ivo van Doorn 已提交
2391

2392
static const struct rt2x00_ops rt73usb_ops = {
G
Gertjan van Wingerde 已提交
2393 2394 2395 2396 2397
	.name			= KBUILD_MODNAME,
	.max_ap_intf		= 4,
	.eeprom_size		= EEPROM_SIZE,
	.rf_size		= RF_SIZE,
	.tx_queues		= NUM_TX_QUEUES,
2398
	.queue_init		= rt73usb_queue_init,
G
Gertjan van Wingerde 已提交
2399 2400
	.lib			= &rt73usb_rt2x00_ops,
	.hw			= &rt73usb_mac80211_ops,
2401
#ifdef CONFIG_RT2X00_LIB_DEBUGFS
G
Gertjan van Wingerde 已提交
2402
	.debugfs		= &rt73usb_rt2x00debug,
2403 2404 2405 2406 2407 2408 2409 2410
#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
};

/*
 * rt73usb module information.
 */
static struct usb_device_id rt73usb_device_table[] = {
	/* AboCom */
2411 2412 2413 2414 2415
	{ USB_DEVICE(0x07b8, 0xb21b) },
	{ USB_DEVICE(0x07b8, 0xb21c) },
	{ USB_DEVICE(0x07b8, 0xb21d) },
	{ USB_DEVICE(0x07b8, 0xb21e) },
	{ USB_DEVICE(0x07b8, 0xb21f) },
2416
	/* AL */
2417
	{ USB_DEVICE(0x14b2, 0x3c10) },
2418
	/* Amigo */
2419 2420
	{ USB_DEVICE(0x148f, 0x9021) },
	{ USB_DEVICE(0x0eb0, 0x9021) },
2421
	/* AMIT  */
2422
	{ USB_DEVICE(0x18c5, 0x0002) },
2423
	/* Askey */
2424
	{ USB_DEVICE(0x1690, 0x0722) },
2425
	/* ASUS */
2426 2427
	{ USB_DEVICE(0x0b05, 0x1723) },
	{ USB_DEVICE(0x0b05, 0x1724) },
2428
	/* Belkin */
2429
	{ USB_DEVICE(0x050d, 0x7050) },	/* FCC ID: K7SF5D7050B ver. 3.x */
2430 2431 2432
	{ USB_DEVICE(0x050d, 0x705a) },
	{ USB_DEVICE(0x050d, 0x905b) },
	{ USB_DEVICE(0x050d, 0x905c) },
2433
	/* Billionton */
2434 2435
	{ USB_DEVICE(0x1631, 0xc019) },
	{ USB_DEVICE(0x08dd, 0x0120) },
2436
	/* Buffalo */
2437 2438
	{ USB_DEVICE(0x0411, 0x00d8) },
	{ USB_DEVICE(0x0411, 0x00d9) },
2439
	{ USB_DEVICE(0x0411, 0x00e6) },
2440 2441 2442 2443
	{ USB_DEVICE(0x0411, 0x00f4) },
	{ USB_DEVICE(0x0411, 0x0116) },
	{ USB_DEVICE(0x0411, 0x0119) },
	{ USB_DEVICE(0x0411, 0x0137) },
2444
	/* CEIVA */
2445
	{ USB_DEVICE(0x178d, 0x02be) },
2446
	/* CNet */
2447 2448
	{ USB_DEVICE(0x1371, 0x9022) },
	{ USB_DEVICE(0x1371, 0x9032) },
2449
	/* Conceptronic */
2450
	{ USB_DEVICE(0x14b2, 0x3c22) },
2451
	/* Corega */
2452
	{ USB_DEVICE(0x07aa, 0x002e) },
2453
	/* D-Link */
2454 2455 2456 2457
	{ USB_DEVICE(0x07d1, 0x3c03) },
	{ USB_DEVICE(0x07d1, 0x3c04) },
	{ USB_DEVICE(0x07d1, 0x3c06) },
	{ USB_DEVICE(0x07d1, 0x3c07) },
2458
	/* Edimax */
2459 2460
	{ USB_DEVICE(0x7392, 0x7318) },
	{ USB_DEVICE(0x7392, 0x7618) },
2461
	/* EnGenius */
2462
	{ USB_DEVICE(0x1740, 0x3701) },
2463
	/* Gemtek */
2464
	{ USB_DEVICE(0x15a9, 0x0004) },
2465
	/* Gigabyte */
2466 2467
	{ USB_DEVICE(0x1044, 0x8008) },
	{ USB_DEVICE(0x1044, 0x800a) },
2468
	/* Huawei-3Com */
2469
	{ USB_DEVICE(0x1472, 0x0009) },
2470
	/* Hercules */
2471 2472 2473
	{ USB_DEVICE(0x06f8, 0xe002) },
	{ USB_DEVICE(0x06f8, 0xe010) },
	{ USB_DEVICE(0x06f8, 0xe020) },
2474
	/* Linksys */
2475 2476 2477
	{ USB_DEVICE(0x13b1, 0x0020) },
	{ USB_DEVICE(0x13b1, 0x0023) },
	{ USB_DEVICE(0x13b1, 0x0028) },
2478
	/* MSI */
2479 2480 2481 2482 2483
	{ USB_DEVICE(0x0db0, 0x4600) },
	{ USB_DEVICE(0x0db0, 0x6877) },
	{ USB_DEVICE(0x0db0, 0x6874) },
	{ USB_DEVICE(0x0db0, 0xa861) },
	{ USB_DEVICE(0x0db0, 0xa874) },
X
Xose Vazquez Perez 已提交
2484
	/* Ovislink */
2485
	{ USB_DEVICE(0x1b75, 0x7318) },
2486
	/* Ralink */
2487 2488 2489 2490
	{ USB_DEVICE(0x04bb, 0x093d) },
	{ USB_DEVICE(0x148f, 0x2573) },
	{ USB_DEVICE(0x148f, 0x2671) },
	{ USB_DEVICE(0x0812, 0x3101) },
2491
	/* Qcom */
2492 2493 2494
	{ USB_DEVICE(0x18e8, 0x6196) },
	{ USB_DEVICE(0x18e8, 0x6229) },
	{ USB_DEVICE(0x18e8, 0x6238) },
2495
	/* Samsung */
2496
	{ USB_DEVICE(0x04e8, 0x4471) },
2497
	/* Senao */
2498
	{ USB_DEVICE(0x1740, 0x7100) },
2499
	/* Sitecom */
2500 2501 2502 2503 2504
	{ USB_DEVICE(0x0df6, 0x0024) },
	{ USB_DEVICE(0x0df6, 0x0027) },
	{ USB_DEVICE(0x0df6, 0x002f) },
	{ USB_DEVICE(0x0df6, 0x90ac) },
	{ USB_DEVICE(0x0df6, 0x9712) },
2505
	/* Surecom */
2506
	{ USB_DEVICE(0x0769, 0x31f3) },
I
Ivo van Doorn 已提交
2507
	/* Tilgin */
2508
	{ USB_DEVICE(0x6933, 0x5001) },
2509
	/* Philips */
2510
	{ USB_DEVICE(0x0471, 0x200a) },
2511
	/* Planex */
2512 2513
	{ USB_DEVICE(0x2019, 0xab01) },
	{ USB_DEVICE(0x2019, 0xab50) },
X
Xose Vazquez Perez 已提交
2514
	/* WideTell */
2515
	{ USB_DEVICE(0x7167, 0x3840) },
2516
	/* Zcom */
2517
	{ USB_DEVICE(0x0cde, 0x001c) },
2518
	/* ZyXEL */
2519
	{ USB_DEVICE(0x0586, 0x3415) },
2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530
	{ 0, }
};

MODULE_AUTHOR(DRV_PROJECT);
MODULE_VERSION(DRV_VERSION);
MODULE_DESCRIPTION("Ralink RT73 USB Wireless LAN driver.");
MODULE_SUPPORTED_DEVICE("Ralink RT2571W & RT2671 USB chipset based cards");
MODULE_DEVICE_TABLE(usb, rt73usb_device_table);
MODULE_FIRMWARE(FIRMWARE_RT2571);
MODULE_LICENSE("GPL");

2531 2532 2533 2534 2535 2536
static int rt73usb_probe(struct usb_interface *usb_intf,
			 const struct usb_device_id *id)
{
	return rt2x00usb_probe(usb_intf, &rt73usb_ops);
}

2537
static struct usb_driver rt73usb_driver = {
2538
	.name		= KBUILD_MODNAME,
2539
	.id_table	= rt73usb_device_table,
2540
	.probe		= rt73usb_probe,
2541 2542 2543
	.disconnect	= rt2x00usb_disconnect,
	.suspend	= rt2x00usb_suspend,
	.resume		= rt2x00usb_resume,
S
Stanislaw Gruszka 已提交
2544
	.reset_resume	= rt2x00usb_resume,
2545
	.disable_hub_initiated_lpm = 1,
2546 2547
};

2548
module_usb_driver(rt73usb_driver);