xhci-hub.c 46.6 KB
Newer Older
S
Sarah Sharp 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
/*
 * xHCI host controller driver
 *
 * Copyright (C) 2008 Intel Corp.
 *
 * Author: Sarah Sharp
 * Some code borrowed from the Linux EHCI driver.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
 * or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
 * for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software Foundation,
 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

23 24

#include <linux/slab.h>
S
Sarah Sharp 已提交
25 26 27
#include <asm/unaligned.h>

#include "xhci.h"
28
#include "xhci-trace.h"
S
Sarah Sharp 已提交
29

30 31 32 33
#define	PORT_WAKE_BITS	(PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
#define	PORT_RWC_BITS	(PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
			 PORT_RC | PORT_PLC | PORT_PE)

34 35 36
/* USB 3 BOS descriptor and a capability descriptors, combined.
 * Fields will be adjusted and added later in xhci_create_usb3_bos_desc()
 */
37 38 39 40 41
static u8 usb_bos_descriptor [] = {
	USB_DT_BOS_SIZE,		/*  __u8 bLength, 5 bytes */
	USB_DT_BOS,			/*  __u8 bDescriptorType */
	0x0F, 0x00,			/*  __le16 wTotalLength, 15 bytes */
	0x1,				/*  __u8 bNumDeviceCaps */
42
	/* First device capability, SuperSpeed */
43 44 45 46 47 48 49 50
	USB_DT_USB_SS_CAP_SIZE,		/*  __u8 bLength, 10 bytes */
	USB_DT_DEVICE_CAPABILITY,	/* Device Capability */
	USB_SS_CAP_TYPE,		/* bDevCapabilityType, SUPERSPEED_USB */
	0x00,				/* bmAttributes, LTM off by default */
	USB_5GBPS_OPERATION, 0x00,	/* wSpeedsSupported, 5Gbps only */
	0x03,				/* bFunctionalitySupport,
					   USB 3.0 speed only */
	0x00,				/* bU1DevExitLat, set later. */
51 52
	0x00, 0x00,			/* __le16 bU2DevExitLat, set later. */
	/* Second device capability, SuperSpeedPlus */
53
	0x1c,				/* bLength 28, will be adjusted later */
54 55 56
	USB_DT_DEVICE_CAPABILITY,	/* Device Capability */
	USB_SSP_CAP_TYPE,		/* bDevCapabilityType SUPERSPEED_PLUS */
	0x00,				/* bReserved 0 */
57 58
	0x23, 0x00, 0x00, 0x00,		/* bmAttributes, SSAC=3 SSIC=1 */
	0x01, 0x00,			/* wFunctionalitySupport */
59
	0x00, 0x00,			/* wReserved 0 */
60 61 62 63 64
	/* Default Sublink Speed Attributes, overwrite if custom PSI exists */
	0x34, 0x00, 0x05, 0x00,		/* 5Gbps, symmetric, rx, ID = 4 */
	0xb4, 0x00, 0x05, 0x00,		/* 5Gbps, symmetric, tx, ID = 4 */
	0x35, 0x40, 0x0a, 0x00,		/* 10Gbps, SSP, symmetric, rx, ID = 5 */
	0xb5, 0x40, 0x0a, 0x00,		/* 10Gbps, SSP, symmetric, tx, ID = 5 */
65 66
};

67 68 69 70 71 72 73 74 75 76 77 78
static int xhci_create_usb3_bos_desc(struct xhci_hcd *xhci, char *buf,
				     u16 wLength)
{
	int i, ssa_count;
	u32 temp;
	u16 desc_size, ssp_cap_size, ssa_size = 0;
	bool usb3_1 = false;

	desc_size = USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
	ssp_cap_size = sizeof(usb_bos_descriptor) - desc_size;

	/* does xhci support USB 3.1 Enhanced SuperSpeed */
79 80 81 82 83 84 85 86
	if (xhci->usb3_rhub.min_rev >= 0x01) {
		/* does xhci provide a PSI table for SSA speed attributes? */
		if (xhci->usb3_rhub.psi_count) {
			/* two SSA entries for each unique PSI ID, RX and TX */
			ssa_count = xhci->usb3_rhub.psi_uid_count * 2;
			ssa_size = ssa_count * sizeof(u32);
			ssp_cap_size -= 16; /* skip copying the default SSA */
		}
87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112
		desc_size += ssp_cap_size;
		usb3_1 = true;
	}
	memcpy(buf, &usb_bos_descriptor, min(desc_size, wLength));

	if (usb3_1) {
		/* modify bos descriptor bNumDeviceCaps and wTotalLength */
		buf[4] += 1;
		put_unaligned_le16(desc_size + ssa_size, &buf[2]);
	}

	if (wLength < USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE)
		return wLength;

	/* Indicate whether the host has LTM support. */
	temp = readl(&xhci->cap_regs->hcc_params);
	if (HCC_LTC(temp))
		buf[8] |= USB_LTM_SUPPORT;

	/* Set the U1 and U2 exit latencies. */
	if ((xhci->quirks & XHCI_LPM_SUPPORT)) {
		temp = readl(&xhci->cap_regs->hcs_params3);
		buf[12] = HCS_U1_LATENCY(temp);
		put_unaligned_le16(HCS_U2_LATENCY(temp), &buf[13]);
	}

113 114
	/* If PSI table exists, add the custom speed attributes from it */
	if (usb3_1 && xhci->usb3_rhub.psi_count) {
115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161
		u32 ssp_cap_base, bm_attrib, psi;
		int offset;

		ssp_cap_base = USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;

		if (wLength < desc_size)
			return wLength;
		buf[ssp_cap_base] = ssp_cap_size + ssa_size;

		/* attribute count SSAC bits 4:0 and ID count SSIC bits 8:5 */
		bm_attrib = (ssa_count - 1) & 0x1f;
		bm_attrib |= (xhci->usb3_rhub.psi_uid_count - 1) << 5;
		put_unaligned_le32(bm_attrib, &buf[ssp_cap_base + 4]);

		if (wLength < desc_size + ssa_size)
			return wLength;
		/*
		 * Create the Sublink Speed Attributes (SSA) array.
		 * The xhci PSI field and USB 3.1 SSA fields are very similar,
		 * but link type bits 7:6 differ for values 01b and 10b.
		 * xhci has also only one PSI entry for a symmetric link when
		 * USB 3.1 requires two SSA entries (RX and TX) for every link
		 */
		offset = desc_size;
		for (i = 0; i < xhci->usb3_rhub.psi_count; i++) {
			psi = xhci->usb3_rhub.psi[i];
			psi &= ~USB_SSP_SUBLINK_SPEED_RSVD;
			if ((psi & PLT_MASK) == PLT_SYM) {
			/* Symmetric, create SSA RX and TX from one PSI entry */
				put_unaligned_le32(psi, &buf[offset]);
				psi |= 1 << 7;  /* turn entry to TX */
				offset += 4;
				if (offset >= desc_size + ssa_size)
					return desc_size + ssa_size;
			} else if ((psi & PLT_MASK) == PLT_ASYM_RX) {
				/* Asymetric RX, flip bits 7:6 for SSA */
				psi ^= PLT_MASK;
			}
			put_unaligned_le32(psi, &buf[offset]);
			offset += 4;
			if (offset >= desc_size + ssa_size)
				return desc_size + ssa_size;
		}
	}
	/* ssa_size is 0 for other than usb 3.1 hosts */
	return desc_size + ssa_size;
}
162

163 164
static void xhci_common_hub_descriptor(struct xhci_hcd *xhci,
		struct usb_hub_descriptor *desc, int ports)
S
Sarah Sharp 已提交
165 166 167 168 169 170 171 172
{
	u16 temp;

	desc->bPwrOn2PwrGood = 10;	/* xhci section 5.4.9 says 20ms max */
	desc->bHubContrCurrent = 0;

	desc->bNbrPorts = ports;
	temp = 0;
173
	/* Bits 1:0 - support per-port power switching, or power always on */
S
Sarah Sharp 已提交
174
	if (HCC_PPC(xhci->hcc_params))
175
		temp |= HUB_CHAR_INDV_PORT_LPSM;
S
Sarah Sharp 已提交
176
	else
177
		temp |= HUB_CHAR_NO_LPSM;
S
Sarah Sharp 已提交
178 179
	/* Bit  2 - root hubs are not part of a compound device */
	/* Bits 4:3 - individual port over current protection */
180
	temp |= HUB_CHAR_INDV_PORT_OCPM;
S
Sarah Sharp 已提交
181 182
	/* Bits 6:5 - no TTs in root ports */
	/* Bit  7 - no port indicators */
M
Matt Evans 已提交
183
	desc->wHubCharacteristics = cpu_to_le16(temp);
S
Sarah Sharp 已提交
184 185
}

186 187 188 189 190 191 192 193 194 195 196 197 198
/* Fill in the USB 2.0 roothub descriptor */
static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
		struct usb_hub_descriptor *desc)
{
	int ports;
	u16 temp;
	__u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8];
	u32 portsc;
	unsigned int i;

	ports = xhci->num_usb2_ports;

	xhci_common_hub_descriptor(xhci, desc, ports);
199
	desc->bDescriptorType = USB_DT_HUB;
200
	temp = 1 + (ports / 8);
201
	desc->bDescLength = USB_DT_HUB_NONVAR_SIZE + 2 * temp;
202 203 204 205 206 207

	/* The Device Removable bits are reported on a byte granularity.
	 * If the port doesn't exist within that byte, the bit is set to 0.
	 */
	memset(port_removable, 0, sizeof(port_removable));
	for (i = 0; i < ports; i++) {
208
		portsc = readl(xhci->usb2_ports[i]);
209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
		/* If a device is removable, PORTSC reports a 0, same as in the
		 * hub descriptor DeviceRemovable bits.
		 */
		if (portsc & PORT_DEV_REMOVE)
			/* This math is hairy because bit 0 of DeviceRemovable
			 * is reserved, and bit 1 is for port 1, etc.
			 */
			port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8);
	}

	/* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN
	 * ports on it.  The USB 2.0 specification says that there are two
	 * variable length fields at the end of the hub descriptor:
	 * DeviceRemovable and PortPwrCtrlMask.  But since we can have less than
	 * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array
	 * to set PortPwrCtrlMask bits.  PortPwrCtrlMask must always be set to
	 * 0xFF, so we initialize the both arrays (DeviceRemovable and
	 * PortPwrCtrlMask) to 0xFF.  Then we set the DeviceRemovable for each
	 * set of ports that actually exist.
	 */
	memset(desc->u.hs.DeviceRemovable, 0xff,
			sizeof(desc->u.hs.DeviceRemovable));
	memset(desc->u.hs.PortPwrCtrlMask, 0xff,
			sizeof(desc->u.hs.PortPwrCtrlMask));

	for (i = 0; i < (ports + 1 + 7) / 8; i++)
		memset(&desc->u.hs.DeviceRemovable[i], port_removable[i],
				sizeof(__u8));
}

/* Fill in the USB 3.0 roothub descriptor */
static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
		struct usb_hub_descriptor *desc)
{
	int ports;
	u16 port_removable;
	u32 portsc;
	unsigned int i;

	ports = xhci->num_usb3_ports;
	xhci_common_hub_descriptor(xhci, desc, ports);
250 251
	desc->bDescriptorType = USB_DT_SS_HUB;
	desc->bDescLength = USB_DT_SS_HUB_SIZE;
252 253 254 255 256 257 258 259 260 261

	/* header decode latency should be zero for roothubs,
	 * see section 4.23.5.2.
	 */
	desc->u.ss.bHubHdrDecLat = 0;
	desc->u.ss.wHubDelay = 0;

	port_removable = 0;
	/* bit 0 is reserved, bit 1 is for port 1, etc. */
	for (i = 0; i < ports; i++) {
262
		portsc = readl(xhci->usb3_ports[i]);
263 264 265
		if (portsc & PORT_DEV_REMOVE)
			port_removable |= 1 << (i + 1);
	}
266 267

	desc->u.ss.DeviceRemovable = cpu_to_le16(port_removable);
268 269 270 271 272 273
}

static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
		struct usb_hub_descriptor *desc)
{

274
	if (hcd->speed >= HCD_USB3)
275 276 277 278 279 280
		xhci_usb3_hub_descriptor(hcd, xhci, desc);
	else
		xhci_usb2_hub_descriptor(hcd, xhci, desc);

}

S
Sarah Sharp 已提交
281 282 283
static unsigned int xhci_port_speed(unsigned int port_status)
{
	if (DEV_LOWSPEED(port_status))
284
		return USB_PORT_STAT_LOW_SPEED;
S
Sarah Sharp 已提交
285
	if (DEV_HIGHSPEED(port_status))
286
		return USB_PORT_STAT_HIGH_SPEED;
S
Sarah Sharp 已提交
287 288 289
	/*
	 * FIXME: Yes, we should check for full speed, but the core uses that as
	 * a default in portspeed() in usb/core/hub.c (which is the only place
290
	 * USB_PORT_STAT_*_SPEED is used).
S
Sarah Sharp 已提交
291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
	 */
	return 0;
}

/*
 * These bits are Read Only (RO) and should be saved and written to the
 * registers: 0, 3, 10:13, 30
 * connect status, over-current status, port speed, and device removable.
 * connect status and port speed are also sticky - meaning they're in
 * the AUX well and they aren't changed by a hot, warm, or cold reset.
 */
#define	XHCI_PORT_RO	((1<<0) | (1<<3) | (0xf<<10) | (1<<30))
/*
 * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit:
 * bits 5:8, 9, 14:15, 25:27
 * link state, port power, port indicator state, "wake on" enable state
 */
#define XHCI_PORT_RWS	((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25))
/*
 * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect:
 * bit 4 (port reset)
 */
#define	XHCI_PORT_RW1S	((1<<4))
/*
 * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect:
 * bits 1, 17, 18, 19, 20, 21, 22, 23
 * port enable/disable, and
 * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports),
 * over-current, reset, link state, and L1 change
 */
#define XHCI_PORT_RW1CS	((1<<1) | (0x7f<<17))
/*
 * Bit 16 is RW, and writing a '1' to it causes the link state control to be
 * latched in
 */
#define	XHCI_PORT_RW	((1<<16))
/*
 * These bits are Reserved Zero (RsvdZ) and zero should be written to them:
 * bits 2, 24, 28:31
 */
#define	XHCI_PORT_RZ	((1<<2) | (1<<24) | (0xf<<28))

/*
 * Given a port state, this function returns a value that would result in the
 * port being in the same state, if the value was written to the port status
 * control register.
 * Save Read Only (RO) bits and save read/write bits where
 * writing a 0 clears the bit and writing a 1 sets the bit (RWS).
 * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect.
 */
341
u32 xhci_port_state_to_neutral(u32 state)
S
Sarah Sharp 已提交
342 343 344 345 346
{
	/* Save read-only status and port state */
	return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
}

347 348
/*
 * find slot id based on port number.
349
 * @port: The one-based port number from one of the two split roothubs.
350
 */
351 352
int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
		u16 port)
353 354 355
{
	int slot_id;
	int i;
356
	enum usb_device_speed speed;
357 358 359 360 361

	slot_id = 0;
	for (i = 0; i < MAX_HC_SLOTS; i++) {
		if (!xhci->devs[i])
			continue;
362
		speed = xhci->devs[i]->udev->speed;
363
		if (((speed >= USB_SPEED_SUPER) == (hcd->speed >= HCD_USB3))
364
				&& xhci->devs[i]->fake_port == port) {
365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388
			slot_id = i;
			break;
		}
	}

	return slot_id;
}

/*
 * Stop device
 * It issues stop endpoint command for EP 0 to 30. And wait the last command
 * to complete.
 * suspend will set to 1, if suspend bit need to set in command.
 */
static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend)
{
	struct xhci_virt_device *virt_dev;
	struct xhci_command *cmd;
	unsigned long flags;
	int ret;
	int i;

	ret = 0;
	virt_dev = xhci->devs[slot_id];
J
Jim Lin 已提交
389 390 391
	if (!virt_dev)
		return -ENODEV;

392 393
	trace_xhci_stop_device(virt_dev);

394
	cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
395
	if (!cmd)
396 397 398 399
		return -ENOMEM;

	spin_lock_irqsave(&xhci->lock, flags);
	for (i = LAST_EP_INDEX; i > 0; i--) {
400 401 402
		if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue) {
			struct xhci_command *command;
			command = xhci_alloc_command(xhci, false, false,
403
						     GFP_NOWAIT);
404 405 406 407 408 409 410 411 412
			if (!command) {
				spin_unlock_irqrestore(&xhci->lock, flags);
				xhci_free_command(xhci, cmd);
				return -ENOMEM;

			}
			xhci_queue_stop_endpoint(xhci, command, slot_id, i,
						 suspend);
		}
413
	}
414
	xhci_queue_stop_endpoint(xhci, cmd, slot_id, 0, suspend);
415 416 417 418
	xhci_ring_cmd_db(xhci);
	spin_unlock_irqrestore(&xhci->lock, flags);

	/* Wait for last stop endpoint command to finish */
419 420
	wait_for_completion(cmd->completion);

421
	if (cmd->status == COMP_COMMAND_ABORTED ||
422
	    cmd->status == COMP_COMMAND_RING_STOPPED) {
423
		xhci_warn(xhci, "Timeout while waiting for stop endpoint command\n");
424 425 426 427 428 429 430 431 432
		ret = -ETIME;
	}
	xhci_free_command(xhci, cmd);
	return ret;
}

/*
 * Ring device, it rings the all doorbells unconditionally.
 */
433
void xhci_ring_device(struct xhci_hcd *xhci, int slot_id)
434
{
435 436 437 438 439
	int i, s;
	struct xhci_virt_ep *ep;

	for (i = 0; i < LAST_EP_INDEX + 1; i++) {
		ep = &xhci->devs[slot_id]->eps[i];
440

441 442 443 444
		if (ep->ep_state & EP_HAS_STREAMS) {
			for (s = 1; s < ep->stream_info->num_streams; s++)
				xhci_ring_ep_doorbell(xhci, slot_id, i, s);
		} else if (ep->ring && ep->ring->dequeue) {
445
			xhci_ring_ep_doorbell(xhci, slot_id, i, 0);
446 447
		}
	}
448 449 450 451

	return;
}

452
static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
M
Matt Evans 已提交
453
		u16 wIndex, __le32 __iomem *addr, u32 port_status)
454
{
455
	/* Don't allow the USB core to disable SuperSpeed ports. */
456
	if (hcd->speed >= HCD_USB3) {
457 458 459 460 461
		xhci_dbg(xhci, "Ignoring request to disable "
				"SuperSpeed port.\n");
		return;
	}

462 463 464 465 466 467
	if (xhci->quirks & XHCI_BROKEN_PORT_PED) {
		xhci_dbg(xhci,
			 "Broken Port Enabled/Disabled, ignoring port disable request.\n");
		return;
	}

468
	/* Write 1 to disable the port */
469
	writel(port_status | PORT_PE, addr);
470
	port_status = readl(addr);
471 472 473 474
	xhci_dbg(xhci, "disable port, actual port %d status  = 0x%x\n",
			wIndex, port_status);
}

475
static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue,
M
Matt Evans 已提交
476
		u16 wIndex, __le32 __iomem *addr, u32 port_status)
477 478 479 480 481 482 483 484 485
{
	char *port_change_bit;
	u32 status;

	switch (wValue) {
	case USB_PORT_FEAT_C_RESET:
		status = PORT_RC;
		port_change_bit = "reset";
		break;
A
Andiry Xu 已提交
486 487 488 489
	case USB_PORT_FEAT_C_BH_PORT_RESET:
		status = PORT_WRC;
		port_change_bit = "warm(BH) reset";
		break;
490 491 492 493 494 495 496 497
	case USB_PORT_FEAT_C_CONNECTION:
		status = PORT_CSC;
		port_change_bit = "connect";
		break;
	case USB_PORT_FEAT_C_OVER_CURRENT:
		status = PORT_OCC;
		port_change_bit = "over-current";
		break;
498 499 500 501
	case USB_PORT_FEAT_C_ENABLE:
		status = PORT_PEC;
		port_change_bit = "enable/disable";
		break;
502 503 504 505
	case USB_PORT_FEAT_C_SUSPEND:
		status = PORT_PLC;
		port_change_bit = "suspend/resume";
		break;
506 507 508 509
	case USB_PORT_FEAT_C_PORT_LINK_STATE:
		status = PORT_PLC;
		port_change_bit = "link state";
		break;
510 511 512 513
	case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
		status = PORT_CEC;
		port_change_bit = "config error";
		break;
514 515 516 517 518
	default:
		/* Should never happen */
		return;
	}
	/* Change bits are all write 1 to clear */
519
	writel(port_status | status, addr);
520
	port_status = readl(addr);
521 522 523 524
	xhci_dbg(xhci, "clear port %s change, actual port %d status  = 0x%x\n",
			port_change_bit, wIndex, port_status);
}

525 526 527 528 529
static int xhci_get_ports(struct usb_hcd *hcd, __le32 __iomem ***port_array)
{
	int max_ports;
	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);

530
	if (hcd->speed >= HCD_USB3) {
531 532 533 534 535 536 537 538 539 540
		max_ports = xhci->num_usb3_ports;
		*port_array = xhci->usb3_ports;
	} else {
		max_ports = xhci->num_usb2_ports;
		*port_array = xhci->usb2_ports;
	}

	return max_ports;
}

541 542 543 544 545 546 547 548 549 550 551 552 553 554
static __le32 __iomem *xhci_get_port_io_addr(struct usb_hcd *hcd, int index)
{
	__le32 __iomem **port_array;

	xhci_get_ports(hcd, &port_array);
	return port_array[index];
}

/*
 * xhci_set_port_power() must be called with xhci->lock held.
 * It will release and re-aquire the lock while calling ACPI
 * method.
 */
static void xhci_set_port_power(struct xhci_hcd *xhci, struct usb_hcd *hcd,
555
				u16 index, bool on, unsigned long *flags)
556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573
{
	__le32 __iomem *addr;
	u32 temp;

	addr = xhci_get_port_io_addr(hcd, index);
	temp = readl(addr);
	temp = xhci_port_state_to_neutral(temp);
	if (on) {
		/* Power on */
		writel(temp | PORT_POWER, addr);
		temp = readl(addr);
		xhci_dbg(xhci, "set port power, actual port %d status  = 0x%x\n",
						index, temp);
	} else {
		/* Power off */
		writel(temp & ~PORT_POWER, addr);
	}

574
	spin_unlock_irqrestore(&xhci->lock, *flags);
575 576 577 578 579
	temp = usb_acpi_power_manageable(hcd->self.root_hub,
					index);
	if (temp)
		usb_acpi_set_power_state(hcd->self.root_hub,
			index, on);
580
	spin_lock_irqsave(&xhci->lock, *flags);
581 582
}

583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599
static void xhci_port_set_test_mode(struct xhci_hcd *xhci,
	u16 test_mode, u16 wIndex)
{
	u32 temp;
	__le32 __iomem *addr;

	/* xhci only supports test mode for usb2 ports, i.e. xhci->main_hcd */
	addr = xhci_get_port_io_addr(xhci->main_hcd, wIndex);
	temp = readl(addr + PORTPMSC);
	temp |= test_mode << PORT_TEST_MODE_SHIFT;
	writel(temp, addr + PORTPMSC);
	xhci->test_mode = test_mode;
	if (test_mode == TEST_FORCE_EN)
		xhci_start(xhci);
}

static int xhci_enter_test_mode(struct xhci_hcd *xhci,
600
				u16 test_mode, u16 wIndex, unsigned long *flags)
601 602 603 604 605 606 607 608 609 610 611 612 613 614 615
{
	int i, retval;

	/* Disable all Device Slots */
	xhci_dbg(xhci, "Disable all slots\n");
	for (i = 1; i <= HCS_MAX_SLOTS(xhci->hcs_params1); i++) {
		retval = xhci_disable_slot(xhci, NULL, i);
		if (retval)
			xhci_err(xhci, "Failed to disable slot %d, %d. Enter test mode anyway\n",
				 i, retval);
	}
	/* Put all ports to the Disable state by clear PP */
	xhci_dbg(xhci, "Disable all port (PP = 0)\n");
	/* Power off USB3 ports*/
	for (i = 0; i < xhci->num_usb3_ports; i++)
616
		xhci_set_port_power(xhci, xhci->shared_hcd, i, false, flags);
617 618
	/* Power off USB2 ports*/
	for (i = 0; i < xhci->num_usb2_ports; i++)
619
		xhci_set_port_power(xhci, xhci->main_hcd, i, false, flags);
620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653
	/* Stop the controller */
	xhci_dbg(xhci, "Stop controller\n");
	retval = xhci_halt(xhci);
	if (retval)
		return retval;
	/* Disable runtime PM for test mode */
	pm_runtime_forbid(xhci_to_hcd(xhci)->self.controller);
	/* Set PORTPMSC.PTC field to enter selected test mode */
	/* Port is selected by wIndex. port_id = wIndex + 1 */
	xhci_dbg(xhci, "Enter Test Mode: %d, Port_id=%d\n",
					test_mode, wIndex + 1);
	xhci_port_set_test_mode(xhci, test_mode, wIndex);
	return retval;
}

static int xhci_exit_test_mode(struct xhci_hcd *xhci)
{
	int retval;

	if (!xhci->test_mode) {
		xhci_err(xhci, "Not in test mode, do nothing.\n");
		return 0;
	}
	if (xhci->test_mode == TEST_FORCE_EN &&
		!(xhci->xhc_state & XHCI_STATE_HALTED)) {
		retval = xhci_halt(xhci);
		if (retval)
			return retval;
	}
	pm_runtime_allow(xhci_to_hcd(xhci)->self.controller);
	xhci->test_mode = 0;
	return xhci_reset(xhci);
}

A
Andiry Xu 已提交
654 655 656 657 658
void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
				int port_id, u32 link_state)
{
	u32 temp;

659
	temp = readl(port_array[port_id]);
A
Andiry Xu 已提交
660 661 662
	temp = xhci_port_state_to_neutral(temp);
	temp &= ~PORT_PLS_MASK;
	temp |= PORT_LINK_STROBE | link_state;
663
	writel(temp, port_array[port_id]);
A
Andiry Xu 已提交
664 665
}

F
Felipe Balbi 已提交
666
static void xhci_set_remote_wake_mask(struct xhci_hcd *xhci,
667 668 669 670
		__le32 __iomem **port_array, int port_id, u16 wake_mask)
{
	u32 temp;

671
	temp = readl(port_array[port_id]);
672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688
	temp = xhci_port_state_to_neutral(temp);

	if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_CONNECT)
		temp |= PORT_WKCONN_E;
	else
		temp &= ~PORT_WKCONN_E;

	if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_DISCONNECT)
		temp |= PORT_WKDISC_E;
	else
		temp &= ~PORT_WKDISC_E;

	if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_OVER_CURRENT)
		temp |= PORT_WKOC_E;
	else
		temp &= ~PORT_WKOC_E;

689
	writel(temp, port_array[port_id]);
690 691
}

A
Andiry Xu 已提交
692 693 694 695 696 697
/* Test and clear port RWC bit */
void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
				int port_id, u32 port_bit)
{
	u32 temp;

698
	temp = readl(port_array[port_id]);
A
Andiry Xu 已提交
699 700 701
	if (temp & port_bit) {
		temp = xhci_port_state_to_neutral(temp);
		temp |= port_bit;
702
		writel(temp, port_array[port_id]);
A
Andiry Xu 已提交
703 704 705
	}
}

706 707 708 709 710 711 712
/* Updates Link Status for USB 2.1 port */
static void xhci_hub_report_usb2_link_state(u32 *status, u32 status_reg)
{
	if ((status_reg & PORT_PLS_MASK) == XDEV_U2)
		*status |= USB_PORT_STAT_L1;
}

713
/* Updates Link Status for super Speed port */
714 715
static void xhci_hub_report_usb3_link_state(struct xhci_hcd *xhci,
		u32 *status, u32 status_reg)
716 717 718 719
{
	u32 pls = status_reg & PORT_PLS_MASK;

	/* resume state is a xHCI internal state.
720 721
	 * Do not report it to usb core, instead, pretend to be U3,
	 * thus usb core knows it's not ready for transfer
722
	 */
723 724
	if (pls == XDEV_RESUME) {
		*status |= USB_SS_PORT_LS_U3;
725
		return;
726
	}
727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747

	/* When the CAS bit is set then warm reset
	 * should be performed on port
	 */
	if (status_reg & PORT_CAS) {
		/* The CAS bit can be set while the port is
		 * in any link state.
		 * Only roothubs have CAS bit, so we
		 * pretend to be in compliance mode
		 * unless we're already in compliance
		 * or the inactive state.
		 */
		if (pls != USB_SS_PORT_LS_COMP_MOD &&
		    pls != USB_SS_PORT_LS_SS_INACTIVE) {
			pls = USB_SS_PORT_LS_COMP_MOD;
		}
		/* Return also connection bit -
		 * hub state machine resets port
		 * when this bit is set.
		 */
		pls |= USB_PORT_STAT_CONNECTION;
748 749 750 751 752 753 754 755 756
	} else {
		/*
		 * If CAS bit isn't set but the Port is already at
		 * Compliance Mode, fake a connection so the USB core
		 * notices the Compliance state and resets the port.
		 * This resolves an issue generated by the SN65LVPE502CP
		 * in which sometimes the port enters compliance mode
		 * caused by a delay on the host-device negotiation.
		 */
757 758
		if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
				(pls == USB_SS_PORT_LS_COMP_MOD))
759
			pls |= USB_PORT_STAT_CONNECTION;
760
	}
761

762 763 764 765
	/* update status field */
	*status |= pls;
}

766 767 768 769 770 771 772
/*
 * Function for Compliance Mode Quirk.
 *
 * This Function verifies if all xhc USB3 ports have entered U0, if so,
 * the compliance mode timer is deleted. A port won't enter
 * compliance mode if it has previously entered U0.
 */
773 774
static void xhci_del_comp_mod_timer(struct xhci_hcd *xhci, u32 status,
				    u16 wIndex)
775 776 777 778 779 780 781 782 783 784 785
{
	u32 all_ports_seen_u0 = ((1 << xhci->num_usb3_ports)-1);
	bool port_in_u0 = ((status & PORT_PLS_MASK) == XDEV_U0);

	if (!(xhci->quirks & XHCI_COMP_MODE_QUIRK))
		return;

	if ((xhci->port_status_u0 != all_ports_seen_u0) && port_in_u0) {
		xhci->port_status_u0 |= 1 << wIndex;
		if (xhci->port_status_u0 == all_ports_seen_u0) {
			del_timer_sync(&xhci->comp_mode_recovery_timer);
786 787 788 789
			xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"All USB3 ports have entered U0 already!");
			xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Compliance Mode Recovery Timer Deleted.");
790 791 792 793
		}
	}
}

794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809
static u32 xhci_get_ext_port_status(u32 raw_port_status, u32 port_li)
{
	u32 ext_stat = 0;
	int speed_id;

	/* only support rx and tx lane counts of 1 in usb3.1 spec */
	speed_id = DEV_PORT_SPEED(raw_port_status);
	ext_stat |= speed_id;		/* bits 3:0, RX speed id */
	ext_stat |= speed_id << 4;	/* bits 7:4, TX speed id */

	ext_stat |= PORT_RX_LANES(port_li) << 8;  /* bits 11:8 Rx lane count */
	ext_stat |= PORT_TX_LANES(port_li) << 12; /* bits 15:12 Tx lane count */

	return ext_stat;
}

810 811 812 813 814 815 816 817
/*
 * Converts a raw xHCI port status into the format that external USB 2.0 or USB
 * 3.0 hubs use.
 *
 * Possible side effects:
 *  - Mark a port as being done with device resume,
 *    and ring the endpoint doorbells.
 *  - Stop the Synopsys redriver Compliance Mode polling.
818
 *  - Drop and reacquire the xHCI lock, in order to wait for port resume.
819 820 821 822
 */
static u32 xhci_get_port_status(struct usb_hcd *hcd,
		struct xhci_bus_state *bus_state,
		__le32 __iomem **port_array,
823 824 825 826
		u16 wIndex, u32 raw_port_status,
		unsigned long flags)
	__releases(&xhci->lock)
	__acquires(&xhci->lock)
827 828 829 830 831 832 833 834 835 836 837 838 839 840 841
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
	u32 status = 0;
	int slot_id;

	/* wPortChange bits */
	if (raw_port_status & PORT_CSC)
		status |= USB_PORT_STAT_C_CONNECTION << 16;
	if (raw_port_status & PORT_PEC)
		status |= USB_PORT_STAT_C_ENABLE << 16;
	if ((raw_port_status & PORT_OCC))
		status |= USB_PORT_STAT_C_OVERCURRENT << 16;
	if ((raw_port_status & PORT_RC))
		status |= USB_PORT_STAT_C_RESET << 16;
	/* USB3.0 only */
842
	if (hcd->speed >= HCD_USB3) {
843 844 845 846 847 848 849 850
		/* Port link change with port in resume state should not be
		 * reported to usbcore, as this is an internal state to be
		 * handled by xhci driver. Reporting PLC to usbcore may
		 * cause usbcore clearing PLC first and port change event
		 * irq won't be generated.
		 */
		if ((raw_port_status & PORT_PLC) &&
			(raw_port_status & PORT_PLS_MASK) != XDEV_RESUME)
851 852 853
			status |= USB_PORT_STAT_C_LINK_STATE << 16;
		if ((raw_port_status & PORT_WRC))
			status |= USB_PORT_STAT_C_BH_RESET << 16;
854 855
		if ((raw_port_status & PORT_CEC))
			status |= USB_PORT_STAT_C_CONFIG_ERROR << 16;
856 857
	}

858
	if (hcd->speed < HCD_USB3) {
859 860 861 862 863
		if ((raw_port_status & PORT_PLS_MASK) == XDEV_U3
				&& (raw_port_status & PORT_POWER))
			status |= USB_PORT_STAT_SUSPEND;
	}
	if ((raw_port_status & PORT_PLS_MASK) == XDEV_RESUME &&
864
		!DEV_SUPERSPEED_ANY(raw_port_status)) {
865 866 867
		if ((raw_port_status & PORT_RESET) ||
				!(raw_port_status & PORT_PE))
			return 0xffffffff;
868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891
		/* did port event handler already start resume timing? */
		if (!bus_state->resume_done[wIndex]) {
			/* If not, maybe we are in a host initated resume? */
			if (test_bit(wIndex, &bus_state->resuming_ports)) {
				/* Host initated resume doesn't time the resume
				 * signalling using resume_done[].
				 * It manually sets RESUME state, sleeps 20ms
				 * and sets U0 state. This should probably be
				 * changed, but not right now.
				 */
			} else {
				/* port resume was discovered now and here,
				 * start resume timing
				 */
				unsigned long timeout = jiffies +
					msecs_to_jiffies(USB_RESUME_TIMEOUT);

				set_bit(wIndex, &bus_state->resuming_ports);
				bus_state->resume_done[wIndex] = timeout;
				mod_timer(&hcd->rh_timer, timeout);
			}
		/* Has resume been signalled for USB_RESUME_TIME yet? */
		} else if (time_after_eq(jiffies,
					 bus_state->resume_done[wIndex])) {
892 893
			int time_left;

894 895 896 897
			xhci_dbg(xhci, "Resume USB2 port %d\n",
					wIndex + 1);
			bus_state->resume_done[wIndex] = 0;
			clear_bit(wIndex, &bus_state->resuming_ports);
898 899

			set_bit(wIndex, &bus_state->rexit_ports);
900 901
			xhci_set_link_state(xhci, port_array, wIndex,
					XDEV_U0);
902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918

			spin_unlock_irqrestore(&xhci->lock, flags);
			time_left = wait_for_completion_timeout(
					&bus_state->rexit_done[wIndex],
					msecs_to_jiffies(
						XHCI_MAX_REXIT_TIMEOUT));
			spin_lock_irqsave(&xhci->lock, flags);

			if (time_left) {
				slot_id = xhci_find_slot_id_by_port(hcd,
						xhci, wIndex + 1);
				if (!slot_id) {
					xhci_dbg(xhci, "slot_id is zero\n");
					return 0xffffffff;
				}
				xhci_ring_device(xhci, slot_id);
			} else {
919
				int port_status = readl(port_array[wIndex]);
920 921 922 923 924
				xhci_warn(xhci, "Port resume took longer than %i msec, port status = 0x%x\n",
						XHCI_MAX_REXIT_TIMEOUT,
						port_status);
				status |= USB_PORT_STAT_SUSPEND;
				clear_bit(wIndex, &bus_state->rexit_ports);
925
			}
926

927 928 929 930 931
			bus_state->port_c_suspend |= 1 << wIndex;
			bus_state->suspended_ports &= ~(1 << wIndex);
		} else {
			/*
			 * The resume has been signaling for less than
932 933 934
			 * USB_RESUME_TIME. Report the port status as SUSPEND,
			 * let the usbcore check port status again and clear
			 * resume signaling later.
935 936 937 938
			 */
			status |= USB_PORT_STAT_SUSPEND;
		}
	}
939 940 941 942 943 944 945 946 947 948 949 950 951
	/*
	 * Clear stale usb2 resume signalling variables in case port changed
	 * state during resume signalling. For example on error
	 */
	if ((bus_state->resume_done[wIndex] ||
	     test_bit(wIndex, &bus_state->resuming_ports)) &&
	    (raw_port_status & PORT_PLS_MASK) != XDEV_U3 &&
	    (raw_port_status & PORT_PLS_MASK) != XDEV_RESUME) {
		bus_state->resume_done[wIndex] = 0;
		clear_bit(wIndex, &bus_state->resuming_ports);
	}


952 953 954 955 956 957 958 959 960
	if ((raw_port_status & PORT_PLS_MASK) == XDEV_U0 &&
	    (raw_port_status & PORT_POWER)) {
		if (bus_state->suspended_ports & (1 << wIndex)) {
			bus_state->suspended_ports &= ~(1 << wIndex);
			if (hcd->speed < HCD_USB3)
				bus_state->port_c_suspend |= 1 << wIndex;
		}
		bus_state->resume_done[wIndex] = 0;
		clear_bit(wIndex, &bus_state->resuming_ports);
961 962 963 964 965 966 967 968 969 970 971 972
	}
	if (raw_port_status & PORT_CONNECT) {
		status |= USB_PORT_STAT_CONNECTION;
		status |= xhci_port_speed(raw_port_status);
	}
	if (raw_port_status & PORT_PE)
		status |= USB_PORT_STAT_ENABLE;
	if (raw_port_status & PORT_OC)
		status |= USB_PORT_STAT_OVERCURRENT;
	if (raw_port_status & PORT_RESET)
		status |= USB_PORT_STAT_RESET;
	if (raw_port_status & PORT_POWER) {
973
		if (hcd->speed >= HCD_USB3)
974 975 976 977
			status |= USB_SS_PORT_STAT_POWER;
		else
			status |= USB_PORT_STAT_POWER;
	}
978
	/* Update Port Link State */
979
	if (hcd->speed >= HCD_USB3) {
980
		xhci_hub_report_usb3_link_state(xhci, &status, raw_port_status);
981 982 983 984 985
		/*
		 * Verify if all USB3 Ports Have entered U0 already.
		 * Delete Compliance Mode Timer if so.
		 */
		xhci_del_comp_mod_timer(xhci, raw_port_status, wIndex);
986 987
	} else {
		xhci_hub_report_usb2_link_state(&status, raw_port_status);
988 989
	}
	if (bus_state->port_c_suspend & (1 << wIndex))
990
		status |= USB_PORT_STAT_C_SUSPEND << 16;
991 992 993 994

	return status;
}

S
Sarah Sharp 已提交
995 996 997 998
int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
		u16 wIndex, char *buf, u16 wLength)
{
	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
999
	int max_ports;
S
Sarah Sharp 已提交
1000
	unsigned long flags;
A
Andiry Xu 已提交
1001
	u32 temp, status;
S
Sarah Sharp 已提交
1002
	int retval = 0;
M
Matt Evans 已提交
1003
	__le32 __iomem **port_array;
1004
	int slot_id;
1005
	struct xhci_bus_state *bus_state;
A
Andiry Xu 已提交
1006
	u16 link_state = 0;
1007
	u16 wake_mask = 0;
1008
	u16 timeout = 0;
1009
	u16 test_mode = 0;
S
Sarah Sharp 已提交
1010

1011
	max_ports = xhci_get_ports(hcd, &port_array);
1012
	bus_state = &xhci->bus_state[hcd_index(hcd)];
S
Sarah Sharp 已提交
1013 1014 1015 1016 1017 1018 1019 1020

	spin_lock_irqsave(&xhci->lock, flags);
	switch (typeReq) {
	case GetHubStatus:
		/* No power source, over-current reported per port */
		memset(buf, 0, 4);
		break;
	case GetHubDescriptor:
1021 1022 1023 1024
		/* Check to make sure userspace is asking for the USB 3.0 hub
		 * descriptor for the USB 3.0 roothub.  If not, we stall the
		 * endpoint, like external hubs do.
		 */
1025
		if (hcd->speed >= HCD_USB3 &&
1026 1027 1028 1029 1030 1031
				(wLength < USB_DT_SS_HUB_SIZE ||
				 wValue != (USB_DT_SS_HUB << 8))) {
			xhci_dbg(xhci, "Wrong hub descriptor type for "
					"USB 3.0 roothub.\n");
			goto error;
		}
1032 1033
		xhci_hub_descriptor(hcd, xhci,
				(struct usb_hub_descriptor *) buf);
S
Sarah Sharp 已提交
1034
		break;
1035 1036 1037 1038
	case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
		if ((wValue & 0xff00) != (USB_DT_BOS << 8))
			goto error;

1039
		if (hcd->speed < HCD_USB3)
1040 1041
			goto error;

1042
		retval = xhci_create_usb3_bos_desc(xhci, buf, wLength);
1043
		spin_unlock_irqrestore(&xhci->lock, flags);
1044
		return retval;
S
Sarah Sharp 已提交
1045
	case GetPortStatus:
1046
		if (!wIndex || wIndex > max_ports)
S
Sarah Sharp 已提交
1047 1048
			goto error;
		wIndex--;
1049
		temp = readl(port_array[wIndex]);
1050 1051
		if (temp == ~(u32)0) {
			xhci_hc_died(xhci);
1052 1053 1054
			retval = -ENODEV;
			break;
		}
1055
		status = xhci_get_port_status(hcd, bus_state, port_array,
1056
				wIndex, temp, flags);
1057 1058
		if (status == 0xffffffff)
			goto error;
1059

1060 1061
		xhci_dbg(xhci, "get port status, actual port %d status  = 0x%x\n",
				wIndex, temp);
S
Sarah Sharp 已提交
1062
		xhci_dbg(xhci, "Get port status returned 0x%x\n", status);
1063

S
Sarah Sharp 已提交
1064
		put_unaligned(cpu_to_le32(status), (__le32 *) buf);
1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077
		/* if USB 3.1 extended port status return additional 4 bytes */
		if (wValue == 0x02) {
			u32 port_li;

			if (hcd->speed < HCD_USB31 || wLength != 8) {
				xhci_err(xhci, "get ext port status invalid parameter\n");
				retval = -EINVAL;
				break;
			}
			port_li = readl(port_array[wIndex] + PORTLI);
			status = xhci_get_ext_port_status(temp, port_li);
			put_unaligned_le32(cpu_to_le32(status), &buf[4]);
		}
S
Sarah Sharp 已提交
1078 1079
		break;
	case SetPortFeature:
A
Andiry Xu 已提交
1080 1081
		if (wValue == USB_PORT_FEAT_LINK_STATE)
			link_state = (wIndex & 0xff00) >> 3;
1082 1083
		if (wValue == USB_PORT_FEAT_REMOTE_WAKE_MASK)
			wake_mask = wIndex & 0xff00;
1084 1085
		if (wValue == USB_PORT_FEAT_TEST)
			test_mode = (wIndex & 0xff00) >> 8;
1086 1087
		/* The MSB of wIndex is the U1/U2 timeout */
		timeout = (wIndex & 0xff00) >> 8;
S
Sarah Sharp 已提交
1088
		wIndex &= 0xff;
1089
		if (!wIndex || wIndex > max_ports)
S
Sarah Sharp 已提交
1090 1091
			goto error;
		wIndex--;
1092
		temp = readl(port_array[wIndex]);
1093 1094
		if (temp == ~(u32)0) {
			xhci_hc_died(xhci);
1095 1096 1097
			retval = -ENODEV;
			break;
		}
S
Sarah Sharp 已提交
1098
		temp = xhci_port_state_to_neutral(temp);
1099
		/* FIXME: What new port features do we need to support? */
S
Sarah Sharp 已提交
1100
		switch (wValue) {
1101
		case USB_PORT_FEAT_SUSPEND:
1102
			temp = readl(port_array[wIndex]);
A
Andiry Xu 已提交
1103 1104 1105 1106 1107 1108 1109 1110
			if ((temp & PORT_PLS_MASK) != XDEV_U0) {
				/* Resume the port to U0 first */
				xhci_set_link_state(xhci, port_array, wIndex,
							XDEV_U0);
				spin_unlock_irqrestore(&xhci->lock, flags);
				msleep(10);
				spin_lock_irqsave(&xhci->lock, flags);
			}
1111 1112 1113 1114
			/* In spec software should not attempt to suspend
			 * a port unless the port reports that it is in the
			 * enabled (PED = ‘1’,PLS < ‘3’) state.
			 */
1115
			temp = readl(port_array[wIndex]);
1116 1117
			if ((temp & PORT_PE) == 0 || (temp & PORT_RESET)
				|| (temp & PORT_PLS_MASK) >= XDEV_U3) {
1118
				xhci_warn(xhci, "USB core suspending device not in U0/U1/U2.\n");
1119 1120 1121
				goto error;
			}

1122 1123
			slot_id = xhci_find_slot_id_by_port(hcd, xhci,
					wIndex + 1);
1124 1125 1126 1127 1128 1129 1130 1131 1132
			if (!slot_id) {
				xhci_warn(xhci, "slot_id is zero\n");
				goto error;
			}
			/* unlock to execute stop endpoint commands */
			spin_unlock_irqrestore(&xhci->lock, flags);
			xhci_stop_device(xhci, slot_id, 1);
			spin_lock_irqsave(&xhci->lock, flags);

A
Andiry Xu 已提交
1133
			xhci_set_link_state(xhci, port_array, wIndex, XDEV_U3);
1134 1135 1136 1137 1138

			spin_unlock_irqrestore(&xhci->lock, flags);
			msleep(10); /* wait device to enter */
			spin_lock_irqsave(&xhci->lock, flags);

1139
			temp = readl(port_array[wIndex]);
1140
			bus_state->suspended_ports |= 1 << wIndex;
1141
			break;
A
Andiry Xu 已提交
1142
		case USB_PORT_FEAT_LINK_STATE:
1143
			temp = readl(port_array[wIndex]);
1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155

			/* Disable port */
			if (link_state == USB_SS_PORT_LS_SS_DISABLED) {
				xhci_dbg(xhci, "Disable port %d\n", wIndex);
				temp = xhci_port_state_to_neutral(temp);
				/*
				 * Clear all change bits, so that we get a new
				 * connection event.
				 */
				temp |= PORT_CSC | PORT_PEC | PORT_WRC |
					PORT_OCC | PORT_RC | PORT_PLC |
					PORT_CEC;
1156
				writel(temp | PORT_PE, port_array[wIndex]);
1157
				temp = readl(port_array[wIndex]);
1158 1159 1160 1161 1162 1163 1164 1165
				break;
			}

			/* Put link in RxDetect (enable port) */
			if (link_state == USB_SS_PORT_LS_RX_DETECT) {
				xhci_dbg(xhci, "Enable port %d\n", wIndex);
				xhci_set_link_state(xhci, port_array, wIndex,
						link_state);
1166
				temp = readl(port_array[wIndex]);
1167 1168 1169
				break;
			}

A
Andiry Xu 已提交
1170
			/* Software should not attempt to set
1171
			 * port link state above '3' (U3) and the port
A
Andiry Xu 已提交
1172 1173 1174
			 * must be enabled.
			 */
			if ((temp & PORT_PE) == 0 ||
1175
				(link_state > USB_SS_PORT_LS_U3)) {
A
Andiry Xu 已提交
1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192
				xhci_warn(xhci, "Cannot set link state.\n");
				goto error;
			}

			if (link_state == USB_SS_PORT_LS_U3) {
				slot_id = xhci_find_slot_id_by_port(hcd, xhci,
						wIndex + 1);
				if (slot_id) {
					/* unlock to execute stop endpoint
					 * commands */
					spin_unlock_irqrestore(&xhci->lock,
								flags);
					xhci_stop_device(xhci, slot_id, 1);
					spin_lock_irqsave(&xhci->lock, flags);
				}
			}

A
Andiry Xu 已提交
1193 1194
			xhci_set_link_state(xhci, port_array, wIndex,
						link_state);
A
Andiry Xu 已提交
1195 1196 1197 1198 1199

			spin_unlock_irqrestore(&xhci->lock, flags);
			msleep(20); /* wait device to enter */
			spin_lock_irqsave(&xhci->lock, flags);

1200
			temp = readl(port_array[wIndex]);
A
Andiry Xu 已提交
1201 1202 1203
			if (link_state == USB_SS_PORT_LS_U3)
				bus_state->suspended_ports |= 1 << wIndex;
			break;
S
Sarah Sharp 已提交
1204 1205 1206 1207
		case USB_PORT_FEAT_POWER:
			/*
			 * Turn on ports, even if there isn't per-port switching.
			 * HC will report connect events even before this is set.
1208
			 * However, hub_wq will ignore the roothub events until
S
Sarah Sharp 已提交
1209 1210
			 * the roothub is registered.
			 */
1211
			xhci_set_port_power(xhci, hcd, wIndex, true, &flags);
S
Sarah Sharp 已提交
1212 1213 1214
			break;
		case USB_PORT_FEAT_RESET:
			temp = (temp | PORT_RESET);
1215
			writel(temp, port_array[wIndex]);
S
Sarah Sharp 已提交
1216

1217
			temp = readl(port_array[wIndex]);
S
Sarah Sharp 已提交
1218 1219
			xhci_dbg(xhci, "set port reset, actual port %d status  = 0x%x\n", wIndex, temp);
			break;
1220 1221 1222
		case USB_PORT_FEAT_REMOTE_WAKE_MASK:
			xhci_set_remote_wake_mask(xhci, port_array,
					wIndex, wake_mask);
1223
			temp = readl(port_array[wIndex]);
1224 1225 1226 1227
			xhci_dbg(xhci, "set port remote wake mask, "
					"actual port %d status  = 0x%x\n",
					wIndex, temp);
			break;
A
Andiry Xu 已提交
1228 1229
		case USB_PORT_FEAT_BH_PORT_RESET:
			temp |= PORT_WR;
1230
			writel(temp, port_array[wIndex]);
A
Andiry Xu 已提交
1231

1232
			temp = readl(port_array[wIndex]);
A
Andiry Xu 已提交
1233
			break;
1234
		case USB_PORT_FEAT_U1_TIMEOUT:
1235
			if (hcd->speed < HCD_USB3)
1236
				goto error;
1237
			temp = readl(port_array[wIndex] + PORTPMSC);
1238 1239
			temp &= ~PORT_U1_TIMEOUT_MASK;
			temp |= PORT_U1_TIMEOUT(timeout);
1240
			writel(temp, port_array[wIndex] + PORTPMSC);
1241 1242
			break;
		case USB_PORT_FEAT_U2_TIMEOUT:
1243
			if (hcd->speed < HCD_USB3)
1244
				goto error;
1245
			temp = readl(port_array[wIndex] + PORTPMSC);
1246 1247
			temp &= ~PORT_U2_TIMEOUT_MASK;
			temp |= PORT_U2_TIMEOUT(timeout);
1248
			writel(temp, port_array[wIndex] + PORTPMSC);
1249
			break;
1250 1251 1252 1253 1254 1255
		case USB_PORT_FEAT_TEST:
			/* 4.19.6 Port Test Modes (USB2 Test Mode) */
			if (hcd->speed != HCD_USB2)
				goto error;
			if (test_mode > TEST_FORCE_EN || test_mode < TEST_J)
				goto error;
1256 1257
			retval = xhci_enter_test_mode(xhci, test_mode, wIndex,
						      &flags);
1258
			break;
S
Sarah Sharp 已提交
1259 1260 1261
		default:
			goto error;
		}
1262
		/* unblock any posted writes */
1263
		temp = readl(port_array[wIndex]);
S
Sarah Sharp 已提交
1264 1265
		break;
	case ClearPortFeature:
1266
		if (!wIndex || wIndex > max_ports)
S
Sarah Sharp 已提交
1267 1268
			goto error;
		wIndex--;
1269
		temp = readl(port_array[wIndex]);
1270 1271
		if (temp == ~(u32)0) {
			xhci_hc_died(xhci);
1272 1273 1274
			retval = -ENODEV;
			break;
		}
1275
		/* FIXME: What new port features do we need to support? */
S
Sarah Sharp 已提交
1276 1277
		temp = xhci_port_state_to_neutral(temp);
		switch (wValue) {
1278
		case USB_PORT_FEAT_SUSPEND:
1279
			temp = readl(port_array[wIndex]);
1280 1281 1282 1283
			xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n");
			xhci_dbg(xhci, "PORTSC %04x\n", temp);
			if (temp & PORT_RESET)
				goto error;
1284
			if ((temp & PORT_PLS_MASK) == XDEV_U3) {
1285 1286 1287
				if ((temp & PORT_PE) == 0)
					goto error;

1288
				set_bit(wIndex, &bus_state->resuming_ports);
A
Andiry Xu 已提交
1289 1290 1291
				xhci_set_link_state(xhci, port_array, wIndex,
							XDEV_RESUME);
				spin_unlock_irqrestore(&xhci->lock, flags);
1292
				msleep(USB_RESUME_TIMEOUT);
1293
				spin_lock_irqsave(&xhci->lock, flags);
A
Andiry Xu 已提交
1294 1295
				xhci_set_link_state(xhci, port_array, wIndex,
							XDEV_U0);
1296
				clear_bit(wIndex, &bus_state->resuming_ports);
1297
			}
1298
			bus_state->port_c_suspend |= 1 << wIndex;
1299

1300 1301
			slot_id = xhci_find_slot_id_by_port(hcd, xhci,
					wIndex + 1);
1302 1303 1304 1305 1306 1307 1308
			if (!slot_id) {
				xhci_dbg(xhci, "slot_id is zero\n");
				goto error;
			}
			xhci_ring_device(xhci, slot_id);
			break;
		case USB_PORT_FEAT_C_SUSPEND:
1309
			bus_state->port_c_suspend &= ~(1 << wIndex);
S
Sarah Sharp 已提交
1310
		case USB_PORT_FEAT_C_RESET:
A
Andiry Xu 已提交
1311
		case USB_PORT_FEAT_C_BH_PORT_RESET:
S
Sarah Sharp 已提交
1312 1313
		case USB_PORT_FEAT_C_CONNECTION:
		case USB_PORT_FEAT_C_OVER_CURRENT:
1314
		case USB_PORT_FEAT_C_ENABLE:
1315
		case USB_PORT_FEAT_C_PORT_LINK_STATE:
1316
		case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
1317
			xhci_clear_port_change_bit(xhci, wValue, wIndex,
1318
					port_array[wIndex], temp);
S
Sarah Sharp 已提交
1319
			break;
1320
		case USB_PORT_FEAT_ENABLE:
1321
			xhci_disable_port(hcd, xhci, wIndex,
1322
					port_array[wIndex], temp);
1323
			break;
1324
		case USB_PORT_FEAT_POWER:
1325
			xhci_set_port_power(xhci, hcd, wIndex, false, &flags);
1326
			break;
1327 1328 1329
		case USB_PORT_FEAT_TEST:
			retval = xhci_exit_test_mode(xhci);
			break;
S
Sarah Sharp 已提交
1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354
		default:
			goto error;
		}
		break;
	default:
error:
		/* "stall" on error */
		retval = -EPIPE;
	}
	spin_unlock_irqrestore(&xhci->lock, flags);
	return retval;
}

/*
 * Returns 0 if the status hasn't changed, or the number of bytes in buf.
 * Ports are 0-indexed from the HCD point of view,
 * and 1-indexed from the USB core pointer of view.
 *
 * Note that the status change bits will be cleared as soon as a port status
 * change event is generated, so we use the saved status from that event.
 */
int xhci_hub_status_data(struct usb_hcd *hcd, char *buf)
{
	unsigned long flags;
	u32 temp, status;
1355
	u32 mask;
S
Sarah Sharp 已提交
1356 1357
	int i, retval;
	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
1358
	int max_ports;
M
Matt Evans 已提交
1359
	__le32 __iomem **port_array;
1360
	struct xhci_bus_state *bus_state;
1361
	bool reset_change = false;
S
Sarah Sharp 已提交
1362

1363
	max_ports = xhci_get_ports(hcd, &port_array);
1364
	bus_state = &xhci->bus_state[hcd_index(hcd)];
S
Sarah Sharp 已提交
1365 1366

	/* Initial status is no changes */
1367
	retval = (max_ports + 8) / 8;
1368
	memset(buf, 0, retval);
1369 1370 1371 1372 1373 1374

	/*
	 * Inform the usbcore about resume-in-progress by returning
	 * a non-zero value even if there are no status changes.
	 */
	status = bus_state->resuming_ports;
S
Sarah Sharp 已提交
1375

1376
	mask = PORT_CSC | PORT_PEC | PORT_OCC | PORT_PLC | PORT_WRC | PORT_CEC;
1377

S
Sarah Sharp 已提交
1378 1379
	spin_lock_irqsave(&xhci->lock, flags);
	/* For each port, did anything change?  If so, set that bit in buf. */
1380
	for (i = 0; i < max_ports; i++) {
1381
		temp = readl(port_array[i]);
1382 1383
		if (temp == ~(u32)0) {
			xhci_hc_died(xhci);
1384 1385 1386
			retval = -ENODEV;
			break;
		}
1387
		if ((temp & mask) != 0 ||
1388 1389 1390
			(bus_state->port_c_suspend & 1 << i) ||
			(bus_state->resume_done[i] && time_after_eq(
			    jiffies, bus_state->resume_done[i]))) {
1391
			buf[(i + 1) / 8] |= 1 << (i + 1) % 8;
S
Sarah Sharp 已提交
1392 1393
			status = 1;
		}
1394 1395 1396 1397 1398 1399
		if ((temp & PORT_RC))
			reset_change = true;
	}
	if (!status && !reset_change) {
		xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
		clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
S
Sarah Sharp 已提交
1400 1401 1402 1403
	}
	spin_unlock_irqrestore(&xhci->lock, flags);
	return status ? retval : 0;
}
1404 1405 1406 1407 1408 1409

#ifdef CONFIG_PM

int xhci_bus_suspend(struct usb_hcd *hcd)
{
	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
1410
	int max_ports, port_index;
M
Matt Evans 已提交
1411
	__le32 __iomem **port_array;
1412
	struct xhci_bus_state *bus_state;
1413 1414
	unsigned long flags;

1415
	max_ports = xhci_get_ports(hcd, &port_array);
1416
	bus_state = &xhci->bus_state[hcd_index(hcd)];
1417 1418 1419 1420

	spin_lock_irqsave(&xhci->lock, flags);

	if (hcd->self.root_hub->do_remote_wakeup) {
1421 1422
		if (bus_state->resuming_ports ||	/* USB2 */
		    bus_state->port_remote_wakeup) {	/* USB3 */
1423
			spin_unlock_irqrestore(&xhci->lock, flags);
1424
			xhci_dbg(xhci, "suspend failed because a port is resuming\n");
1425
			return -EBUSY;
1426 1427 1428
		}
	}

1429
	port_index = max_ports;
1430
	bus_state->bus_suspended = 0;
1431
	while (port_index--) {
1432 1433 1434 1435
		/* suspend the port if the port is not suspended */
		u32 t1, t2;
		int slot_id;

1436
		t1 = readl(port_array[port_index]);
1437 1438 1439
		t2 = xhci_port_state_to_neutral(t1);

		if ((t1 & PORT_PE) && !(t1 & PORT_PLS_MASK)) {
1440
			xhci_dbg(xhci, "port %d not suspended\n", port_index);
1441
			slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1442
					port_index + 1);
1443 1444 1445 1446 1447 1448 1449
			if (slot_id) {
				spin_unlock_irqrestore(&xhci->lock, flags);
				xhci_stop_device(xhci, slot_id, 1);
				spin_lock_irqsave(&xhci->lock, flags);
			}
			t2 &= ~PORT_PLS_MASK;
			t2 |= PORT_LINK_STROBE | XDEV_U3;
1450
			set_bit(port_index, &bus_state->bus_suspended);
1451
		}
1452
		/* USB core sets remote wake mask for USB 3.0 hubs,
1453
		 * including the USB 3.0 roothub, but only if CONFIG_PM
1454 1455
		 * is enabled, so also enable remote wake here.
		 */
1456
		if (hcd->self.root_hub->do_remote_wakeup) {
1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
			if (t1 & PORT_CONNECT) {
				t2 |= PORT_WKOC_E | PORT_WKDISC_E;
				t2 &= ~PORT_WKCONN_E;
			} else {
				t2 |= PORT_WKOC_E | PORT_WKCONN_E;
				t2 &= ~PORT_WKDISC_E;
			}
		} else
			t2 &= ~PORT_WAKE_BITS;

		t1 = xhci_port_state_to_neutral(t1);
		if (t1 != t2)
1469
			writel(t2, port_array[port_index]);
1470 1471
	}
	hcd->state = HC_STATE_SUSPENDED;
1472
	bus_state->next_statechange = jiffies + msecs_to_jiffies(10);
1473 1474 1475 1476
	spin_unlock_irqrestore(&xhci->lock, flags);
	return 0;
}

1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505
/*
 * Workaround for missing Cold Attach Status (CAS) if device re-plugged in S3.
 * warm reset a USB3 device stuck in polling or compliance mode after resume.
 * See Intel 100/c230 series PCH specification update Doc #332692-006 Errata #8
 */
static bool xhci_port_missing_cas_quirk(int port_index,
					     __le32 __iomem **port_array)
{
	u32 portsc;

	portsc = readl(port_array[port_index]);

	/* if any of these are set we are not stuck */
	if (portsc & (PORT_CONNECT | PORT_CAS))
		return false;

	if (((portsc & PORT_PLS_MASK) != XDEV_POLLING) &&
	    ((portsc & PORT_PLS_MASK) != XDEV_COMP_MODE))
		return false;

	/* clear wakeup/change bits, and do a warm port reset */
	portsc &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
	portsc |= PORT_WR;
	writel(portsc, port_array[port_index]);
	/* flush write */
	readl(port_array[port_index]);
	return true;
}

1506 1507 1508
int xhci_bus_resume(struct usb_hcd *hcd)
{
	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
1509
	int max_ports, port_index;
M
Matt Evans 已提交
1510
	__le32 __iomem **port_array;
1511
	struct xhci_bus_state *bus_state;
1512 1513
	u32 temp;
	unsigned long flags;
1514 1515 1516 1517
	unsigned long port_was_suspended = 0;
	bool need_usb2_u3_exit = false;
	int slot_id;
	int sret;
1518

1519
	max_ports = xhci_get_ports(hcd, &port_array);
1520
	bus_state = &xhci->bus_state[hcd_index(hcd)];
1521

1522
	if (time_before(jiffies, bus_state->next_statechange))
1523 1524 1525 1526 1527 1528 1529 1530 1531
		msleep(5);

	spin_lock_irqsave(&xhci->lock, flags);
	if (!HCD_HW_ACCESSIBLE(hcd)) {
		spin_unlock_irqrestore(&xhci->lock, flags);
		return -ESHUTDOWN;
	}

	/* delay the irqs */
1532
	temp = readl(&xhci->op_regs->command);
1533
	temp &= ~CMD_EIE;
1534
	writel(temp, &xhci->op_regs->command);
1535

1536 1537
	port_index = max_ports;
	while (port_index--) {
1538 1539 1540 1541
		/* Check whether need resume ports. If needed
		   resume port and disable remote wakeup */
		u32 temp;

1542
		temp = readl(port_array[port_index]);
1543 1544 1545 1546 1547 1548 1549 1550

		/* warm reset CAS limited ports stuck in polling/compliance */
		if ((xhci->quirks & XHCI_MISSING_CAS) &&
		    (hcd->speed >= HCD_USB3) &&
		    xhci_port_missing_cas_quirk(port_index, port_array)) {
			xhci_dbg(xhci, "reset stuck port %d\n", port_index);
			continue;
		}
1551
		if (DEV_SUPERSPEED_ANY(temp))
1552 1553 1554
			temp &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
		else
			temp &= ~(PORT_RWC_BITS | PORT_WAKE_BITS);
1555
		if (test_bit(port_index, &bus_state->bus_suspended) &&
1556
		    (temp & PORT_PLS_MASK)) {
1557
			set_bit(port_index, &port_was_suspended);
1558
			if (!DEV_SUPERSPEED_ANY(temp)) {
A
Andiry Xu 已提交
1559 1560
				xhci_set_link_state(xhci, port_array,
						port_index, XDEV_RESUME);
1561
				need_usb2_u3_exit = true;
1562 1563
			}
		} else
1564
			writel(temp, port_array[port_index]);
1565 1566
	}

1567 1568
	if (need_usb2_u3_exit) {
		spin_unlock_irqrestore(&xhci->lock, flags);
1569
		msleep(USB_RESUME_TIMEOUT);
1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597
		spin_lock_irqsave(&xhci->lock, flags);
	}

	port_index = max_ports;
	while (port_index--) {
		if (!(port_was_suspended & BIT(port_index)))
			continue;
		/* Clear PLC to poll it later after XDEV_U0 */
		xhci_test_and_clear_bit(xhci, port_array, port_index, PORT_PLC);
		xhci_set_link_state(xhci, port_array, port_index, XDEV_U0);
	}

	port_index = max_ports;
	while (port_index--) {
		if (!(port_was_suspended & BIT(port_index)))
			continue;
		/* Poll and Clear PLC */
		sret = xhci_handshake(port_array[port_index], PORT_PLC,
				      PORT_PLC, 10 * 1000);
		if (sret)
			xhci_warn(xhci, "port %d resume PLC timeout\n",
				  port_index);
		xhci_test_and_clear_bit(xhci, port_array, port_index, PORT_PLC);
		slot_id = xhci_find_slot_id_by_port(hcd, xhci, port_index + 1);
		if (slot_id)
			xhci_ring_device(xhci, slot_id);
	}

1598
	(void) readl(&xhci->op_regs->command);
1599

1600
	bus_state->next_statechange = jiffies + msecs_to_jiffies(5);
1601
	/* re-enable irqs */
1602
	temp = readl(&xhci->op_regs->command);
1603
	temp |= CMD_EIE;
1604
	writel(temp, &xhci->op_regs->command);
1605
	temp = readl(&xhci->op_regs->command);
1606 1607 1608 1609 1610

	spin_unlock_irqrestore(&xhci->lock, flags);
	return 0;
}

1611
#endif	/* CONFIG_PM */