qcom_q6v5_mss.c 48.1 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2
/*
3
 * Qualcomm self-authenticating modem subsystem remoteproc driver
4 5 6 7 8 9 10 11
 *
 * Copyright (C) 2016 Linaro Ltd.
 * Copyright (C) 2014 Sony Mobile Communications AB
 * Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
 */

#include <linux/clk.h>
#include <linux/delay.h>
12
#include <linux/devcoredump.h>
13 14 15 16 17 18
#include <linux/dma-mapping.h>
#include <linux/interrupt.h>
#include <linux/kernel.h>
#include <linux/mfd/syscon.h>
#include <linux/module.h>
#include <linux/of_address.h>
19
#include <linux/of_device.h>
20
#include <linux/platform_device.h>
21 22
#include <linux/pm_domain.h>
#include <linux/pm_runtime.h>
23 24 25 26
#include <linux/regmap.h>
#include <linux/regulator/consumer.h>
#include <linux/remoteproc.h>
#include <linux/reset.h>
27
#include <linux/soc/qcom/mdt_loader.h>
28
#include <linux/iopoll.h>
29 30

#include "remoteproc_internal.h"
31
#include "qcom_common.h"
32
#include "qcom_pil_info.h"
33
#include "qcom_q6v5.h"
34 35 36 37 38

#include <linux/qcom_scm.h>

#define MPSS_CRASH_REASON_SMEM		421

39 40
#define MBA_LOG_SIZE			SZ_4K

41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56
/* RMB Status Register Values */
#define RMB_PBL_SUCCESS			0x1

#define RMB_MBA_XPU_UNLOCKED		0x1
#define RMB_MBA_XPU_UNLOCKED_SCRIBBLED	0x2
#define RMB_MBA_META_DATA_AUTH_SUCCESS	0x3
#define RMB_MBA_AUTH_COMPLETE		0x4

/* PBL/MBA interface registers */
#define RMB_MBA_IMAGE_REG		0x00
#define RMB_PBL_STATUS_REG		0x04
#define RMB_MBA_COMMAND_REG		0x08
#define RMB_MBA_STATUS_REG		0x0C
#define RMB_PMI_META_DATA_REG		0x10
#define RMB_PMI_CODE_START_REG		0x14
#define RMB_PMI_CODE_LENGTH_REG		0x18
57 58
#define RMB_MBA_MSS_STATUS		0x40
#define RMB_MBA_ALT_RESET		0x44
59 60 61 62 63 64 65 66

#define RMB_CMD_META_DATA_READY		0x1
#define RMB_CMD_LOAD_READY		0x2

/* QDSP6SS Register Offsets */
#define QDSP6SS_RESET_REG		0x014
#define QDSP6SS_GFMUX_CTL_REG		0x020
#define QDSP6SS_PWR_CTL_REG		0x030
67
#define QDSP6SS_MEM_PWR_CTL		0x0B0
68
#define QDSP6V6SS_MEM_PWR_CTL		0x034
69
#define QDSP6SS_STRAP_ACC		0x110
70 71 72 73 74

/* AXI Halt Register Offsets */
#define AXI_HALTREQ_REG			0x0
#define AXI_HALTACK_REG			0x4
#define AXI_IDLE_REG			0x8
75
#define AXI_GATING_VALID_OVERRIDE	BIT(0)
76

77
#define HALT_ACK_TIMEOUT_US		100000
78 79 80 81 82 83

/* QDSP6SS_RESET */
#define Q6SS_STOP_CORE			BIT(0)
#define Q6SS_CORE_ARES			BIT(1)
#define Q6SS_BUS_ARES_ENABLE		BIT(2)

84 85 86 87 88
/* QDSP6SS CBCR */
#define Q6SS_CBCR_CLKEN			BIT(0)
#define Q6SS_CBCR_CLKOFF		BIT(31)
#define Q6SS_CBCR_TIMEOUT_US		200

89 90 91 92 93 94 95 96 97 98 99 100 101 102 103
/* QDSP6SS_GFMUX_CTL */
#define Q6SS_CLK_ENABLE			BIT(1)

/* QDSP6SS_PWR_CTL */
#define Q6SS_L2DATA_SLP_NRET_N_0	BIT(0)
#define Q6SS_L2DATA_SLP_NRET_N_1	BIT(1)
#define Q6SS_L2DATA_SLP_NRET_N_2	BIT(2)
#define Q6SS_L2TAG_SLP_NRET_N		BIT(16)
#define Q6SS_ETB_SLP_NRET_N		BIT(17)
#define Q6SS_L2DATA_STBY_N		BIT(18)
#define Q6SS_SLP_RET_N			BIT(19)
#define Q6SS_CLAMP_IO			BIT(20)
#define QDSS_BHS_ON			BIT(21)
#define QDSS_LDO_BYP			BIT(22)

104 105 106 107 108 109 110 111
/* QDSP6v56 parameters */
#define QDSP6v56_LDO_BYP		BIT(25)
#define QDSP6v56_BHS_ON		BIT(24)
#define QDSP6v56_CLAMP_WL		BIT(21)
#define QDSP6v56_CLAMP_QMC_MEM		BIT(22)
#define QDSP6SS_XO_CBCR		0x0038
#define QDSP6SS_ACC_OVERRIDE_VAL		0x20

112
/* QDSP6v65 parameters */
113
#define QDSP6SS_CORE_CBCR		0x20
114 115 116 117 118
#define QDSP6SS_SLEEP                   0x3C
#define QDSP6SS_BOOT_CORE_START         0x400
#define QDSP6SS_BOOT_CMD                0x404
#define BOOT_FSM_TIMEOUT                10000

119 120 121 122 123 124 125 126 127 128 129 130
struct reg_info {
	struct regulator *reg;
	int uV;
	int uA;
};

struct qcom_mss_reg_res {
	const char *supply;
	int uV;
	int uA;
};

131 132
struct rproc_hexagon_res {
	const char *hexagon_mba_image;
133 134
	struct qcom_mss_reg_res *proxy_supply;
	struct qcom_mss_reg_res *active_supply;
135
	char **proxy_clk_names;
136
	char **reset_clk_names;
137
	char **active_clk_names;
138
	char **active_pd_names;
139
	char **proxy_pd_names;
140
	int version;
141
	bool need_mem_protection;
142
	bool has_alt_reset;
143
	bool has_mba_logs;
144
	bool has_spare_reg;
145 146
};

147 148 149 150 151 152 153 154
struct q6v5 {
	struct device *dev;
	struct rproc *rproc;

	void __iomem *reg_base;
	void __iomem *rmb_base;

	struct regmap *halt_map;
155 156
	struct regmap *conn_map;

157 158 159
	u32 halt_q6;
	u32 halt_modem;
	u32 halt_nc;
160
	u32 conn_box;
161 162

	struct reset_control *mss_restart;
163
	struct reset_control *pdc_reset;
164

165
	struct qcom_q6v5 q6v5;
166

167
	struct clk *active_clks[8];
168
	struct clk *reset_clks[4];
169
	struct clk *proxy_clks[4];
170
	struct device *active_pds[1];
171
	struct device *proxy_pds[3];
172
	int active_clk_count;
173
	int reset_clk_count;
174
	int proxy_clk_count;
175
	int active_pd_count;
176
	int proxy_pd_count;
177

178 179 180 181
	struct reg_info active_regs[1];
	struct reg_info proxy_regs[3];
	int active_reg_count;
	int proxy_reg_count;
182

183
	bool dump_mba_loaded;
184 185
	size_t current_dump_size;
	size_t total_dump_size;
186

187 188 189
	phys_addr_t mba_phys;
	void *mba_region;
	size_t mba_size;
190
	size_t dp_size;
191 192 193 194

	phys_addr_t mpss_phys;
	phys_addr_t mpss_reloc;
	size_t mpss_size;
195

196
	struct qcom_rproc_glink glink_subdev;
197
	struct qcom_rproc_subdev smd_subdev;
198
	struct qcom_rproc_ssr ssr_subdev;
199
	struct qcom_sysmon *sysmon;
200
	bool need_mem_protection;
201
	bool has_alt_reset;
202
	bool has_mba_logs;
203
	bool has_spare_reg;
204 205
	int mpss_perm;
	int mba_perm;
206
	const char *hexagon_mdt_image;
207 208
	int version;
};
209

210 211 212 213
enum {
	MSS_MSM8916,
	MSS_MSM8974,
	MSS_MSM8996,
214
	MSS_MSM8998,
215
	MSS_SC7180,
216
	MSS_SDM845,
217 218
};

219 220
static int q6v5_regulator_init(struct device *dev, struct reg_info *regs,
			       const struct qcom_mss_reg_res *reg_res)
221
{
222 223
	int rc;
	int i;
224

225 226 227
	if (!reg_res)
		return 0;

228 229 230 231 232 233 234 235 236
	for (i = 0; reg_res[i].supply; i++) {
		regs[i].reg = devm_regulator_get(dev, reg_res[i].supply);
		if (IS_ERR(regs[i].reg)) {
			rc = PTR_ERR(regs[i].reg);
			if (rc != -EPROBE_DEFER)
				dev_err(dev, "Failed to get %s\n regulator",
					reg_res[i].supply);
			return rc;
		}
237

238 239
		regs[i].uV = reg_res[i].uV;
		regs[i].uA = reg_res[i].uA;
240 241
	}

242
	return i;
243 244
}

245 246
static int q6v5_regulator_enable(struct q6v5 *qproc,
				 struct reg_info *regs, int count)
247 248
{
	int ret;
249
	int i;
250

251 252 253 254 255 256 257 258 259 260 261
	for (i = 0; i < count; i++) {
		if (regs[i].uV > 0) {
			ret = regulator_set_voltage(regs[i].reg,
					regs[i].uV, INT_MAX);
			if (ret) {
				dev_err(qproc->dev,
					"Failed to request voltage for %d.\n",
						i);
				goto err;
			}
		}
262

263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
		if (regs[i].uA > 0) {
			ret = regulator_set_load(regs[i].reg,
						 regs[i].uA);
			if (ret < 0) {
				dev_err(qproc->dev,
					"Failed to set regulator mode\n");
				goto err;
			}
		}

		ret = regulator_enable(regs[i].reg);
		if (ret) {
			dev_err(qproc->dev, "Regulator enable failed\n");
			goto err;
		}
	}

	return 0;
err:
	for (; i >= 0; i--) {
		if (regs[i].uV > 0)
			regulator_set_voltage(regs[i].reg, 0, INT_MAX);

		if (regs[i].uA > 0)
			regulator_set_load(regs[i].reg, 0);
288

289 290
		regulator_disable(regs[i].reg);
	}
291

292
	return ret;
293 294
}

295 296
static void q6v5_regulator_disable(struct q6v5 *qproc,
				   struct reg_info *regs, int count)
297
{
298 299 300 301 302
	int i;

	for (i = 0; i < count; i++) {
		if (regs[i].uV > 0)
			regulator_set_voltage(regs[i].reg, 0, INT_MAX);
303

304 305
		if (regs[i].uA > 0)
			regulator_set_load(regs[i].reg, 0);
306

307 308
		regulator_disable(regs[i].reg);
	}
309 310
}

311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
static int q6v5_clk_enable(struct device *dev,
			   struct clk **clks, int count)
{
	int rc;
	int i;

	for (i = 0; i < count; i++) {
		rc = clk_prepare_enable(clks[i]);
		if (rc) {
			dev_err(dev, "Clock enable failed\n");
			goto err;
		}
	}

	return 0;
err:
	for (i--; i >= 0; i--)
		clk_disable_unprepare(clks[i]);

	return rc;
}

static void q6v5_clk_disable(struct device *dev,
			     struct clk **clks, int count)
{
	int i;

	for (i = 0; i < count; i++)
		clk_disable_unprepare(clks[i]);
}

342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363
static int q6v5_pds_enable(struct q6v5 *qproc, struct device **pds,
			   size_t pd_count)
{
	int ret;
	int i;

	for (i = 0; i < pd_count; i++) {
		dev_pm_genpd_set_performance_state(pds[i], INT_MAX);
		ret = pm_runtime_get_sync(pds[i]);
		if (ret < 0)
			goto unroll_pd_votes;
	}

	return 0;

unroll_pd_votes:
	for (i--; i >= 0; i--) {
		dev_pm_genpd_set_performance_state(pds[i], 0);
		pm_runtime_put(pds[i]);
	}

	return ret;
364
}
365 366 367 368 369 370 371 372 373 374 375 376

static void q6v5_pds_disable(struct q6v5 *qproc, struct device **pds,
			     size_t pd_count)
{
	int i;

	for (i = 0; i < pd_count; i++) {
		dev_pm_genpd_set_performance_state(pds[i], 0);
		pm_runtime_put(pds[i]);
	}
}

377
static int q6v5_xfer_mem_ownership(struct q6v5 *qproc, int *current_perm,
378
				   bool local, bool remote, phys_addr_t addr,
379 380
				   size_t size)
{
381 382
	struct qcom_scm_vmperm next[2];
	int perms = 0;
383 384 385

	if (!qproc->need_mem_protection)
		return 0;
386 387 388

	if (local == !!(*current_perm & BIT(QCOM_SCM_VMID_HLOS)) &&
	    remote == !!(*current_perm & BIT(QCOM_SCM_VMID_MSS_MSA)))
389 390
		return 0;

391 392 393 394 395 396 397 398 399 400 401
	if (local) {
		next[perms].vmid = QCOM_SCM_VMID_HLOS;
		next[perms].perm = QCOM_SCM_PERM_RWX;
		perms++;
	}

	if (remote) {
		next[perms].vmid = QCOM_SCM_VMID_MSS_MSA;
		next[perms].perm = QCOM_SCM_PERM_RW;
		perms++;
	}
402

403
	return qcom_scm_assign_mem(addr, ALIGN(size, SZ_4K),
404
				   current_perm, next, perms);
405 406
}

407 408 409 410 411 412 413 414 415 416 417 418 419 420 421
static void q6v5_debug_policy_load(struct q6v5 *qproc)
{
	const struct firmware *dp_fw;

	if (request_firmware_direct(&dp_fw, "msadp", qproc->dev))
		return;

	if (SZ_1M + dp_fw->size <= qproc->mba_size) {
		memcpy(qproc->mba_region + SZ_1M, dp_fw->data, dp_fw->size);
		qproc->dp_size = dp_fw->size;
	}

	release_firmware(dp_fw);
}

422 423 424 425
static int q6v5_load(struct rproc *rproc, const struct firmware *fw)
{
	struct q6v5 *qproc = rproc->priv;

426 427 428 429 430 431
	/* MBA is restricted to a maximum size of 1M */
	if (fw->size > qproc->mba_size || fw->size > SZ_1M) {
		dev_err(qproc->dev, "MBA firmware load failed\n");
		return -EINVAL;
	}

432
	memcpy(qproc->mba_region, fw->data, fw->size);
433
	q6v5_debug_policy_load(qproc);
434 435 436 437

	return 0;
}

438 439
static int q6v5_reset_assert(struct q6v5 *qproc)
{
440 441 442 443 444 445
	int ret;

	if (qproc->has_alt_reset) {
		reset_control_assert(qproc->pdc_reset);
		ret = reset_control_reset(qproc->mss_restart);
		reset_control_deassert(qproc->pdc_reset);
446
	} else if (qproc->has_spare_reg) {
447 448 449 450 451
		/*
		 * When the AXI pipeline is being reset with the Q6 modem partly
		 * operational there is possibility of AXI valid signal to
		 * glitch, leading to spurious transactions and Q6 hangs. A work
		 * around is employed by asserting the AXI_GATING_VALID_OVERRIDE
452 453 454
		 * BIT before triggering Q6 MSS reset. AXI_GATING_VALID_OVERRIDE
		 * is withdrawn post MSS assert followed by a MSS deassert,
		 * while holding the PDC reset.
455
		 */
456 457
		reset_control_assert(qproc->pdc_reset);
		regmap_update_bits(qproc->conn_map, qproc->conn_box,
458
				   AXI_GATING_VALID_OVERRIDE, 1);
459 460 461
		reset_control_assert(qproc->mss_restart);
		reset_control_deassert(qproc->pdc_reset);
		regmap_update_bits(qproc->conn_map, qproc->conn_box,
462
				   AXI_GATING_VALID_OVERRIDE, 0);
463
		ret = reset_control_deassert(qproc->mss_restart);
464 465 466 467 468
	} else {
		ret = reset_control_assert(qproc->mss_restart);
	}

	return ret;
469 470 471 472
}

static int q6v5_reset_deassert(struct q6v5 *qproc)
{
473 474 475
	int ret;

	if (qproc->has_alt_reset) {
476
		reset_control_assert(qproc->pdc_reset);
477 478 479
		writel(1, qproc->rmb_base + RMB_MBA_ALT_RESET);
		ret = reset_control_reset(qproc->mss_restart);
		writel(0, qproc->rmb_base + RMB_MBA_ALT_RESET);
480
		reset_control_deassert(qproc->pdc_reset);
481
	} else if (qproc->has_spare_reg) {
482
		ret = reset_control_reset(qproc->mss_restart);
483 484 485 486 487
	} else {
		ret = reset_control_deassert(qproc->mss_restart);
	}

	return ret;
488 489
}

490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535
static int q6v5_rmb_pbl_wait(struct q6v5 *qproc, int ms)
{
	unsigned long timeout;
	s32 val;

	timeout = jiffies + msecs_to_jiffies(ms);
	for (;;) {
		val = readl(qproc->rmb_base + RMB_PBL_STATUS_REG);
		if (val)
			break;

		if (time_after(jiffies, timeout))
			return -ETIMEDOUT;

		msleep(1);
	}

	return val;
}

static int q6v5_rmb_mba_wait(struct q6v5 *qproc, u32 status, int ms)
{

	unsigned long timeout;
	s32 val;

	timeout = jiffies + msecs_to_jiffies(ms);
	for (;;) {
		val = readl(qproc->rmb_base + RMB_MBA_STATUS_REG);
		if (val < 0)
			break;

		if (!status && val)
			break;
		else if (status && val == status)
			break;

		if (time_after(jiffies, timeout))
			return -ETIMEDOUT;

		msleep(1);
	}

	return val;
}

536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555
static void q6v5_dump_mba_logs(struct q6v5 *qproc)
{
	struct rproc *rproc = qproc->rproc;
	void *data;

	if (!qproc->has_mba_logs)
		return;

	if (q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, true, false, qproc->mba_phys,
				    qproc->mba_size))
		return;

	data = vmalloc(MBA_LOG_SIZE);
	if (!data)
		return;

	memcpy(data, qproc->mba_region, MBA_LOG_SIZE);
	dev_coredumpv(&rproc->dev, data, MBA_LOG_SIZE, GFP_KERNEL);
}

556 557 558 559
static int q6v5proc_reset(struct q6v5 *qproc)
{
	u32 val;
	int ret;
560
	int i;
561

562 563
	if (qproc->version == MSS_SDM845) {
		val = readl(qproc->reg_base + QDSP6SS_SLEEP);
564
		val |= Q6SS_CBCR_CLKEN;
565
		writel(val, qproc->reg_base + QDSP6SS_SLEEP);
566

567
		ret = readl_poll_timeout(qproc->reg_base + QDSP6SS_SLEEP,
568 569
					 val, !(val & Q6SS_CBCR_CLKOFF), 1,
					 Q6SS_CBCR_TIMEOUT_US);
570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588
		if (ret) {
			dev_err(qproc->dev, "QDSP6SS Sleep clock timed out\n");
			return -ETIMEDOUT;
		}

		/* De-assert QDSP6 stop core */
		writel(1, qproc->reg_base + QDSP6SS_BOOT_CORE_START);
		/* Trigger boot FSM */
		writel(1, qproc->reg_base + QDSP6SS_BOOT_CMD);

		ret = readl_poll_timeout(qproc->rmb_base + RMB_MBA_MSS_STATUS,
				val, (val & BIT(0)) != 0, 10, BOOT_FSM_TIMEOUT);
		if (ret) {
			dev_err(qproc->dev, "Boot FSM failed to complete.\n");
			/* Reset the modem so that boot FSM is in reset state */
			q6v5_reset_deassert(qproc);
			return ret;
		}

589 590 591
		goto pbl_wait;
	} else if (qproc->version == MSS_SC7180) {
		val = readl(qproc->reg_base + QDSP6SS_SLEEP);
592
		val |= Q6SS_CBCR_CLKEN;
593 594 595
		writel(val, qproc->reg_base + QDSP6SS_SLEEP);

		ret = readl_poll_timeout(qproc->reg_base + QDSP6SS_SLEEP,
596 597
					 val, !(val & Q6SS_CBCR_CLKOFF), 1,
					 Q6SS_CBCR_TIMEOUT_US);
598 599 600 601 602 603 604
		if (ret) {
			dev_err(qproc->dev, "QDSP6SS Sleep clock timed out\n");
			return -ETIMEDOUT;
		}

		/* Turn on the XO clock needed for PLL setup */
		val = readl(qproc->reg_base + QDSP6SS_XO_CBCR);
605
		val |= Q6SS_CBCR_CLKEN;
606 607 608
		writel(val, qproc->reg_base + QDSP6SS_XO_CBCR);

		ret = readl_poll_timeout(qproc->reg_base + QDSP6SS_XO_CBCR,
609 610
					 val, !(val & Q6SS_CBCR_CLKOFF), 1,
					 Q6SS_CBCR_TIMEOUT_US);
611 612 613 614 615 616 617
		if (ret) {
			dev_err(qproc->dev, "QDSP6SS XO clock timed out\n");
			return -ETIMEDOUT;
		}

		/* Configure Q6 core CBCR to auto-enable after reset sequence */
		val = readl(qproc->reg_base + QDSP6SS_CORE_CBCR);
618
		val |= Q6SS_CBCR_CLKEN;
619 620 621 622 623
		writel(val, qproc->reg_base + QDSP6SS_CORE_CBCR);

		/* De-assert the Q6 stop core signal */
		writel(1, qproc->reg_base + QDSP6SS_BOOT_CORE_START);

624 625 626
		/* Wait for 10 us for any staggering logic to settle */
		usleep_range(10, 20);

627 628 629
		/* Trigger the boot FSM to start the Q6 out-of-reset sequence */
		writel(1, qproc->reg_base + QDSP6SS_BOOT_CMD);

630 631 632
		/* Poll the MSS_STATUS for FSM completion */
		ret = readl_poll_timeout(qproc->rmb_base + RMB_MBA_MSS_STATUS,
					 val, (val & BIT(0)) != 0, 10, BOOT_FSM_TIMEOUT);
633 634 635 636 637 638
		if (ret) {
			dev_err(qproc->dev, "Boot FSM failed to complete.\n");
			/* Reset the modem so that boot FSM is in reset state */
			q6v5_reset_deassert(qproc);
			return ret;
		}
639
		goto pbl_wait;
640 641 642 643
	} else if (qproc->version == MSS_MSM8996 ||
		   qproc->version == MSS_MSM8998) {
		int mem_pwr_ctl;

644 645 646
		/* Override the ACC value if required */
		writel(QDSP6SS_ACC_OVERRIDE_VAL,
		       qproc->reg_base + QDSP6SS_STRAP_ACC);
647

648 649 650 651 652 653 654
		/* Assert resets, stop core */
		val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
		val |= Q6SS_CORE_ARES | Q6SS_BUS_ARES_ENABLE | Q6SS_STOP_CORE;
		writel(val, qproc->reg_base + QDSP6SS_RESET_REG);

		/* BHS require xo cbcr to be enabled */
		val = readl(qproc->reg_base + QDSP6SS_XO_CBCR);
655
		val |= Q6SS_CBCR_CLKEN;
656 657 658 659
		writel(val, qproc->reg_base + QDSP6SS_XO_CBCR);

		/* Read CLKOFF bit to go low indicating CLK is enabled */
		ret = readl_poll_timeout(qproc->reg_base + QDSP6SS_XO_CBCR,
660 661
					 val, !(val & Q6SS_CBCR_CLKOFF), 1,
					 Q6SS_CBCR_TIMEOUT_US);
662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
		if (ret) {
			dev_err(qproc->dev,
				"xo cbcr enabling timed out (rc:%d)\n", ret);
			return ret;
		}
		/* Enable power block headswitch and wait for it to stabilize */
		val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
		val |= QDSP6v56_BHS_ON;
		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
		val |= readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
		udelay(1);

		/* Put LDO in bypass mode */
		val |= QDSP6v56_LDO_BYP;
		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);

		/* Deassert QDSP6 compiler memory clamp */
		val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
		val &= ~QDSP6v56_CLAMP_QMC_MEM;
		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);

		/* Deassert memory peripheral sleep and L2 memory standby */
		val |= Q6SS_L2DATA_STBY_N | Q6SS_SLP_RET_N;
		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);

		/* Turn on L1, L2, ETB and JU memories 1 at a time */
688 689 690 691 692 693 694 695 696 697
		if (qproc->version == MSS_MSM8996) {
			mem_pwr_ctl = QDSP6SS_MEM_PWR_CTL;
			i = 19;
		} else {
			/* MSS_MSM8998 */
			mem_pwr_ctl = QDSP6V6SS_MEM_PWR_CTL;
			i = 28;
		}
		val = readl(qproc->reg_base + mem_pwr_ctl);
		for (; i >= 0; i--) {
698
			val |= BIT(i);
699
			writel(val, qproc->reg_base + mem_pwr_ctl);
700 701 702 703 704
			/*
			 * Read back value to ensure the write is done then
			 * wait for 1us for both memory peripheral and data
			 * array to turn on.
			 */
705
			val |= readl(qproc->reg_base + mem_pwr_ctl);
706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738
			udelay(1);
		}
		/* Remove word line clamp */
		val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
		val &= ~QDSP6v56_CLAMP_WL;
		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
	} else {
		/* Assert resets, stop core */
		val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
		val |= Q6SS_CORE_ARES | Q6SS_BUS_ARES_ENABLE | Q6SS_STOP_CORE;
		writel(val, qproc->reg_base + QDSP6SS_RESET_REG);

		/* Enable power block headswitch and wait for it to stabilize */
		val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
		val |= QDSS_BHS_ON | QDSS_LDO_BYP;
		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
		val |= readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
		udelay(1);
		/*
		 * Turn on memories. L2 banks should be done individually
		 * to minimize inrush current.
		 */
		val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
		val |= Q6SS_SLP_RET_N | Q6SS_L2TAG_SLP_NRET_N |
			Q6SS_ETB_SLP_NRET_N | Q6SS_L2DATA_STBY_N;
		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
		val |= Q6SS_L2DATA_SLP_NRET_N_2;
		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
		val |= Q6SS_L2DATA_SLP_NRET_N_1;
		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
		val |= Q6SS_L2DATA_SLP_NRET_N_0;
		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
	}
739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757
	/* Remove IO clamp */
	val &= ~Q6SS_CLAMP_IO;
	writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);

	/* Bring core out of reset */
	val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
	val &= ~Q6SS_CORE_ARES;
	writel(val, qproc->reg_base + QDSP6SS_RESET_REG);

	/* Turn on core clock */
	val = readl(qproc->reg_base + QDSP6SS_GFMUX_CTL_REG);
	val |= Q6SS_CLK_ENABLE;
	writel(val, qproc->reg_base + QDSP6SS_GFMUX_CTL_REG);

	/* Start core execution */
	val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
	val &= ~Q6SS_STOP_CORE;
	writel(val, qproc->reg_base + QDSP6SS_RESET_REG);

758
pbl_wait:
759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788
	/* Wait for PBL status */
	ret = q6v5_rmb_pbl_wait(qproc, 1000);
	if (ret == -ETIMEDOUT) {
		dev_err(qproc->dev, "PBL boot timed out\n");
	} else if (ret != RMB_PBL_SUCCESS) {
		dev_err(qproc->dev, "PBL returned unexpected status %d\n", ret);
		ret = -EINVAL;
	} else {
		ret = 0;
	}

	return ret;
}

static void q6v5proc_halt_axi_port(struct q6v5 *qproc,
				   struct regmap *halt_map,
				   u32 offset)
{
	unsigned int val;
	int ret;

	/* Check if we're already idle */
	ret = regmap_read(halt_map, offset + AXI_IDLE_REG, &val);
	if (!ret && val)
		return;

	/* Assert halt request */
	regmap_write(halt_map, offset + AXI_HALTREQ_REG, 1);

	/* Wait for halt */
789 790
	regmap_read_poll_timeout(halt_map, offset + AXI_HALTACK_REG, val,
				 val, 1000, HALT_ACK_TIMEOUT_US);
791 792 793 794 795 796 797 798 799 800 801

	ret = regmap_read(halt_map, offset + AXI_IDLE_REG, &val);
	if (ret || !val)
		dev_err(qproc->dev, "port failed halt\n");

	/* Clear halt request (port will remain halted until reset) */
	regmap_write(halt_map, offset + AXI_HALTREQ_REG, 0);
}

static int q6v5_mpss_init_image(struct q6v5 *qproc, const struct firmware *fw)
{
802
	unsigned long dma_attrs = DMA_ATTR_FORCE_CONTIGUOUS;
803
	dma_addr_t phys;
804
	void *metadata;
805 806
	int mdata_perm;
	int xferop_ret;
807
	size_t size;
808 809 810
	void *ptr;
	int ret;

811 812 813 814 815
	metadata = qcom_mdt_read_metadata(fw, &size);
	if (IS_ERR(metadata))
		return PTR_ERR(metadata);

	ptr = dma_alloc_attrs(qproc->dev, size, &phys, GFP_KERNEL, dma_attrs);
816
	if (!ptr) {
817
		kfree(metadata);
818 819 820 821
		dev_err(qproc->dev, "failed to allocate mdt buffer\n");
		return -ENOMEM;
	}

822
	memcpy(ptr, metadata, size);
823

824 825
	/* Hypervisor mapping to access metadata by modem */
	mdata_perm = BIT(QCOM_SCM_VMID_HLOS);
826 827
	ret = q6v5_xfer_mem_ownership(qproc, &mdata_perm, false, true,
				      phys, size);
828 829 830
	if (ret) {
		dev_err(qproc->dev,
			"assigning Q6 access to metadata failed: %d\n", ret);
831 832
		ret = -EAGAIN;
		goto free_dma_attrs;
833
	}
834

835 836 837 838 839 840 841 842 843
	writel(phys, qproc->rmb_base + RMB_PMI_META_DATA_REG);
	writel(RMB_CMD_META_DATA_READY, qproc->rmb_base + RMB_MBA_COMMAND_REG);

	ret = q6v5_rmb_mba_wait(qproc, RMB_MBA_META_DATA_AUTH_SUCCESS, 1000);
	if (ret == -ETIMEDOUT)
		dev_err(qproc->dev, "MPSS header authentication timed out\n");
	else if (ret < 0)
		dev_err(qproc->dev, "MPSS header authentication failed: %d\n", ret);

844
	/* Metadata authentication done, remove modem access */
845 846
	xferop_ret = q6v5_xfer_mem_ownership(qproc, &mdata_perm, true, false,
					     phys, size);
847 848 849 850
	if (xferop_ret)
		dev_warn(qproc->dev,
			 "mdt buffer not reclaimed system may become unstable\n");

851
free_dma_attrs:
852 853
	dma_free_attrs(qproc->dev, size, ptr, phys, dma_attrs);
	kfree(metadata);
854 855 856 857

	return ret < 0 ? ret : 0;
}

858 859 860 861 862 863 864 865 866 867 868 869 870 871
static bool q6v5_phdr_valid(const struct elf32_phdr *phdr)
{
	if (phdr->p_type != PT_LOAD)
		return false;

	if ((phdr->p_flags & QCOM_MDT_TYPE_MASK) == QCOM_MDT_TYPE_HASH)
		return false;

	if (!phdr->p_memsz)
		return false;

	return true;
}

872 873 874 875
static int q6v5_mba_load(struct q6v5 *qproc)
{
	int ret;
	int xfermemop_ret;
876
	bool mba_load_err = false;
877 878 879

	qcom_q6v5_prepare(&qproc->q6v5);

880 881 882 883 884 885
	ret = q6v5_pds_enable(qproc, qproc->active_pds, qproc->active_pd_count);
	if (ret < 0) {
		dev_err(qproc->dev, "failed to enable active power domains\n");
		goto disable_irqs;
	}

886 887 888
	ret = q6v5_pds_enable(qproc, qproc->proxy_pds, qproc->proxy_pd_count);
	if (ret < 0) {
		dev_err(qproc->dev, "failed to enable proxy power domains\n");
889
		goto disable_active_pds;
890 891
	}

892 893 894 895
	ret = q6v5_regulator_enable(qproc, qproc->proxy_regs,
				    qproc->proxy_reg_count);
	if (ret) {
		dev_err(qproc->dev, "failed to enable proxy supplies\n");
896
		goto disable_proxy_pds;
897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933
	}

	ret = q6v5_clk_enable(qproc->dev, qproc->proxy_clks,
			      qproc->proxy_clk_count);
	if (ret) {
		dev_err(qproc->dev, "failed to enable proxy clocks\n");
		goto disable_proxy_reg;
	}

	ret = q6v5_regulator_enable(qproc, qproc->active_regs,
				    qproc->active_reg_count);
	if (ret) {
		dev_err(qproc->dev, "failed to enable supplies\n");
		goto disable_proxy_clk;
	}

	ret = q6v5_clk_enable(qproc->dev, qproc->reset_clks,
			      qproc->reset_clk_count);
	if (ret) {
		dev_err(qproc->dev, "failed to enable reset clocks\n");
		goto disable_vdd;
	}

	ret = q6v5_reset_deassert(qproc);
	if (ret) {
		dev_err(qproc->dev, "failed to deassert mss restart\n");
		goto disable_reset_clks;
	}

	ret = q6v5_clk_enable(qproc->dev, qproc->active_clks,
			      qproc->active_clk_count);
	if (ret) {
		dev_err(qproc->dev, "failed to enable clocks\n");
		goto assert_reset;
	}

	/* Assign MBA image access in DDR to q6 */
934
	ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, false, true,
935 936 937 938 939 940 941 942
				      qproc->mba_phys, qproc->mba_size);
	if (ret) {
		dev_err(qproc->dev,
			"assigning Q6 access to mba memory failed: %d\n", ret);
		goto disable_active_clks;
	}

	writel(qproc->mba_phys, qproc->rmb_base + RMB_MBA_IMAGE_REG);
943 944 945 946
	if (qproc->dp_size) {
		writel(qproc->mba_phys + SZ_1M, qproc->rmb_base + RMB_PMI_CODE_START_REG);
		writel(qproc->dp_size, qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);
	}
947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969

	ret = q6v5proc_reset(qproc);
	if (ret)
		goto reclaim_mba;

	ret = q6v5_rmb_mba_wait(qproc, 0, 5000);
	if (ret == -ETIMEDOUT) {
		dev_err(qproc->dev, "MBA boot timed out\n");
		goto halt_axi_ports;
	} else if (ret != RMB_MBA_XPU_UNLOCKED &&
		   ret != RMB_MBA_XPU_UNLOCKED_SCRIBBLED) {
		dev_err(qproc->dev, "MBA returned unexpected status %d\n", ret);
		ret = -EINVAL;
		goto halt_axi_ports;
	}

	qproc->dump_mba_loaded = true;
	return 0;

halt_axi_ports:
	q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_q6);
	q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_modem);
	q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_nc);
970
	mba_load_err = true;
971
reclaim_mba:
972 973
	xfermemop_ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, true,
						false, qproc->mba_phys,
974 975 976 977
						qproc->mba_size);
	if (xfermemop_ret) {
		dev_err(qproc->dev,
			"Failed to reclaim mba buffer, system may become unstable\n");
978 979
	} else if (mba_load_err) {
		q6v5_dump_mba_logs(qproc);
980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998
	}

disable_active_clks:
	q6v5_clk_disable(qproc->dev, qproc->active_clks,
			 qproc->active_clk_count);
assert_reset:
	q6v5_reset_assert(qproc);
disable_reset_clks:
	q6v5_clk_disable(qproc->dev, qproc->reset_clks,
			 qproc->reset_clk_count);
disable_vdd:
	q6v5_regulator_disable(qproc, qproc->active_regs,
			       qproc->active_reg_count);
disable_proxy_clk:
	q6v5_clk_disable(qproc->dev, qproc->proxy_clks,
			 qproc->proxy_clk_count);
disable_proxy_reg:
	q6v5_regulator_disable(qproc, qproc->proxy_regs,
			       qproc->proxy_reg_count);
999 1000
disable_proxy_pds:
	q6v5_pds_disable(qproc, qproc->proxy_pds, qproc->proxy_pd_count);
1001 1002
disable_active_pds:
	q6v5_pds_disable(qproc, qproc->active_pds, qproc->active_pd_count);
1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
disable_irqs:
	qcom_q6v5_unprepare(&qproc->q6v5);

	return ret;
}

static void q6v5_mba_reclaim(struct q6v5 *qproc)
{
	int ret;
	u32 val;

	qproc->dump_mba_loaded = false;
1015
	qproc->dp_size = 0;
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037

	q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_q6);
	q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_modem);
	q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_nc);
	if (qproc->version == MSS_MSM8996) {
		/*
		 * To avoid high MX current during LPASS/MSS restart.
		 */
		val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
		val |= Q6SS_CLAMP_IO | QDSP6v56_CLAMP_WL |
			QDSP6v56_CLAMP_QMC_MEM;
		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
	}

	q6v5_reset_assert(qproc);

	q6v5_clk_disable(qproc->dev, qproc->reset_clks,
			 qproc->reset_clk_count);
	q6v5_clk_disable(qproc->dev, qproc->active_clks,
			 qproc->active_clk_count);
	q6v5_regulator_disable(qproc, qproc->active_regs,
			       qproc->active_reg_count);
1038
	q6v5_pds_disable(qproc, qproc->active_pds, qproc->active_pd_count);
1039 1040 1041 1042

	/* In case of failure or coredump scenario where reclaiming MBA memory
	 * could not happen reclaim it here.
	 */
1043
	ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, true, false,
1044 1045 1046 1047 1048 1049
				      qproc->mba_phys,
				      qproc->mba_size);
	WARN_ON(ret);

	ret = qcom_q6v5_unprepare(&qproc->q6v5);
	if (ret) {
1050 1051
		q6v5_pds_disable(qproc, qproc->proxy_pds,
				 qproc->proxy_pd_count);
1052 1053 1054 1055 1056 1057 1058
		q6v5_clk_disable(qproc->dev, qproc->proxy_clks,
				 qproc->proxy_clk_count);
		q6v5_regulator_disable(qproc, qproc->proxy_regs,
				       qproc->proxy_reg_count);
	}
}

1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
static int q6v5_reload_mba(struct rproc *rproc)
{
	struct q6v5 *qproc = rproc->priv;
	const struct firmware *fw;
	int ret;

	ret = request_firmware(&fw, rproc->firmware, qproc->dev);
	if (ret < 0)
		return ret;

	q6v5_load(rproc, fw);
	ret = q6v5_mba_load(qproc);
	release_firmware(fw);

	return ret;
}

1076
static int q6v5_mpss_load(struct q6v5 *qproc)
1077 1078 1079
{
	const struct elf32_phdr *phdrs;
	const struct elf32_phdr *phdr;
1080 1081
	const struct firmware *seg_fw;
	const struct firmware *fw;
1082
	struct elf32_hdr *ehdr;
1083
	phys_addr_t mpss_reloc;
1084
	phys_addr_t boot_addr;
1085
	phys_addr_t min_addr = PHYS_ADDR_MAX;
1086
	phys_addr_t max_addr = 0;
1087
	u32 code_length;
1088
	bool relocate = false;
1089 1090
	char *fw_name;
	size_t fw_name_len;
1091
	ssize_t offset;
1092
	size_t size = 0;
1093
	void *ptr;
1094 1095 1096
	int ret;
	int i;

1097 1098 1099 1100 1101 1102 1103 1104 1105
	fw_name_len = strlen(qproc->hexagon_mdt_image);
	if (fw_name_len <= 4)
		return -EINVAL;

	fw_name = kstrdup(qproc->hexagon_mdt_image, GFP_KERNEL);
	if (!fw_name)
		return -ENOMEM;

	ret = request_firmware(&fw, fw_name, qproc->dev);
1106
	if (ret < 0) {
1107 1108
		dev_err(qproc->dev, "unable to load %s\n", fw_name);
		goto out;
1109 1110
	}

1111 1112 1113 1114 1115 1116
	/* Initialize the RMB validator */
	writel(0, qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);

	ret = q6v5_mpss_init_image(qproc, fw);
	if (ret)
		goto release_firmware;
1117 1118 1119

	ehdr = (struct elf32_hdr *)fw->data;
	phdrs = (struct elf32_phdr *)(ehdr + 1);
1120 1121

	for (i = 0; i < ehdr->e_phnum; i++) {
1122 1123
		phdr = &phdrs[i];

1124
		if (!q6v5_phdr_valid(phdr))
1125 1126
			continue;

1127 1128
		if (phdr->p_flags & QCOM_MDT_RELOCATABLE)
			relocate = true;
1129

1130 1131 1132 1133 1134 1135 1136
		if (phdr->p_paddr < min_addr)
			min_addr = phdr->p_paddr;

		if (phdr->p_paddr + phdr->p_memsz > max_addr)
			max_addr = ALIGN(phdr->p_paddr + phdr->p_memsz, SZ_4K);
	}

1137 1138 1139 1140 1141
	/**
	 * In case of a modem subsystem restart on secure devices, the modem
	 * memory can be reclaimed only after MBA is loaded. For modem cold
	 * boot this will be a nop
	 */
1142
	q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm, true, false,
1143 1144
				qproc->mpss_phys, qproc->mpss_size);

1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
	/* Share ownership between Linux and MSS, during segment loading */
	ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm, true, true,
				      qproc->mpss_phys, qproc->mpss_size);
	if (ret) {
		dev_err(qproc->dev,
			"assigning Q6 access to mpss memory failed: %d\n", ret);
		ret = -EAGAIN;
		goto release_firmware;
	}

1155
	mpss_reloc = relocate ? min_addr : qproc->mpss_phys;
1156
	qproc->mpss_reloc = mpss_reloc;
1157
	/* Load firmware segments */
1158 1159 1160 1161
	for (i = 0; i < ehdr->e_phnum; i++) {
		phdr = &phdrs[i];

		if (!q6v5_phdr_valid(phdr))
1162 1163
			continue;

1164 1165 1166 1167 1168 1169 1170
		offset = phdr->p_paddr - mpss_reloc;
		if (offset < 0 || offset + phdr->p_memsz > qproc->mpss_size) {
			dev_err(qproc->dev, "segment outside memory range\n");
			ret = -EINVAL;
			goto release_firmware;
		}

1171 1172 1173 1174 1175 1176 1177
		ptr = ioremap_wc(qproc->mpss_phys + offset, phdr->p_memsz);
		if (!ptr) {
			dev_err(qproc->dev,
				"unable to map memory region: %pa+%zx-%x\n",
				&qproc->mpss_phys, offset, phdr->p_memsz);
			goto release_firmware;
		}
1178

1179 1180 1181 1182 1183 1184 1185
		if (phdr->p_filesz && phdr->p_offset < fw->size) {
			/* Firmware is large enough to be non-split */
			if (phdr->p_offset + phdr->p_filesz > fw->size) {
				dev_err(qproc->dev,
					"failed to load segment %d from truncated file %s\n",
					i, fw_name);
				ret = -EINVAL;
1186
				iounmap(ptr);
1187 1188 1189 1190 1191
				goto release_firmware;
			}

			memcpy(ptr, fw->data + phdr->p_offset, phdr->p_filesz);
		} else if (phdr->p_filesz) {
1192 1193
			/* Replace "xxx.xxx" with "xxx.bxx" */
			sprintf(fw_name + fw_name_len - 3, "b%02d", i);
1194 1195
			ret = request_firmware_into_buf(&seg_fw, fw_name, qproc->dev,
							ptr, phdr->p_filesz);
1196
			if (ret) {
1197
				dev_err(qproc->dev, "failed to load %s\n", fw_name);
1198
				iounmap(ptr);
1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
				goto release_firmware;
			}

			release_firmware(seg_fw);
		}

		if (phdr->p_memsz > phdr->p_filesz) {
			memset(ptr + phdr->p_filesz, 0,
			       phdr->p_memsz - phdr->p_filesz);
		}
1209
		iounmap(ptr);
1210
		size += phdr->p_memsz;
1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225

		code_length = readl(qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);
		if (!code_length) {
			boot_addr = relocate ? qproc->mpss_phys : min_addr;
			writel(boot_addr, qproc->rmb_base + RMB_PMI_CODE_START_REG);
			writel(RMB_CMD_LOAD_READY, qproc->rmb_base + RMB_MBA_COMMAND_REG);
		}
		writel(size, qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);

		ret = readl(qproc->rmb_base + RMB_MBA_STATUS_REG);
		if (ret < 0) {
			dev_err(qproc->dev, "MPSS authentication failed: %d\n",
				ret);
			goto release_firmware;
		}
1226 1227
	}

1228
	/* Transfer ownership of modem ddr region to q6 */
1229
	ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm, false, true,
1230
				      qproc->mpss_phys, qproc->mpss_size);
1231 1232 1233
	if (ret) {
		dev_err(qproc->dev,
			"assigning Q6 access to mpss memory failed: %d\n", ret);
1234 1235
		ret = -EAGAIN;
		goto release_firmware;
1236
	}
1237

1238 1239 1240 1241 1242 1243
	ret = q6v5_rmb_mba_wait(qproc, RMB_MBA_AUTH_COMPLETE, 10000);
	if (ret == -ETIMEDOUT)
		dev_err(qproc->dev, "MPSS authentication timed out\n");
	else if (ret < 0)
		dev_err(qproc->dev, "MPSS authentication failed: %d\n", ret);

1244 1245
	qcom_pil_info_store("modem", qproc->mpss_phys, qproc->mpss_size);

1246 1247
release_firmware:
	release_firmware(fw);
1248 1249
out:
	kfree(fw_name);
1250 1251 1252 1253

	return ret < 0 ? ret : 0;
}

1254 1255
static void qcom_q6v5_dump_segment(struct rproc *rproc,
				   struct rproc_dump_segment *segment,
1256
				   void *dest, size_t cp_offset, size_t size)
1257 1258 1259
{
	int ret = 0;
	struct q6v5 *qproc = rproc->priv;
1260 1261
	int offset = segment->da - qproc->mpss_reloc;
	void *ptr = NULL;
1262 1263

	/* Unlock mba before copying segments */
1264
	if (!qproc->dump_mba_loaded) {
1265
		ret = q6v5_reload_mba(rproc);
1266 1267 1268
		if (!ret) {
			/* Reset ownership back to Linux to copy segments */
			ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm,
1269
						      true, false,
1270 1271 1272 1273
						      qproc->mpss_phys,
						      qproc->mpss_size);
		}
	}
1274

1275
	if (!ret)
1276
		ptr = ioremap_wc(qproc->mpss_phys + offset + cp_offset, size);
1277 1278

	if (ptr) {
1279
		memcpy(dest, ptr, size);
1280 1281
		iounmap(ptr);
	} else {
1282
		memset(dest, 0xff, size);
1283
	}
1284

1285
	qproc->current_dump_size += size;
1286 1287

	/* Reclaim mba after copying segments */
1288
	if (qproc->current_dump_size == qproc->total_dump_size) {
1289 1290 1291
		if (qproc->dump_mba_loaded) {
			/* Try to reset ownership back to Q6 */
			q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm,
1292
						false, true,
1293 1294
						qproc->mpss_phys,
						qproc->mpss_size);
1295
			q6v5_mba_reclaim(qproc);
1296
		}
1297 1298 1299
	}
}

1300 1301 1302
static int q6v5_start(struct rproc *rproc)
{
	struct q6v5 *qproc = (struct q6v5 *)rproc->priv;
1303
	int xfermemop_ret;
1304 1305
	int ret;

1306
	ret = q6v5_mba_load(qproc);
1307
	if (ret)
1308
		return ret;
1309

1310 1311
	dev_info(qproc->dev, "MBA booted with%s debug policy, loading mpss\n",
		 qproc->dp_size ? "" : "out");
1312 1313 1314

	ret = q6v5_mpss_load(qproc);
	if (ret)
1315
		goto reclaim_mpss;
1316

1317 1318
	ret = qcom_q6v5_wait_for_start(&qproc->q6v5, msecs_to_jiffies(5000));
	if (ret == -ETIMEDOUT) {
1319
		dev_err(qproc->dev, "start timed out\n");
1320
		goto reclaim_mpss;
1321 1322
	}

1323 1324
	xfermemop_ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, true,
						false, qproc->mba_phys,
1325 1326 1327 1328
						qproc->mba_size);
	if (xfermemop_ret)
		dev_err(qproc->dev,
			"Failed to reclaim mba buffer system may become unstable\n");
1329 1330

	/* Reset Dump Segment Mask */
1331
	qproc->current_dump_size = 0;
1332 1333 1334

	return 0;

1335
reclaim_mpss:
1336
	q6v5_mba_reclaim(qproc);
1337
	q6v5_dump_mba_logs(qproc);
1338

1339 1340 1341 1342 1343 1344 1345 1346
	return ret;
}

static int q6v5_stop(struct rproc *rproc)
{
	struct q6v5 *qproc = (struct q6v5 *)rproc->priv;
	int ret;

1347 1348
	ret = qcom_q6v5_request_stop(&qproc->q6v5);
	if (ret == -ETIMEDOUT)
1349 1350
		dev_err(qproc->dev, "timed out on wait\n");

1351
	q6v5_mba_reclaim(qproc);
1352 1353 1354 1355

	return 0;
}

1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366
static int qcom_q6v5_register_dump_segments(struct rproc *rproc,
					    const struct firmware *mba_fw)
{
	const struct firmware *fw;
	const struct elf32_phdr *phdrs;
	const struct elf32_phdr *phdr;
	const struct elf32_hdr *ehdr;
	struct q6v5 *qproc = rproc->priv;
	unsigned long i;
	int ret;

1367
	ret = request_firmware(&fw, qproc->hexagon_mdt_image, qproc->dev);
1368
	if (ret < 0) {
1369 1370
		dev_err(qproc->dev, "unable to load %s\n",
			qproc->hexagon_mdt_image);
1371 1372 1373
		return ret;
	}

1374 1375
	rproc_coredump_set_elf_info(rproc, ELFCLASS32, EM_NONE);

1376 1377
	ehdr = (struct elf32_hdr *)fw->data;
	phdrs = (struct elf32_phdr *)(ehdr + 1);
1378
	qproc->total_dump_size = 0;
1379 1380 1381 1382 1383 1384 1385 1386 1387 1388

	for (i = 0; i < ehdr->e_phnum; i++) {
		phdr = &phdrs[i];

		if (!q6v5_phdr_valid(phdr))
			continue;

		ret = rproc_coredump_add_custom_segment(rproc, phdr->p_paddr,
							phdr->p_memsz,
							qcom_q6v5_dump_segment,
1389
							NULL);
1390 1391 1392
		if (ret)
			break;

1393
		qproc->total_dump_size += phdr->p_memsz;
1394 1395 1396 1397 1398 1399
	}

	release_firmware(fw);
	return ret;
}

1400 1401 1402
static const struct rproc_ops q6v5_ops = {
	.start = q6v5_start,
	.stop = q6v5_stop,
1403
	.parse_fw = qcom_q6v5_register_dump_segments,
1404
	.load = q6v5_load,
1405 1406
};

1407
static void qcom_msa_handover(struct qcom_q6v5 *q6v5)
1408
{
1409
	struct q6v5 *qproc = container_of(q6v5, struct q6v5, q6v5);
1410 1411 1412 1413 1414

	q6v5_clk_disable(qproc->dev, qproc->proxy_clks,
			 qproc->proxy_clk_count);
	q6v5_regulator_disable(qproc, qproc->proxy_regs,
			       qproc->proxy_reg_count);
1415
	q6v5_pds_disable(qproc, qproc->proxy_pds, qproc->proxy_pd_count);
1416 1417 1418 1419 1420 1421 1422 1423 1424 1425
}

static int q6v5_init_mem(struct q6v5 *qproc, struct platform_device *pdev)
{
	struct of_phandle_args args;
	struct resource *res;
	int ret;

	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "qdsp6");
	qproc->reg_base = devm_ioremap_resource(&pdev->dev, res);
1426
	if (IS_ERR(qproc->reg_base))
1427 1428 1429 1430
		return PTR_ERR(qproc->reg_base);

	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "rmb");
	qproc->rmb_base = devm_ioremap_resource(&pdev->dev, res);
1431
	if (IS_ERR(qproc->rmb_base))
1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449
		return PTR_ERR(qproc->rmb_base);

	ret = of_parse_phandle_with_fixed_args(pdev->dev.of_node,
					       "qcom,halt-regs", 3, 0, &args);
	if (ret < 0) {
		dev_err(&pdev->dev, "failed to parse qcom,halt-regs\n");
		return -EINVAL;
	}

	qproc->halt_map = syscon_node_to_regmap(args.np);
	of_node_put(args.np);
	if (IS_ERR(qproc->halt_map))
		return PTR_ERR(qproc->halt_map);

	qproc->halt_q6 = args.args[0];
	qproc->halt_modem = args.args[1];
	qproc->halt_nc = args.args[2];

1450
	if (qproc->has_spare_reg) {
1451
		ret = of_parse_phandle_with_fixed_args(pdev->dev.of_node,
1452
						       "qcom,spare-regs",
1453 1454
						       1, 0, &args);
		if (ret < 0) {
1455
			dev_err(&pdev->dev, "failed to parse spare-regs\n");
1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
			return -EINVAL;
		}

		qproc->conn_map = syscon_node_to_regmap(args.np);
		of_node_put(args.np);
		if (IS_ERR(qproc->conn_map))
			return PTR_ERR(qproc->conn_map);

		qproc->conn_box = args.args[0];
	}

1467 1468 1469
	return 0;
}

1470 1471
static int q6v5_init_clocks(struct device *dev, struct clk **clks,
		char **clk_names)
1472
{
1473
	int i;
1474

1475 1476 1477 1478 1479 1480 1481
	if (!clk_names)
		return 0;

	for (i = 0; clk_names[i]; i++) {
		clks[i] = devm_clk_get(dev, clk_names[i]);
		if (IS_ERR(clks[i])) {
			int rc = PTR_ERR(clks[i]);
1482

1483 1484 1485 1486 1487
			if (rc != -EPROBE_DEFER)
				dev_err(dev, "Failed to get %s clock\n",
					clk_names[i]);
			return rc;
		}
1488 1489
	}

1490
	return i;
1491 1492
}

1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507
static int q6v5_pds_attach(struct device *dev, struct device **devs,
			   char **pd_names)
{
	size_t num_pds = 0;
	int ret;
	int i;

	if (!pd_names)
		return 0;

	while (pd_names[num_pds])
		num_pds++;

	for (i = 0; i < num_pds; i++) {
		devs[i] = dev_pm_domain_attach_by_name(dev, pd_names[i]);
1508 1509
		if (IS_ERR_OR_NULL(devs[i])) {
			ret = PTR_ERR(devs[i]) ? : -ENODATA;
1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520
			goto unroll_attach;
		}
	}

	return num_pds;

unroll_attach:
	for (i--; i >= 0; i--)
		dev_pm_domain_detach(devs[i], false);

	return ret;
1521
}
1522 1523 1524 1525 1526 1527 1528 1529 1530 1531

static void q6v5_pds_detach(struct q6v5 *qproc, struct device **pds,
			    size_t pd_count)
{
	int i;

	for (i = 0; i < pd_count; i++)
		dev_pm_domain_detach(pds[i], false);
}

1532 1533
static int q6v5_init_reset(struct q6v5 *qproc)
{
1534
	qproc->mss_restart = devm_reset_control_get_exclusive(qproc->dev,
1535
							      "mss_restart");
1536 1537 1538 1539 1540
	if (IS_ERR(qproc->mss_restart)) {
		dev_err(qproc->dev, "failed to acquire mss restart\n");
		return PTR_ERR(qproc->mss_restart);
	}

1541
	if (qproc->has_alt_reset || qproc->has_spare_reg) {
1542 1543 1544 1545 1546 1547 1548 1549
		qproc->pdc_reset = devm_reset_control_get_exclusive(qproc->dev,
								    "pdc_reset");
		if (IS_ERR(qproc->pdc_reset)) {
			dev_err(qproc->dev, "failed to acquire pdc reset\n");
			return PTR_ERR(qproc->pdc_reset);
		}
	}

1550 1551 1552 1553 1554 1555 1556 1557 1558 1559
	return 0;
}

static int q6v5_alloc_memory_region(struct q6v5 *qproc)
{
	struct device_node *child;
	struct device_node *node;
	struct resource r;
	int ret;

1560 1561 1562 1563
	/*
	 * In the absence of mba/mpss sub-child, extract the mba and mpss
	 * reserved memory regions from device's memory-region property.
	 */
1564
	child = of_get_child_by_name(qproc->dev->of_node, "mba");
1565 1566 1567 1568 1569 1570
	if (!child)
		node = of_parse_phandle(qproc->dev->of_node,
					"memory-region", 0);
	else
		node = of_parse_phandle(child, "memory-region", 0);

1571 1572 1573 1574 1575
	ret = of_address_to_resource(node, 0, &r);
	if (ret) {
		dev_err(qproc->dev, "unable to resolve mba region\n");
		return ret;
	}
1576
	of_node_put(node);
1577 1578 1579 1580 1581 1582 1583 1584 1585 1586

	qproc->mba_phys = r.start;
	qproc->mba_size = resource_size(&r);
	qproc->mba_region = devm_ioremap_wc(qproc->dev, qproc->mba_phys, qproc->mba_size);
	if (!qproc->mba_region) {
		dev_err(qproc->dev, "unable to map memory region: %pa+%zx\n",
			&r.start, qproc->mba_size);
		return -EBUSY;
	}

1587 1588 1589 1590 1591 1592 1593 1594
	if (!child) {
		node = of_parse_phandle(qproc->dev->of_node,
					"memory-region", 1);
	} else {
		child = of_get_child_by_name(qproc->dev->of_node, "mpss");
		node = of_parse_phandle(child, "memory-region", 0);
	}

1595 1596 1597 1598 1599
	ret = of_address_to_resource(node, 0, &r);
	if (ret) {
		dev_err(qproc->dev, "unable to resolve mpss region\n");
		return ret;
	}
1600
	of_node_put(node);
1601 1602 1603 1604 1605 1606 1607 1608 1609

	qproc->mpss_phys = qproc->mpss_reloc = r.start;
	qproc->mpss_size = resource_size(&r);

	return 0;
}

static int q6v5_probe(struct platform_device *pdev)
{
1610
	const struct rproc_hexagon_res *desc;
1611 1612
	struct q6v5 *qproc;
	struct rproc *rproc;
1613
	const char *mba_image;
1614 1615
	int ret;

1616 1617 1618 1619
	desc = of_device_get_match_data(&pdev->dev);
	if (!desc)
		return -EINVAL;

1620 1621 1622
	if (desc->need_mem_protection && !qcom_scm_is_available())
		return -EPROBE_DEFER;

1623 1624 1625 1626 1627 1628
	mba_image = desc->hexagon_mba_image;
	ret = of_property_read_string_index(pdev->dev.of_node, "firmware-name",
					    0, &mba_image);
	if (ret < 0 && ret != -EINVAL)
		return ret;

1629
	rproc = rproc_alloc(&pdev->dev, pdev->name, &q6v5_ops,
1630
			    mba_image, sizeof(*qproc));
1631 1632 1633 1634 1635
	if (!rproc) {
		dev_err(&pdev->dev, "failed to allocate rproc\n");
		return -ENOMEM;
	}

1636
	rproc->auto_boot = false;
1637
	rproc_coredump_set_elf_info(rproc, ELFCLASS32, EM_NONE);
1638

1639 1640 1641
	qproc = (struct q6v5 *)rproc->priv;
	qproc->dev = &pdev->dev;
	qproc->rproc = rproc;
1642 1643 1644 1645
	qproc->hexagon_mdt_image = "modem.mdt";
	ret = of_property_read_string_index(pdev->dev.of_node, "firmware-name",
					    1, &qproc->hexagon_mdt_image);
	if (ret < 0 && ret != -EINVAL)
1646
		goto free_rproc;
1647

1648 1649
	platform_set_drvdata(pdev, qproc);

1650
	qproc->has_spare_reg = desc->has_spare_reg;
1651 1652 1653 1654 1655 1656 1657 1658
	ret = q6v5_init_mem(qproc, pdev);
	if (ret)
		goto free_rproc;

	ret = q6v5_alloc_memory_region(qproc);
	if (ret)
		goto free_rproc;

1659 1660 1661 1662
	ret = q6v5_init_clocks(&pdev->dev, qproc->proxy_clks,
			       desc->proxy_clk_names);
	if (ret < 0) {
		dev_err(&pdev->dev, "Failed to get proxy clocks.\n");
1663
		goto free_rproc;
1664 1665 1666
	}
	qproc->proxy_clk_count = ret;

1667 1668 1669 1670 1671 1672 1673 1674
	ret = q6v5_init_clocks(&pdev->dev, qproc->reset_clks,
			       desc->reset_clk_names);
	if (ret < 0) {
		dev_err(&pdev->dev, "Failed to get reset clocks.\n");
		goto free_rproc;
	}
	qproc->reset_clk_count = ret;

1675 1676 1677 1678 1679 1680 1681
	ret = q6v5_init_clocks(&pdev->dev, qproc->active_clks,
			       desc->active_clk_names);
	if (ret < 0) {
		dev_err(&pdev->dev, "Failed to get active clocks.\n");
		goto free_rproc;
	}
	qproc->active_clk_count = ret;
1682

1683 1684 1685 1686
	ret = q6v5_regulator_init(&pdev->dev, qproc->proxy_regs,
				  desc->proxy_supply);
	if (ret < 0) {
		dev_err(&pdev->dev, "Failed to get proxy regulators.\n");
1687
		goto free_rproc;
1688 1689 1690 1691 1692 1693 1694 1695 1696 1697
	}
	qproc->proxy_reg_count = ret;

	ret = q6v5_regulator_init(&pdev->dev,  qproc->active_regs,
				  desc->active_supply);
	if (ret < 0) {
		dev_err(&pdev->dev, "Failed to get active regulators.\n");
		goto free_rproc;
	}
	qproc->active_reg_count = ret;
1698

1699 1700 1701 1702 1703 1704 1705 1706
	ret = q6v5_pds_attach(&pdev->dev, qproc->active_pds,
			      desc->active_pd_names);
	if (ret < 0) {
		dev_err(&pdev->dev, "Failed to attach active power domains\n");
		goto free_rproc;
	}
	qproc->active_pd_count = ret;

1707 1708 1709 1710
	ret = q6v5_pds_attach(&pdev->dev, qproc->proxy_pds,
			      desc->proxy_pd_names);
	if (ret < 0) {
		dev_err(&pdev->dev, "Failed to init power domains\n");
1711
		goto detach_active_pds;
1712 1713 1714
	}
	qproc->proxy_pd_count = ret;

1715
	qproc->has_alt_reset = desc->has_alt_reset;
1716 1717
	ret = q6v5_init_reset(qproc);
	if (ret)
1718
		goto detach_proxy_pds;
1719

1720
	qproc->version = desc->version;
1721
	qproc->need_mem_protection = desc->need_mem_protection;
1722
	qproc->has_mba_logs = desc->has_mba_logs;
1723

1724 1725 1726
	ret = qcom_q6v5_init(&qproc->q6v5, pdev, rproc, MPSS_CRASH_REASON_SMEM,
			     qcom_msa_handover);
	if (ret)
1727
		goto detach_proxy_pds;
1728

1729 1730
	qproc->mpss_perm = BIT(QCOM_SCM_VMID_HLOS);
	qproc->mba_perm = BIT(QCOM_SCM_VMID_HLOS);
1731
	qcom_add_glink_subdev(rproc, &qproc->glink_subdev, "mpss");
1732
	qcom_add_smd_subdev(rproc, &qproc->smd_subdev);
1733
	qcom_add_ssr_subdev(rproc, &qproc->ssr_subdev, "mpss");
1734
	qproc->sysmon = qcom_add_sysmon_subdev(rproc, "modem", 0x12);
1735 1736
	if (IS_ERR(qproc->sysmon)) {
		ret = PTR_ERR(qproc->sysmon);
1737
		goto remove_subdevs;
1738
	}
1739

1740 1741
	ret = rproc_add(rproc);
	if (ret)
1742
		goto remove_sysmon_subdev;
1743 1744 1745

	return 0;

1746 1747 1748 1749 1750 1751 1752
remove_sysmon_subdev:
	qcom_remove_sysmon_subdev(qproc->sysmon);
remove_subdevs:
	qcom_remove_ssr_subdev(rproc, &qproc->ssr_subdev);
	qcom_remove_smd_subdev(rproc, &qproc->smd_subdev);
	qcom_remove_glink_subdev(rproc, &qproc->glink_subdev);
detach_proxy_pds:
1753
	q6v5_pds_detach(qproc, qproc->proxy_pds, qproc->proxy_pd_count);
1754 1755
detach_active_pds:
	q6v5_pds_detach(qproc, qproc->active_pds, qproc->active_pd_count);
1756
free_rproc:
1757
	rproc_free(rproc);
1758 1759 1760 1761 1762 1763 1764

	return ret;
}

static int q6v5_remove(struct platform_device *pdev)
{
	struct q6v5 *qproc = platform_get_drvdata(pdev);
1765
	struct rproc *rproc = qproc->rproc;
1766

1767
	rproc_del(rproc);
1768

1769
	qcom_remove_sysmon_subdev(qproc->sysmon);
1770 1771 1772
	qcom_remove_ssr_subdev(rproc, &qproc->ssr_subdev);
	qcom_remove_smd_subdev(rproc, &qproc->smd_subdev);
	qcom_remove_glink_subdev(rproc, &qproc->glink_subdev);
1773 1774

	q6v5_pds_detach(qproc, qproc->proxy_pds, qproc->proxy_pd_count);
1775
	q6v5_pds_detach(qproc, qproc->active_pds, qproc->active_pd_count);
1776

1777
	rproc_free(rproc);
1778 1779 1780 1781

	return 0;
}

1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
static const struct rproc_hexagon_res sc7180_mss = {
	.hexagon_mba_image = "mba.mbn",
	.proxy_clk_names = (char*[]){
		"xo",
		NULL
	},
	.reset_clk_names = (char*[]){
		"iface",
		"bus",
		"snoc_axi",
		NULL
	},
	.active_clk_names = (char*[]){
		"mnoc_axi",
		"nav",
		NULL
	},
	.active_pd_names = (char*[]){
		"load_state",
		NULL
	},
	.proxy_pd_names = (char*[]){
		"cx",
		"mx",
		"mss",
		NULL
	},
	.need_mem_protection = true,
	.has_alt_reset = false,
1811
	.has_mba_logs = true,
1812
	.has_spare_reg = true,
1813 1814 1815
	.version = MSS_SC7180,
};

1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834
static const struct rproc_hexagon_res sdm845_mss = {
	.hexagon_mba_image = "mba.mbn",
	.proxy_clk_names = (char*[]){
			"xo",
			"prng",
			NULL
	},
	.reset_clk_names = (char*[]){
			"iface",
			"snoc_axi",
			NULL
	},
	.active_clk_names = (char*[]){
			"bus",
			"mem",
			"gpll0_mss",
			"mnoc_axi",
			NULL
	},
1835 1836 1837 1838
	.active_pd_names = (char*[]){
			"load_state",
			NULL
	},
1839 1840 1841 1842 1843 1844
	.proxy_pd_names = (char*[]){
			"cx",
			"mx",
			"mss",
			NULL
	},
1845 1846
	.need_mem_protection = true,
	.has_alt_reset = true,
1847
	.has_mba_logs = false,
1848
	.has_spare_reg = false,
1849 1850 1851
	.version = MSS_SDM845,
};

1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874
static const struct rproc_hexagon_res msm8998_mss = {
	.hexagon_mba_image = "mba.mbn",
	.proxy_clk_names = (char*[]){
			"xo",
			"qdss",
			"mem",
			NULL
	},
	.active_clk_names = (char*[]){
			"iface",
			"bus",
			"gpll0_mss",
			"mnoc_axi",
			"snoc_axi",
			NULL
	},
	.proxy_pd_names = (char*[]){
			"cx",
			"mx",
			NULL
	},
	.need_mem_protection = true,
	.has_alt_reset = false,
1875
	.has_mba_logs = false,
1876
	.has_spare_reg = false,
1877 1878 1879
	.version = MSS_MSM8998,
};

1880 1881
static const struct rproc_hexagon_res msm8996_mss = {
	.hexagon_mba_image = "mba.mbn",
1882 1883 1884 1885 1886 1887 1888
	.proxy_supply = (struct qcom_mss_reg_res[]) {
		{
			.supply = "pll",
			.uA = 100000,
		},
		{}
	},
1889 1890 1891
	.proxy_clk_names = (char*[]){
			"xo",
			"pnoc",
1892
			"qdss",
1893 1894 1895 1896 1897 1898
			NULL
	},
	.active_clk_names = (char*[]){
			"iface",
			"bus",
			"mem",
1899 1900 1901
			"gpll0_mss",
			"snoc_axi",
			"mnoc_axi",
1902 1903 1904
			NULL
	},
	.need_mem_protection = true,
1905
	.has_alt_reset = false,
1906
	.has_mba_logs = false,
1907
	.has_spare_reg = false,
1908 1909 1910
	.version = MSS_MSM8996,
};

1911 1912
static const struct rproc_hexagon_res msm8916_mss = {
	.hexagon_mba_image = "mba.mbn",
1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927
	.proxy_supply = (struct qcom_mss_reg_res[]) {
		{
			.supply = "mx",
			.uV = 1050000,
		},
		{
			.supply = "cx",
			.uA = 100000,
		},
		{
			.supply = "pll",
			.uA = 100000,
		},
		{}
	},
1928 1929 1930 1931 1932 1933 1934 1935 1936 1937
	.proxy_clk_names = (char*[]){
		"xo",
		NULL
	},
	.active_clk_names = (char*[]){
		"iface",
		"bus",
		"mem",
		NULL
	},
1938
	.need_mem_protection = false,
1939
	.has_alt_reset = false,
1940
	.has_mba_logs = false,
1941
	.has_spare_reg = false,
1942
	.version = MSS_MSM8916,
1943 1944 1945 1946
};

static const struct rproc_hexagon_res msm8974_mss = {
	.hexagon_mba_image = "mba.b00",
1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969
	.proxy_supply = (struct qcom_mss_reg_res[]) {
		{
			.supply = "mx",
			.uV = 1050000,
		},
		{
			.supply = "cx",
			.uA = 100000,
		},
		{
			.supply = "pll",
			.uA = 100000,
		},
		{}
	},
	.active_supply = (struct qcom_mss_reg_res[]) {
		{
			.supply = "mss",
			.uV = 1050000,
			.uA = 100000,
		},
		{}
	},
1970 1971 1972 1973 1974 1975 1976 1977 1978 1979
	.proxy_clk_names = (char*[]){
		"xo",
		NULL
	},
	.active_clk_names = (char*[]){
		"iface",
		"bus",
		"mem",
		NULL
	},
1980
	.need_mem_protection = false,
1981
	.has_alt_reset = false,
1982
	.has_mba_logs = false,
1983
	.has_spare_reg = false,
1984
	.version = MSS_MSM8974,
1985 1986
};

1987
static const struct of_device_id q6v5_of_match[] = {
1988 1989 1990
	{ .compatible = "qcom,q6v5-pil", .data = &msm8916_mss},
	{ .compatible = "qcom,msm8916-mss-pil", .data = &msm8916_mss},
	{ .compatible = "qcom,msm8974-mss-pil", .data = &msm8974_mss},
1991
	{ .compatible = "qcom,msm8996-mss-pil", .data = &msm8996_mss},
1992
	{ .compatible = "qcom,msm8998-mss-pil", .data = &msm8998_mss},
1993
	{ .compatible = "qcom,sc7180-mss-pil", .data = &sc7180_mss},
1994
	{ .compatible = "qcom,sdm845-mss-pil", .data = &sdm845_mss},
1995 1996
	{ },
};
1997
MODULE_DEVICE_TABLE(of, q6v5_of_match);
1998 1999 2000 2001 2002

static struct platform_driver q6v5_driver = {
	.probe = q6v5_probe,
	.remove = q6v5_remove,
	.driver = {
2003
		.name = "qcom-q6v5-mss",
2004 2005 2006 2007 2008
		.of_match_table = q6v5_of_match,
	},
};
module_platform_driver(q6v5_driver);

2009
MODULE_DESCRIPTION("Qualcomm Self-authenticating modem remoteproc driver");
2010
MODULE_LICENSE("GPL v2");