clock.c 23.4 KB
Newer Older
1
/*
2
 * linux/arch/arm/mach-at91/clock.c
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 * Copyright (C) 2005 David Brownell
 * Copyright (C) 2005 Ivan Kokshaysky
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/fs.h>
#include <linux/debugfs.h>
#include <linux/seq_file.h>
#include <linux/list.h>
#include <linux/errno.h>
#include <linux/err.h>
#include <linux/spinlock.h>
#include <linux/delay.h>
#include <linux/clk.h>
25
#include <linux/io.h>
26
#include <linux/of_address.h>
27
#include <linux/clk/at91_pmc.h>
28

29 30
#include <mach/hardware.h>
#include <mach/cpu.h>
31

32 33
#include <asm/proc-fns.h>

A
Andrew Victor 已提交
34
#include "clock.h"
35
#include "generic.h"
36

37
void __iomem *at91_pmc_base;
38
EXPORT_SYMBOL_GPL(at91_pmc_base);
39

40 41 42 43 44 45
/*
 * There's a lot more which can be done with clocks, including cpufreq
 * integration, slow clock mode support (for system suspend), letting
 * PLLB be used at other rates (on boards that don't need USB), etc.
 */

A
Andrew Victor 已提交
46 47 48
#define clk_is_primary(x)	((x)->type & CLK_TYPE_PRIMARY)
#define clk_is_programmable(x)	((x)->type & CLK_TYPE_PROGRAMMABLE)
#define clk_is_peripheral(x)	((x)->type & CLK_TYPE_PERIPHERAL)
49
#define clk_is_sys(x)		((x)->type & CLK_TYPE_SYSTEM)
A
Andrew Victor 已提交
50 51


52 53 54
/*
 * Chips have some kind of clocks : group them by functionality
 */
55
#define cpu_has_utmi()		(  cpu_is_at91sam9rl() \
56
				|| cpu_is_at91sam9g45() \
57 58 59 60
				|| cpu_is_at91sam9x5() \
				|| cpu_is_sama5d3())

#define cpu_has_1056M_plla()	(cpu_is_sama5d3())
61

62
#define cpu_has_800M_plla()	(  cpu_is_at91sam9g20() \
63
				|| cpu_is_at91sam9g45() \
64 65
				|| cpu_is_at91sam9x5() \
				|| cpu_is_at91sam9n12())
66

67
#define cpu_has_300M_plla()	(cpu_is_at91sam9g10())
68

69 70 71 72 73 74
#define cpu_has_240M_plla()	(cpu_is_at91sam9261() \
				|| cpu_is_at91sam9263() \
				|| cpu_is_at91sam9rl())

#define cpu_has_210M_plla()	(cpu_is_at91sam9260())

75
#define cpu_has_pllb()		(!(cpu_is_at91sam9rl() \
76
				|| cpu_is_at91sam9g45() \
77
				|| cpu_is_at91sam9x5() \
78
				|| cpu_is_sama5d3()))
79

80
#define cpu_has_upll()		(cpu_is_at91sam9g45() \
81 82
				|| cpu_is_at91sam9x5() \
				|| cpu_is_sama5d3())
83 84 85 86 87

/* USB host HS & FS */
#define cpu_has_uhp()		(!cpu_is_at91sam9rl())

/* USB device FS only */
88
#define cpu_has_udpfs()		(!(cpu_is_at91sam9rl() \
89
				|| cpu_is_at91sam9g45() \
90 91
				|| cpu_is_at91sam9x5() \
				|| cpu_is_sama5d3()))
92 93

#define cpu_has_plladiv2()	(cpu_is_at91sam9g45() \
94
				|| cpu_is_at91sam9x5() \
95 96
				|| cpu_is_at91sam9n12() \
				|| cpu_is_sama5d3())
97 98

#define cpu_has_mdiv3()		(cpu_is_at91sam9g45() \
99
				|| cpu_is_at91sam9x5() \
100 101
				|| cpu_is_at91sam9n12() \
				|| cpu_is_sama5d3())
102

103
#define cpu_has_alt_prescaler()	(cpu_is_at91sam9x5() \
104 105
				|| cpu_is_at91sam9n12() \
				|| cpu_is_sama5d3())
106

A
Andrew Victor 已提交
107 108
static LIST_HEAD(clocks);
static DEFINE_SPINLOCK(clk_lock);
109

A
Andrew Victor 已提交
110
static u32 at91_pllb_usb_init;
111 112 113 114 115 116 117 118 119 120 121 122

/*
 * Four primary clock sources:  two crystal oscillators (32K, main), and
 * two PLLs.  PLLA usually runs the master clock; and PLLB must run at
 * 48 MHz (unless no USB function clocks are needed).  The main clock and
 * both PLLs are turned off to run in "slow clock mode" (system suspend).
 */
static struct clk clk32k = {
	.name		= "clk32k",
	.rate_hz	= AT91_SLOW_CLOCK,
	.users		= 1,		/* always on */
	.id		= 0,
A
Andrew Victor 已提交
123
	.type		= CLK_TYPE_PRIMARY,
124 125 126
};
static struct clk main_clk = {
	.name		= "main",
127
	.pmc_mask	= AT91_PMC_MOSCS,	/* in PMC_SR */
128
	.id		= 1,
A
Andrew Victor 已提交
129
	.type		= CLK_TYPE_PRIMARY,
130 131 132 133
};
static struct clk plla = {
	.name		= "plla",
	.parent		= &main_clk,
134
	.pmc_mask	= AT91_PMC_LOCKA,	/* in PMC_SR */
135
	.id		= 2,
A
Andrew Victor 已提交
136
	.type		= CLK_TYPE_PRIMARY | CLK_TYPE_PLL,
137 138 139 140 141 142 143 144 145 146 147 148
};

static void pllb_mode(struct clk *clk, int is_on)
{
	u32	value;

	if (is_on) {
		is_on = AT91_PMC_LOCKB;
		value = at91_pllb_usb_init;
	} else
		value = 0;

A
Andrew Victor 已提交
149
	// REVISIT: Add work-around for AT91RM9200 Errata #26 ?
150
	at91_pmc_write(AT91_CKGR_PLLBR, value);
151 152 153

	do {
		cpu_relax();
154
	} while ((at91_pmc_read(AT91_PMC_SR) & AT91_PMC_LOCKB) != is_on);
155 156 157 158 159
}

static struct clk pllb = {
	.name		= "pllb",
	.parent		= &main_clk,
160
	.pmc_mask	= AT91_PMC_LOCKB,	/* in PMC_SR */
161 162
	.mode		= pllb_mode,
	.id		= 3,
A
Andrew Victor 已提交
163
	.type		= CLK_TYPE_PRIMARY | CLK_TYPE_PLL,
164 165 166 167 168
};

static void pmc_sys_mode(struct clk *clk, int is_on)
{
	if (is_on)
169
		at91_pmc_write(AT91_PMC_SCER, clk->pmc_mask);
170
	else
171
		at91_pmc_write(AT91_PMC_SCDR, clk->pmc_mask);
172 173
}

174 175
static void pmc_uckr_mode(struct clk *clk, int is_on)
{
176
	unsigned int uckr = at91_pmc_read(AT91_CKGR_UCKR);
177 178 179

	if (is_on) {
		is_on = AT91_PMC_LOCKU;
180
		at91_pmc_write(AT91_CKGR_UCKR, uckr | clk->pmc_mask);
181
	} else
182
		at91_pmc_write(AT91_CKGR_UCKR, uckr & ~(clk->pmc_mask));
183 184 185

	do {
		cpu_relax();
186
	} while ((at91_pmc_read(AT91_PMC_SR) & AT91_PMC_LOCKU) != is_on);
187 188
}

189 190 191 192 193 194
/* USB function clocks (PLLB must be 48 MHz) */
static struct clk udpck = {
	.name		= "udpck",
	.parent		= &pllb,
	.mode		= pmc_sys_mode,
};
195
struct clk utmi_clk = {
196 197 198 199 200 201
	.name		= "utmi_clk",
	.parent		= &main_clk,
	.pmc_mask	= AT91_PMC_UPLLEN,	/* in CKGR_UCKR */
	.mode		= pmc_uckr_mode,
	.type		= CLK_TYPE_PLL,
};
202 203
static struct clk uhpck = {
	.name		= "uhpck",
204
	/*.parent		= ... we choose parent at runtime */
205 206 207 208 209 210 211 212 213
	.mode		= pmc_sys_mode,
};


/*
 * The master clock is divided from the CPU clock (by 1-4).  It's used for
 * memory, interfaces to on-chip peripherals, the AIC, and sometimes more
 * (e.g baud rate generation).  It's sourced from one of the primary clocks.
 */
214
struct clk mck = {
215
	.name		= "mck",
216
	.pmc_mask	= AT91_PMC_MCKRDY,	/* in PMC_SR */
217 218 219 220
};

static void pmc_periph_mode(struct clk *clk, int is_on)
{
221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240
	u32 regval = 0;

	/*
	 * With sama5d3 devices, we are managing clock division so we have to
	 * use the Peripheral Control Register introduced from at91sam9x5
	 * devices.
	 */
	if (cpu_is_sama5d3()) {
		regval |= AT91_PMC_PCR_CMD; /* write command */
		regval |= clk->pid & AT91_PMC_PCR_PID; /* peripheral selection */
		regval |= AT91_PMC_PCR_DIV(clk->div);
		if (is_on)
			regval |= AT91_PMC_PCR_EN; /* enable clock */
		at91_pmc_write(AT91_PMC_PCR, regval);
	} else {
		if (is_on)
			at91_pmc_write(AT91_PMC_PCER, clk->pmc_mask);
		else
			at91_pmc_write(AT91_PMC_PCDR, clk->pmc_mask);
	}
241 242
}

A
Andrew Victor 已提交
243 244 245 246 247 248 249 250 251 252
static struct clk __init *at91_css_to_clk(unsigned long css)
{
	switch (css) {
		case AT91_PMC_CSS_SLOW:
			return &clk32k;
		case AT91_PMC_CSS_MAIN:
			return &main_clk;
		case AT91_PMC_CSS_PLLA:
			return &plla;
		case AT91_PMC_CSS_PLLB:
253 254 255 256 257
			if (cpu_has_upll())
				/* CSS_PLLB == CSS_UPLL */
				return &utmi_clk;
			else if (cpu_has_pllb())
				return &pllb;
258 259 260 261
			break;
		/* alternate PMC: can use master clock */
		case AT91_PMC_CSS_MASTER:
			return &mck;
A
Andrew Victor 已提交
262
	}
263

A
Andrew Victor 已提交
264 265
	return NULL;
}
266

267 268 269 270 271 272 273 274 275
static int pmc_prescaler_divider(u32 reg)
{
	if (cpu_has_alt_prescaler()) {
		return 1 << ((reg & AT91_PMC_ALT_PRES) >> PMC_ALT_PRES_OFFSET);
	} else {
		return 1 << ((reg & AT91_PMC_PRES) >> PMC_PRES_OFFSET);
	}
}

276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346
static void __clk_enable(struct clk *clk)
{
	if (clk->parent)
		__clk_enable(clk->parent);
	if (clk->users++ == 0 && clk->mode)
		clk->mode(clk, 1);
}

int clk_enable(struct clk *clk)
{
	unsigned long	flags;

	spin_lock_irqsave(&clk_lock, flags);
	__clk_enable(clk);
	spin_unlock_irqrestore(&clk_lock, flags);
	return 0;
}
EXPORT_SYMBOL(clk_enable);

static void __clk_disable(struct clk *clk)
{
	BUG_ON(clk->users == 0);
	if (--clk->users == 0 && clk->mode)
		clk->mode(clk, 0);
	if (clk->parent)
		__clk_disable(clk->parent);
}

void clk_disable(struct clk *clk)
{
	unsigned long	flags;

	spin_lock_irqsave(&clk_lock, flags);
	__clk_disable(clk);
	spin_unlock_irqrestore(&clk_lock, flags);
}
EXPORT_SYMBOL(clk_disable);

unsigned long clk_get_rate(struct clk *clk)
{
	unsigned long	flags;
	unsigned long	rate;

	spin_lock_irqsave(&clk_lock, flags);
	for (;;) {
		rate = clk->rate_hz;
		if (rate || !clk->parent)
			break;
		clk = clk->parent;
	}
	spin_unlock_irqrestore(&clk_lock, flags);
	return rate;
}
EXPORT_SYMBOL(clk_get_rate);

/*------------------------------------------------------------------------*/

#ifdef CONFIG_AT91_PROGRAMMABLE_CLOCKS

/*
 * For now, only the programmable clocks support reparenting (MCK could
 * do this too, with care) or rate changing (the PLLs could do this too,
 * ditto MCK but that's more for cpufreq).  Drivers may reparent to get
 * a better rate match; we don't.
 */

long clk_round_rate(struct clk *clk, unsigned long rate)
{
	unsigned long	flags;
	unsigned	prescale;
	unsigned long	actual;
347
	unsigned long	prev = ULONG_MAX;
348

A
Andrew Victor 已提交
349
	if (!clk_is_programmable(clk))
350 351 352 353 354
		return -EINVAL;
	spin_lock_irqsave(&clk_lock, flags);

	actual = clk->parent->rate_hz;
	for (prescale = 0; prescale < 7; prescale++) {
355 356 357 358 359 360 361 362
		if (actual > rate)
			prev = actual;

		if (actual && actual <= rate) {
			if ((prev - rate) < (rate - actual)) {
				actual = prev;
				prescale--;
			}
363
			break;
364
		}
365 366 367 368 369 370 371 372 373 374 375 376
		actual >>= 1;
	}

	spin_unlock_irqrestore(&clk_lock, flags);
	return (prescale < 7) ? actual : -ENOENT;
}
EXPORT_SYMBOL(clk_round_rate);

int clk_set_rate(struct clk *clk, unsigned long rate)
{
	unsigned long	flags;
	unsigned	prescale;
377
	unsigned long	prescale_offset, css_mask;
378 379
	unsigned long	actual;

A
Andrew Victor 已提交
380
	if (!clk_is_programmable(clk))
381 382 383
		return -EINVAL;
	if (clk->users)
		return -EBUSY;
384 385 386 387 388 389 390 391 392

	if (cpu_has_alt_prescaler()) {
		prescale_offset = PMC_ALT_PRES_OFFSET;
		css_mask = AT91_PMC_ALT_PCKR_CSS;
	} else {
		prescale_offset = PMC_PRES_OFFSET;
		css_mask = AT91_PMC_CSS;
	}

393 394 395 396 397 398 399
	spin_lock_irqsave(&clk_lock, flags);

	actual = clk->parent->rate_hz;
	for (prescale = 0; prescale < 7; prescale++) {
		if (actual && actual <= rate) {
			u32	pckr;

400
			pckr = at91_pmc_read(AT91_PMC_PCKR(clk->id));
401 402
			pckr &= css_mask;	/* keep clock selection */
			pckr |= prescale << prescale_offset;
403
			at91_pmc_write(AT91_PMC_PCKR(clk->id), pckr);
404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426
			clk->rate_hz = actual;
			break;
		}
		actual >>= 1;
	}

	spin_unlock_irqrestore(&clk_lock, flags);
	return (prescale < 7) ? actual : -ENOENT;
}
EXPORT_SYMBOL(clk_set_rate);

struct clk *clk_get_parent(struct clk *clk)
{
	return clk->parent;
}
EXPORT_SYMBOL(clk_get_parent);

int clk_set_parent(struct clk *clk, struct clk *parent)
{
	unsigned long	flags;

	if (clk->users)
		return -EBUSY;
A
Andrew Victor 已提交
427
	if (!clk_is_primary(parent) || !clk_is_programmable(clk))
428
		return -EINVAL;
429 430 431 432

	if (cpu_is_at91sam9rl() && parent->id == AT91_PMC_CSS_PLLB)
		return -EINVAL;

433 434 435 436
	spin_lock_irqsave(&clk_lock, flags);

	clk->rate_hz = parent->rate_hz;
	clk->parent = parent;
437
	at91_pmc_write(AT91_PMC_PCKR(clk->id), parent->id);
438 439 440 441 442 443

	spin_unlock_irqrestore(&clk_lock, flags);
	return 0;
}
EXPORT_SYMBOL(clk_set_parent);

444
/* establish PCK0..PCKN parentage and rate */
D
David Brownell 已提交
445
static void __init init_programmable_clock(struct clk *clk)
A
Andrew Victor 已提交
446 447 448
{
	struct clk	*parent;
	u32		pckr;
449 450 451 452 453 454
	unsigned int	css_mask;

	if (cpu_has_alt_prescaler())
		css_mask = AT91_PMC_ALT_PCKR_CSS;
	else
		css_mask = AT91_PMC_CSS;
A
Andrew Victor 已提交
455

456
	pckr = at91_pmc_read(AT91_PMC_PCKR(clk->id));
457
	parent = at91_css_to_clk(pckr & css_mask);
A
Andrew Victor 已提交
458
	clk->parent = parent;
459
	clk->rate_hz = parent->rate_hz / pmc_prescaler_divider(pckr);
A
Andrew Victor 已提交
460 461
}

462 463 464 465 466 467 468 469
#endif	/* CONFIG_AT91_PROGRAMMABLE_CLOCKS */

/*------------------------------------------------------------------------*/

#ifdef CONFIG_DEBUG_FS

static int at91_clk_show(struct seq_file *s, void *unused)
{
470
	u32		scsr, pcsr, pcsr1 = 0, uckr = 0, sr;
A
Andrew Victor 已提交
471
	struct clk	*clk;
472

473 474
	scsr = at91_pmc_read(AT91_PMC_SCSR);
	pcsr = at91_pmc_read(AT91_PMC_PCSR);
475 476
	if (cpu_is_sama5d3())
		pcsr1 = at91_pmc_read(AT91_PMC_PCSR1);
477
	sr = at91_pmc_read(AT91_PMC_SR);
478 479
	seq_printf(s, "SCSR = %8x\n", scsr);
	seq_printf(s, "PCSR = %8x\n", pcsr);
480 481
	if (cpu_is_sama5d3())
		seq_printf(s, "PCSR1 = %8x\n", pcsr1);
482 483 484
	seq_printf(s, "MOR  = %8x\n", at91_pmc_read(AT91_CKGR_MOR));
	seq_printf(s, "MCFR = %8x\n", at91_pmc_read(AT91_CKGR_MCFR));
	seq_printf(s, "PLLA = %8x\n", at91_pmc_read(AT91_CKGR_PLLAR));
485
	if (cpu_has_pllb())
486
		seq_printf(s, "PLLB = %8x\n", at91_pmc_read(AT91_CKGR_PLLBR));
487
	if (cpu_has_utmi()) {
488
		uckr = at91_pmc_read(AT91_CKGR_UCKR);
489 490
		seq_printf(s, "UCKR = %8x\n", uckr);
	}
491
	seq_printf(s, "MCKR = %8x\n", at91_pmc_read(AT91_PMC_MCKR));
492
	if (cpu_has_upll() || cpu_is_at91sam9n12())
493
		seq_printf(s, "USB  = %8x\n", at91_pmc_read(AT91_PMC_USB));
494
	seq_printf(s, "SR   = %8x\n", sr);
495 496 497

	seq_printf(s, "\n");

A
Andrew Victor 已提交
498 499
	list_for_each_entry(clk, &clocks, node) {
		char	*state;
500

501
		if (clk->mode == pmc_sys_mode) {
502
			state = (scsr & clk->pmc_mask) ? "on" : "off";
503 504 505 506 507 508 509 510 511 512 513 514
		} else if (clk->mode == pmc_periph_mode) {
			if (cpu_is_sama5d3()) {
				u32 pmc_mask = 1 << (clk->pid % 32);

				if (clk->pid > 31)
					state = (pcsr1 & pmc_mask) ? "on" : "off";
				else
					state = (pcsr & pmc_mask) ? "on" : "off";
			} else {
				state = (pcsr & clk->pmc_mask) ? "on" : "off";
			}
		} else if (clk->mode == pmc_uckr_mode) {
515
			state = (uckr & clk->pmc_mask) ? "on" : "off";
516
		} else if (clk->pmc_mask) {
517
			state = (sr & clk->pmc_mask) ? "on" : "off";
518
		} else if (clk == &clk32k || clk == &main_clk) {
519
			state = "on";
520
		} else {
521
			state = "";
522
		}
523

524
		seq_printf(s, "%-10s users=%2d %-3s %9lu Hz %s\n",
525 526 527 528 529 530 531 532 533 534 535
			clk->name, clk->users, state, clk_get_rate(clk),
			clk->parent ? clk->parent->name : "");
	}
	return 0;
}

static int at91_clk_open(struct inode *inode, struct file *file)
{
	return single_open(file, at91_clk_show, NULL);
}

536
static const struct file_operations at91_clk_operations = {
537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553
	.open		= at91_clk_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

static int __init at91_clk_debugfs_init(void)
{
	/* /sys/kernel/debug/at91_clk */
	(void) debugfs_create_file("at91_clk", S_IFREG | S_IRUGO, NULL, NULL, &at91_clk_operations);

	return 0;
}
postcore_initcall(at91_clk_debugfs_init);

#endif

A
Andrew Victor 已提交
554 555 556
/*------------------------------------------------------------------------*/

/* Register a new clock */
557 558 559 560 561 562 563 564 565
static void __init at91_clk_add(struct clk *clk)
{
	list_add_tail(&clk->node, &clocks);

	clk->cl.con_id = clk->name;
	clk->cl.clk = clk;
	clkdev_add(&clk->cl);
}

A
Andrew Victor 已提交
566 567 568
int __init clk_register(struct clk *clk)
{
	if (clk_is_peripheral(clk)) {
569 570
		if (!clk->parent)
			clk->parent = &mck;
571 572 573
		if (cpu_is_sama5d3())
			clk->rate_hz = DIV_ROUND_UP(clk->parent->rate_hz,
						    1 << clk->div);
A
Andrew Victor 已提交
574 575
		clk->mode = pmc_periph_mode;
	}
576 577 578 579
	else if (clk_is_sys(clk)) {
		clk->parent = &mck;
		clk->mode = pmc_sys_mode;
	}
A
Andrew Victor 已提交
580 581 582 583 584 585 586
#ifdef CONFIG_AT91_PROGRAMMABLE_CLOCKS
	else if (clk_is_programmable(clk)) {
		clk->mode = pmc_sys_mode;
		init_programmable_clock(clk);
	}
#endif

587 588
	at91_clk_add(clk);

A
Andrew Victor 已提交
589 590 591
	return 0;
}

592 593 594 595 596 597 598
/*------------------------------------------------------------------------*/

static u32 __init at91_pll_rate(struct clk *pll, u32 freq, u32 reg)
{
	unsigned mul, div;

	div = reg & 0xff;
599 600 601 602 603
	if (cpu_is_sama5d3())
		mul = AT91_PMC3_MUL_GET(reg);
	else
		mul = AT91_PMC_MUL_GET(reg);

604 605 606 607 608
	if (div && mul) {
		freq /= div;
		freq *= mul + 1;
	} else
		freq = 0;
609

610 611 612
	return freq;
}

613 614 615 616
static u32 __init at91_usb_rate(struct clk *pll, u32 freq, u32 reg)
{
	if (pll == &pllb && (reg & AT91_PMC_USB96M))
		return freq / 2;
617 618
	else if (pll == &utmi_clk || cpu_is_at91sam9n12())
		return freq / (1 + ((reg & AT91_PMC_OHCIUSBDIV) >> 8));
619 620 621 622
	else
		return freq;
}

623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638
static unsigned __init at91_pll_calc(unsigned main_freq, unsigned out_freq)
{
	unsigned i, div = 0, mul = 0, diff = 1 << 30;
	unsigned ret = (out_freq > 155000000) ? 0xbe00 : 0x3e00;

	/* PLL output max 240 MHz (or 180 MHz per errata) */
	if (out_freq > 240000000)
		goto fail;

	for (i = 1; i < 256; i++) {
		int diff1;
		unsigned input, mul1;

		/*
		 * PLL input between 1MHz and 32MHz per spec, but lower
		 * frequences seem necessary in some cases so allow 100K.
639
		 * Warning: some newer products need 2MHz min.
640 641
		 */
		input = main_freq / i;
642 643
		if (cpu_is_at91sam9g20() && input < 2000000)
			continue;
644 645 646 647 648 649
		if (input < 100000)
			continue;
		if (input > 32000000)
			continue;

		mul1 = out_freq / input;
650 651
		if (cpu_is_at91sam9g20() && mul > 63)
			continue;
652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674
		if (mul1 > 2048)
			continue;
		if (mul1 < 2)
			goto fail;

		diff1 = out_freq - input * mul1;
		if (diff1 < 0)
			diff1 = -diff1;
		if (diff > diff1) {
			diff = diff1;
			div = i;
			mul = mul1;
			if (diff == 0)
				break;
		}
	}
	if (i == 256 && diff > (out_freq >> 5))
		goto fail;
	return ret | ((mul - 1) << 16) | div;
fail:
	return 0;
}

675
static struct clk *const standard_pmc_clocks[] __initconst = {
A
Andrew Victor 已提交
676 677 678 679 680 681 682 683 684
	/* four primary clocks */
	&clk32k,
	&main_clk,
	&plla,

	/* MCK */
	&mck
};

685 686 687
/* PLLB generated USB full speed clock init */
static void __init at91_pllb_usbfs_clock_init(unsigned long main_clock)
{
688 689
	unsigned int reg;

690 691 692 693 694 695 696 697
	/*
	 * USB clock init:  choose 48 MHz PLLB value,
	 * disable 48MHz clock during usb peripheral suspend.
	 *
	 * REVISIT:  assumes MCK doesn't derive from PLLB!
	 */
	uhpck.parent = &pllb;

698
	reg = at91_pllb_usb_init = at91_pll_calc(main_clock, 48000000 * 2);
699 700
	pllb.rate_hz = at91_pll_rate(&pllb, main_clock, at91_pllb_usb_init);
	if (cpu_is_at91rm9200()) {
701
		reg = at91_pllb_usb_init |= AT91_PMC_USB96M;
702 703
		uhpck.pmc_mask = AT91RM9200_PMC_UHP;
		udpck.pmc_mask = AT91RM9200_PMC_UDP;
704
		at91_pmc_write(AT91_PMC_SCER, AT91RM9200_PMC_MCKUDP);
705 706
	} else if (cpu_is_at91sam9260() || cpu_is_at91sam9261() ||
		   cpu_is_at91sam9263() || cpu_is_at91sam9g20() ||
707
		   cpu_is_at91sam9g10()) {
708 709 710 711 712 713 714 715 716 717 718 719
		reg = at91_pllb_usb_init |= AT91_PMC_USB96M;
		uhpck.pmc_mask = AT91SAM926x_PMC_UHP;
		udpck.pmc_mask = AT91SAM926x_PMC_UDP;
	} else if (cpu_is_at91sam9n12()) {
		/* Divider for USB clock is in USB clock register for 9n12 */
		reg = AT91_PMC_USBS_PLLB;

		/* For PLLB output 96M, set usb divider 2 (USBDIV + 1) */
		reg |= AT91_PMC_OHCIUSBDIV_2;
		at91_pmc_write(AT91_PMC_USB, reg);

		/* Still setup masks */
720 721 722
		uhpck.pmc_mask = AT91SAM926x_PMC_UHP;
		udpck.pmc_mask = AT91SAM926x_PMC_UDP;
	}
723
	at91_pmc_write(AT91_CKGR_PLLBR, 0);
724

725 726
	udpck.rate_hz = at91_usb_rate(&pllb, pllb.rate_hz, reg);
	uhpck.rate_hz = at91_usb_rate(&pllb, pllb.rate_hz, reg);
727 728 729 730 731 732 733 734 735 736 737 738 739
}

/* UPLL generated USB full speed clock init */
static void __init at91_upll_usbfs_clock_init(unsigned long main_clock)
{
	/*
	 * USB clock init: choose 480 MHz from UPLL,
	 */
	unsigned int usbr = AT91_PMC_USBS_UPLL;

	/* Setup divider by 10 to reach 48 MHz */
	usbr |= ((10 - 1) << 8) & AT91_PMC_OHCIUSBDIV;

740
	at91_pmc_write(AT91_PMC_USB, usbr);
741 742 743 744

	/* Now set uhpck values */
	uhpck.parent = &utmi_clk;
	uhpck.pmc_mask = AT91SAM926x_PMC_UHP;
745
	uhpck.rate_hz = at91_usb_rate(&utmi_clk, utmi_clk.rate_hz, usbr);
746 747
}

748
static int __init at91_pmc_init(unsigned long main_clock)
749 750
{
	unsigned tmp, freq, mckr;
A
Andrew Victor 已提交
751
	int i;
752
	int pll_overclock = false;
753 754 755 756 757 758 759 760 761

	/*
	 * When the bootloader initialized the main oscillator correctly,
	 * there's no problem using the cycle counter.  But if it didn't,
	 * or when using oscillator bypass mode, we must be told the speed
	 * of the main clock.
	 */
	if (!main_clock) {
		do {
762
			tmp = at91_pmc_read(AT91_CKGR_MCFR);
763 764
		} while (!(tmp & AT91_PMC_MAINRDY));
		main_clock = (tmp & AT91_PMC_MAINF) * (AT91_SLOW_CLOCK / 16);
765 766 767 768
	}
	main_clk.rate_hz = main_clock;

	/* report if PLLA is more than mildly overclocked */
769
	plla.rate_hz = at91_pll_rate(&plla, main_clock, at91_pmc_read(AT91_CKGR_PLLAR));
770 771
	if (cpu_has_1056M_plla()) {
		if (plla.rate_hz > 1056000000)
772 773 774 775
			pll_overclock = true;
	} else if (cpu_has_800M_plla()) {
		if (plla.rate_hz > 800000000)
			pll_overclock = true;
776 777 778
	} else if (cpu_has_300M_plla()) {
		if (plla.rate_hz > 300000000)
			pll_overclock = true;
779 780 781 782 783 784
	} else if (cpu_has_240M_plla()) {
		if (plla.rate_hz > 240000000)
			pll_overclock = true;
	} else if (cpu_has_210M_plla()) {
		if (plla.rate_hz > 210000000)
			pll_overclock = true;
785 786 787 788 789
	} else {
		if (plla.rate_hz > 209000000)
			pll_overclock = true;
	}
	if (pll_overclock)
790 791
		pr_info("Clocks: PLLA overclocked, %ld MHz\n", plla.rate_hz / 1000000);

792
	if (cpu_has_plladiv2()) {
793
		mckr = at91_pmc_read(AT91_PMC_MCKR);
794 795
		plla.rate_hz /= (1 << ((mckr & AT91_PMC_PLLADIV2) >> 12));	/* plla divisor by 2 */
	}
796

797
	if (!cpu_has_pllb() && cpu_has_upll()) {
798 799 800 801
		/* setup UTMI clock as the fourth primary clock
		 * (instead of pllb) */
		utmi_clk.type |= CLK_TYPE_PRIMARY;
		utmi_clk.id = 3;
802
	}
803

804

805 806 807
	/*
	 * USB HS clock init
	 */
808
	if (cpu_has_utmi()) {
809 810 811 812 813
		/*
		 * multiplier is hard-wired to 40
		 * (obtain the USB High Speed 480 MHz when input is 12 MHz)
		 */
		utmi_clk.rate_hz = 40 * utmi_clk.parent->rate_hz;
814 815 816 817

		/* UTMI bias and PLL are managed at the same time */
		if (cpu_has_upll())
			utmi_clk.pmc_mask |= AT91_PMC_BIASEN;
818
	}
819 820 821 822 823 824 825 826 827

	/*
	 * USB FS clock init
	 */
	if (cpu_has_pllb())
		at91_pllb_usbfs_clock_init(main_clock);
	if (cpu_has_upll())
		/* assumes that we choose UPLL for USB and not PLLA */
		at91_upll_usbfs_clock_init(main_clock);
828

829 830 831 832
	/*
	 * MCK and CPU derive from one of those primary clocks.
	 * For now, assume this parentage won't change.
	 */
833
	mckr = at91_pmc_read(AT91_PMC_MCKR);
A
Andrew Victor 已提交
834
	mck.parent = at91_css_to_clk(mckr & AT91_PMC_CSS);
835
	freq = mck.parent->rate_hz;
836
	freq /= pmc_prescaler_divider(mckr);					/* prescale */
837
	if (cpu_is_at91rm9200()) {
838
		mck.rate_hz = freq / (1 + ((mckr & AT91_PMC_MDIV) >> 8));	/* mdiv */
839
	} else if (cpu_is_at91sam9g20()) {
840 841 842 843
		mck.rate_hz = (mckr & AT91_PMC_MDIV) ?
			freq / ((mckr & AT91_PMC_MDIV) >> 7) : freq;	/* mdiv ; (x >> 7) = ((x >> 8) * 2) */
		if (mckr & AT91_PMC_PDIV)
			freq /= 2;		/* processor clock division */
844
	} else if (cpu_has_mdiv3()) {
845 846
		mck.rate_hz = (mckr & AT91_PMC_MDIV) == AT91SAM9_PMC_MDIV_3 ?
			freq / 3 : freq / (1 << ((mckr & AT91_PMC_MDIV) >> 8));	/* mdiv */
847
	} else {
848
		mck.rate_hz = freq / (1 << ((mckr & AT91_PMC_MDIV) >> 8));		/* mdiv */
849
	}
850

851 852 853 854 855 856
	if (cpu_has_alt_prescaler()) {
		/* Programmable clocks can use MCK */
		mck.type |= CLK_TYPE_PRIMARY;
		mck.id = 4;
	}

A
Andrew Victor 已提交
857 858
	/* Register the PMC's standard clocks */
	for (i = 0; i < ARRAY_SIZE(standard_pmc_clocks); i++)
859
		at91_clk_add(standard_pmc_clocks[i]);
A
Andrew Victor 已提交
860

861
	if (cpu_has_pllb())
862
		at91_clk_add(&pllb);
863 864

	if (cpu_has_uhp())
865
		at91_clk_add(&uhpck);
866 867

	if (cpu_has_udpfs())
868
		at91_clk_add(&udpck);
869 870

	if (cpu_has_utmi())
871
		at91_clk_add(&utmi_clk);
872

873 874 875
	/* MCK and CPU clock are "always on" */
	clk_enable(&mck);

876 877 878 879 880
	printk("Clocks: CPU %u MHz, master %u MHz, main %u.%03u MHz\n",
		freq / 1000000, (unsigned) mck.rate_hz / 1000000,
		(unsigned) main_clock / 1000000,
		((unsigned) main_clock % 1000000) / 1000);

A
Andrew Victor 已提交
881 882 883
	return 0;
}

884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932
#if defined(CONFIG_OF)
static struct of_device_id pmc_ids[] = {
	{ .compatible = "atmel,at91rm9200-pmc" },
	{ /*sentinel*/ }
};

static struct of_device_id osc_ids[] = {
	{ .compatible = "atmel,osc" },
	{ /*sentinel*/ }
};

int __init at91_dt_clock_init(void)
{
	struct device_node *np;
	u32 main_clock = 0;

	np = of_find_matching_node(NULL, pmc_ids);
	if (!np)
		panic("unable to find compatible pmc node in dtb\n");

	at91_pmc_base = of_iomap(np, 0);
	if (!at91_pmc_base)
		panic("unable to map pmc cpu registers\n");

	of_node_put(np);

	/* retrieve the freqency of fixed clocks from device tree */
	np = of_find_matching_node(NULL, osc_ids);
	if (np) {
		u32 rate;
		if (!of_property_read_u32(np, "clock-frequency", &rate))
			main_clock = rate;
	}

	of_node_put(np);

	return at91_pmc_init(main_clock);
}
#endif

int __init at91_clock_init(unsigned long main_clock)
{
	at91_pmc_base = ioremap(AT91_PMC, 256);
	if (!at91_pmc_base)
		panic("Impossible to ioremap AT91_PMC 0x%x\n", AT91_PMC);

	return at91_pmc_init(main_clock);
}

A
Andrew Victor 已提交
933 934 935 936 937 938
/*
 * Several unused clocks may be active.  Turn them off.
 */
static int __init at91_clock_reset(void)
{
	unsigned long pcdr = 0;
939
	unsigned long pcdr1 = 0;
A
Andrew Victor 已提交
940 941 942 943 944 945 946
	unsigned long scdr = 0;
	struct clk *clk;

	list_for_each_entry(clk, &clocks, node) {
		if (clk->users > 0)
			continue;

947 948 949 950 951 952 953 954 955 956 957
		if (clk->mode == pmc_periph_mode) {
			if (cpu_is_sama5d3()) {
				u32 pmc_mask = 1 << (clk->pid % 32);

				if (clk->pid > 31)
					pcdr1 |= pmc_mask;
				else
					pcdr |= pmc_mask;
			} else
				pcdr |= clk->pmc_mask;
		}
A
Andrew Victor 已提交
958 959 960 961 962 963

		if (clk->mode == pmc_sys_mode)
			scdr |= clk->pmc_mask;

		pr_debug("Clocks: disable unused %s\n", clk->name);
	}
964

965
	at91_pmc_write(AT91_PMC_SCDR, scdr);
966 967
	if (cpu_is_sama5d3())
		at91_pmc_write(AT91_PMC_PCDR1, pcdr1);
968 969 970

	return 0;
}
A
Andrew Victor 已提交
971
late_initcall(at91_clock_reset);
972 973 974

void at91sam9_idle(void)
{
975
	at91_pmc_write(AT91_PMC_SCDR, AT91_PMC_PCK);
976 977
	cpu_do_idle();
}