gpio-ep93xx.c 12.0 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
2 3 4
/*
 * Generic EP93xx GPIO handling
 *
5
 * Copyright (c) 2008 Ryan Mallon
6
 * Copyright (c) 2011 H Hartley Sweeten <hsweeten@visionengravers.com>
7 8 9 10 11 12
 *
 * Based on code originally from:
 *  linux/arch/arm/mach-ep93xx/core.c
 */

#include <linux/init.h>
13
#include <linux/module.h>
14
#include <linux/platform_device.h>
15
#include <linux/io.h>
16
#include <linux/irq.h>
17
#include <linux/slab.h>
18
#include <linux/gpio/driver.h>
19
#include <linux/bitops.h>
20

21 22 23
#define EP93XX_GPIO_F_INT_STATUS 0x5c
#define EP93XX_GPIO_A_INT_STATUS 0xa0
#define EP93XX_GPIO_B_INT_STATUS 0xbc
24 25 26 27 28 29 30

/* Maximum value for gpio line identifiers */
#define EP93XX_GPIO_LINE_MAX 63

/* Maximum value for irq capable line identifiers */
#define EP93XX_GPIO_LINE_MAX_IRQ 23

31
/*
32 33
 * Static mapping of GPIO bank F IRQS:
 * F0..F7 (16..24) to irq 80..87.
34
 */
35
#define EP93XX_GPIO_F_IRQ_BASE 80
36

37
struct ep93xx_gpio {
38
	void __iomem		*base;
39
	struct gpio_chip	gc[8];
40 41
};

42
/*************************************************************************
43
 * Interrupt handling for EP93xx on-chip GPIOs
44 45 46 47 48 49 50 51 52 53 54 55 56 57
 *************************************************************************/
static unsigned char gpio_int_unmasked[3];
static unsigned char gpio_int_enabled[3];
static unsigned char gpio_int_type1[3];
static unsigned char gpio_int_type2[3];
static unsigned char gpio_int_debounce[3];

/* Port ordering is: A B F */
static const u8 int_type1_register_offset[3]	= { 0x90, 0xac, 0x4c };
static const u8 int_type2_register_offset[3]	= { 0x94, 0xb0, 0x50 };
static const u8 eoi_register_offset[3]		= { 0x98, 0xb4, 0x54 };
static const u8 int_en_register_offset[3]	= { 0x9c, 0xb8, 0x58 };
static const u8 int_debounce_register_offset[3]	= { 0xa8, 0xc4, 0x64 };

58
static void ep93xx_gpio_update_int_params(struct ep93xx_gpio *epg, unsigned port)
59 60 61
{
	BUG_ON(port > 2);

62
	writeb_relaxed(0, epg->base + int_en_register_offset[port]);
63

64
	writeb_relaxed(gpio_int_type2[port],
65
		       epg->base + int_type2_register_offset[port]);
66

67
	writeb_relaxed(gpio_int_type1[port],
68
		       epg->base + int_type1_register_offset[port]);
69

70
	writeb(gpio_int_unmasked[port] & gpio_int_enabled[port],
71
	       epg->base + int_en_register_offset[port]);
72 73
}

74
static int ep93xx_gpio_port(struct gpio_chip *gc)
75
{
76 77 78
	struct ep93xx_gpio *epg = gpiochip_get_data(gc);
	int port = 0;

79
	while (port < ARRAY_SIZE(epg->gc) && gc != &epg->gc[port])
80 81 82
		port++;

	/* This should not happen but is there as a last safeguard */
83
	if (port == ARRAY_SIZE(epg->gc)) {
84 85 86 87 88 89 90 91 92 93 94 95 96
		pr_crit("can't find the GPIO port\n");
		return 0;
	}

	return port;
}

static void ep93xx_gpio_int_debounce(struct gpio_chip *gc,
				     unsigned int offset, bool enable)
{
	struct ep93xx_gpio *epg = gpiochip_get_data(gc);
	int port = ep93xx_gpio_port(gc);
	int port_mask = BIT(offset);
97 98 99 100 101 102

	if (enable)
		gpio_int_debounce[port] |= port_mask;
	else
		gpio_int_debounce[port] &= ~port_mask;

103
	writeb(gpio_int_debounce[port],
104
	       epg->base + int_debounce_register_offset[port]);
105 106
}

107
static void ep93xx_gpio_ab_irq_handler(struct irq_desc *desc)
108
{
109 110
	struct gpio_chip *gc = irq_desc_get_handler_data(desc);
	struct ep93xx_gpio *epg = gpiochip_get_data(gc);
111
	struct irq_chip *irqchip = irq_desc_get_chip(desc);
112 113
	unsigned long stat;
	int offset;
114

115 116
	chained_irq_enter(irqchip, desc);

117 118 119 120 121 122
	/*
	 * Dispatch the IRQs to the irqdomain of each A and B
	 * gpiochip irqdomains depending on what has fired.
	 * The tricky part is that the IRQ line is shared
	 * between bank A and B and each has their own gpiochip.
	 */
123
	stat = readb(epg->base + EP93XX_GPIO_A_INT_STATUS);
124 125 126
	for_each_set_bit(offset, &stat, 8)
		generic_handle_irq(irq_find_mapping(epg->gc[0].irq.domain,
						    offset));
127

128
	stat = readb(epg->base + EP93XX_GPIO_B_INT_STATUS);
129 130 131
	for_each_set_bit(offset, &stat, 8)
		generic_handle_irq(irq_find_mapping(epg->gc[1].irq.domain,
						    offset));
132 133

	chained_irq_exit(irqchip, desc);
134 135
}

136
static void ep93xx_gpio_f_irq_handler(struct irq_desc *desc)
137 138
{
	/*
L
Lucas De Marchi 已提交
139
	 * map discontiguous hw irq range to continuous sw irq range:
140
	 *
141
	 *  IRQ_EP93XX_GPIO{0..7}MUX -> EP93XX_GPIO_LINE_F{0..7}
142
	 */
143
	struct irq_chip *irqchip = irq_desc_get_chip(desc);
144
	unsigned int irq = irq_desc_get_irq(desc);
145
	int port_f_idx = ((irq + 1) & 7) ^ 4; /* {19..22,47..50} -> {0..7} */
146
	int gpio_irq = EP93XX_GPIO_F_IRQ_BASE + port_f_idx;
147

148
	chained_irq_enter(irqchip, desc);
149
	generic_handle_irq(gpio_irq);
150
	chained_irq_exit(irqchip, desc);
151 152
}

153
static void ep93xx_gpio_irq_ack(struct irq_data *d)
154
{
155 156
	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
	struct ep93xx_gpio *epg = gpiochip_get_data(gc);
157 158
	int port = ep93xx_gpio_port(gc);
	int port_mask = BIT(d->irq & 7);
159

160
	if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH) {
161
		gpio_int_type2[port] ^= port_mask; /* switch edge direction */
162
		ep93xx_gpio_update_int_params(epg, port);
163 164
	}

165
	writeb(port_mask, epg->base + eoi_register_offset[port]);
166 167
}

168
static void ep93xx_gpio_irq_mask_ack(struct irq_data *d)
169
{
170 171
	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
	struct ep93xx_gpio *epg = gpiochip_get_data(gc);
172 173
	int port = ep93xx_gpio_port(gc);
	int port_mask = BIT(d->irq & 7);
174

175
	if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH)
176 177 178
		gpio_int_type2[port] ^= port_mask; /* switch edge direction */

	gpio_int_unmasked[port] &= ~port_mask;
179
	ep93xx_gpio_update_int_params(epg, port);
180

181
	writeb(port_mask, epg->base + eoi_register_offset[port]);
182 183
}

184
static void ep93xx_gpio_irq_mask(struct irq_data *d)
185
{
186 187
	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
	struct ep93xx_gpio *epg = gpiochip_get_data(gc);
188
	int port = ep93xx_gpio_port(gc);
189

190
	gpio_int_unmasked[port] &= ~BIT(d->irq & 7);
191
	ep93xx_gpio_update_int_params(epg, port);
192 193
}

194
static void ep93xx_gpio_irq_unmask(struct irq_data *d)
195
{
196 197
	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
	struct ep93xx_gpio *epg = gpiochip_get_data(gc);
198
	int port = ep93xx_gpio_port(gc);
199

200
	gpio_int_unmasked[port] |= BIT(d->irq & 7);
201
	ep93xx_gpio_update_int_params(epg, port);
202 203 204 205 206 207 208
}

/*
 * gpio_int_type1 controls whether the interrupt is level (0) or
 * edge (1) triggered, while gpio_int_type2 controls whether it
 * triggers on low/falling (0) or high/rising (1).
 */
209
static int ep93xx_gpio_irq_type(struct irq_data *d, unsigned int type)
210
{
211 212
	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
	struct ep93xx_gpio *epg = gpiochip_get_data(gc);
213 214 215
	int port = ep93xx_gpio_port(gc);
	int offset = d->irq & 7;
	int port_mask = BIT(offset);
216
	irq_flow_handler_t handler;
217

218
	gc->direction_input(gc, offset);
219 220 221 222 223

	switch (type) {
	case IRQ_TYPE_EDGE_RISING:
		gpio_int_type1[port] |= port_mask;
		gpio_int_type2[port] |= port_mask;
224
		handler = handle_edge_irq;
225 226 227 228
		break;
	case IRQ_TYPE_EDGE_FALLING:
		gpio_int_type1[port] |= port_mask;
		gpio_int_type2[port] &= ~port_mask;
229
		handler = handle_edge_irq;
230 231 232 233
		break;
	case IRQ_TYPE_LEVEL_HIGH:
		gpio_int_type1[port] &= ~port_mask;
		gpio_int_type2[port] |= port_mask;
234
		handler = handle_level_irq;
235 236 237 238
		break;
	case IRQ_TYPE_LEVEL_LOW:
		gpio_int_type1[port] &= ~port_mask;
		gpio_int_type2[port] &= ~port_mask;
239
		handler = handle_level_irq;
240 241 242 243
		break;
	case IRQ_TYPE_EDGE_BOTH:
		gpio_int_type1[port] |= port_mask;
		/* set initial polarity based on current input level */
244
		if (gc->get(gc, offset))
245 246 247
			gpio_int_type2[port] &= ~port_mask; /* falling */
		else
			gpio_int_type2[port] |= port_mask; /* rising */
248
		handler = handle_edge_irq;
249 250 251 252 253
		break;
	default:
		return -EINVAL;
	}

254
	irq_set_handler_locked(d, handler);
255

256
	gpio_int_enabled[port] |= port_mask;
257

258
	ep93xx_gpio_update_int_params(epg, port);
259 260 261 262 263 264

	return 0;
}

static struct irq_chip ep93xx_gpio_irq_chip = {
	.name		= "GPIO",
265 266 267 268 269
	.irq_ack	= ep93xx_gpio_irq_ack,
	.irq_mask_ack	= ep93xx_gpio_irq_mask_ack,
	.irq_mask	= ep93xx_gpio_irq_mask,
	.irq_unmask	= ep93xx_gpio_irq_unmask,
	.irq_set_type	= ep93xx_gpio_irq_type,
270 271
};

272 273
static int ep93xx_gpio_init_irq(struct platform_device *pdev,
				struct ep93xx_gpio *epg)
274
{
275 276
	int ab_parent_irq = platform_get_irq(pdev, 0);
	struct device *dev = &pdev->dev;
277
	int gpio_irq;
278
	int ret;
279
	int i;
280

281
	/* The A bank */
282 283 284 285 286 287
	ret = gpiochip_irqchip_add(&epg->gc[0], &ep93xx_gpio_irq_chip,
                                   64, handle_level_irq,
                                   IRQ_TYPE_NONE);
	if (ret) {
		dev_err(dev, "Could not add irqchip 0\n");
		return ret;
288
	}
289 290 291 292
	gpiochip_set_chained_irqchip(&epg->gc[0], &ep93xx_gpio_irq_chip,
				     ab_parent_irq,
				     ep93xx_gpio_ab_irq_handler);

293
	/* The B bank */
294 295 296 297 298 299
	ret = gpiochip_irqchip_add(&epg->gc[1], &ep93xx_gpio_irq_chip,
                                   72, handle_level_irq,
                                   IRQ_TYPE_NONE);
	if (ret) {
		dev_err(dev, "Could not add irqchip 1\n");
		return ret;
300
	}
301 302 303 304
	gpiochip_set_chained_irqchip(&epg->gc[1], &ep93xx_gpio_irq_chip,
				     ab_parent_irq,
				     ep93xx_gpio_ab_irq_handler);

305
	/* The F bank */
306
	for (i = 0; i < 8; i++) {
307
		gpio_irq = EP93XX_GPIO_F_IRQ_BASE + i;
308
		irq_set_chip_data(gpio_irq, &epg->gc[5]);
309 310
		irq_set_chip_and_handler(gpio_irq, &ep93xx_gpio_irq_chip,
					 handle_level_irq);
R
Rob Herring 已提交
311
		irq_clear_status_flags(gpio_irq, IRQ_NOREQUEST);
312 313
	}

314
	for (i = 1; i <= 8; i++)
315 316 317
		irq_set_chained_handler_and_data(platform_get_irq(pdev, i),
						 ep93xx_gpio_f_irq_handler,
						 &epg->gc[i]);
318
	return 0;
319 320 321 322 323 324
}


/*************************************************************************
 * gpiolib interface for EP93xx on-chip GPIOs
 *************************************************************************/
325 326 327 328 329
struct ep93xx_gpio_bank {
	const char	*label;
	int		data;
	int		dir;
	int		base;
330
	bool		has_irq;
331 332
};

333
#define EP93XX_GPIO_BANK(_label, _data, _dir, _base, _has_irq)	\
334 335 336 337 338
	{							\
		.label		= _label,			\
		.data		= _data,			\
		.dir		= _dir,				\
		.base		= _base,			\
339
		.has_irq	= _has_irq,			\
340
	}
341

342
static struct ep93xx_gpio_bank ep93xx_gpio_banks[] = {
343 344
	EP93XX_GPIO_BANK("A", 0x00, 0x10, 0, true), /* Bank A has 8 IRQs */
	EP93XX_GPIO_BANK("B", 0x04, 0x14, 8, true), /* Bank B has 8 IRQs */
345 346 347
	EP93XX_GPIO_BANK("C", 0x08, 0x18, 40, false),
	EP93XX_GPIO_BANK("D", 0x0c, 0x1c, 24, false),
	EP93XX_GPIO_BANK("E", 0x20, 0x24, 32, false),
348
	EP93XX_GPIO_BANK("F", 0x30, 0x34, 16, true), /* Bank F has 8 IRQs */
349 350 351 352
	EP93XX_GPIO_BANK("G", 0x38, 0x3c, 48, false),
	EP93XX_GPIO_BANK("H", 0x40, 0x44, 56, false),
};

353
static int ep93xx_gpio_set_config(struct gpio_chip *gc, unsigned offset,
354
				  unsigned long config)
355
{
356 357 358 359
	u32 debounce;

	if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
		return -ENOTSUPP;
360

361
	debounce = pinconf_to_config_argument(config);
362
	ep93xx_gpio_int_debounce(gc, offset, debounce ? true : false);
363 364 365 366

	return 0;
}

367
static int ep93xx_gpio_f_to_irq(struct gpio_chip *gc, unsigned offset)
368
{
369
	return EP93XX_GPIO_F_IRQ_BASE + offset;
370 371
}

372
static int ep93xx_gpio_add_bank(struct gpio_chip *gc, struct device *dev,
373 374
				struct ep93xx_gpio *epg,
				struct ep93xx_gpio_bank *bank)
375
{
376 377
	void __iomem *data = epg->base + bank->data;
	void __iomem *dir = epg->base + bank->dir;
378
	int err;
379

380
	err = bgpio_init(gc, dev, 1, data, NULL, NULL, dir, NULL, 0);
381 382
	if (err)
		return err;
383

384 385
	gc->label = bank->label;
	gc->base = bank->base;
386

387
	if (bank->has_irq)
388
		gc->set_config = ep93xx_gpio_set_config;
389

390
	return devm_gpiochip_add_data(dev, gc, epg);
391 392
}

B
Bill Pemberton 已提交
393
static int ep93xx_gpio_probe(struct platform_device *pdev)
394
{
395
	struct ep93xx_gpio *epg;
396
	int i;
397

398
	epg = devm_kzalloc(&pdev->dev, sizeof(*epg), GFP_KERNEL);
399
	if (!epg)
400
		return -ENOMEM;
401

402
	epg->base = devm_platform_ioremap_resource(pdev, 0);
403 404
	if (IS_ERR(epg->base))
		return PTR_ERR(epg->base);
405

406
	for (i = 0; i < ARRAY_SIZE(ep93xx_gpio_banks); i++) {
407
		struct gpio_chip *gc = &epg->gc[i];
408
		struct ep93xx_gpio_bank *bank = &ep93xx_gpio_banks[i];
409

410
		if (ep93xx_gpio_add_bank(gc, &pdev->dev, epg, bank))
411
			dev_warn(&pdev->dev, "Unable to add gpio bank %s\n",
412 413 414 415
				 bank->label);
		/* Only bank F has especially funky IRQ handling */
		if (i == 5)
			gc->to_irq = ep93xx_gpio_f_to_irq;
416 417
	}

418
	ep93xx_gpio_init_irq(pdev, epg);
419

420 421
	return 0;
}
422

423 424 425 426 427 428 429 430 431 432
static struct platform_driver ep93xx_gpio_driver = {
	.driver		= {
		.name	= "gpio-ep93xx",
	},
	.probe		= ep93xx_gpio_probe,
};

static int __init ep93xx_gpio_init(void)
{
	return platform_driver_register(&ep93xx_gpio_driver);
433
}
434 435 436 437 438 439
postcore_initcall(ep93xx_gpio_init);

MODULE_AUTHOR("Ryan Mallon <ryan@bluewatersys.com> "
		"H Hartley Sweeten <hsweeten@visionengravers.com>");
MODULE_DESCRIPTION("EP93XX GPIO driver");
MODULE_LICENSE("GPL");