psb_intel_display.c 20.3 KB
Newer Older
A
Alan Cox 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2006-2011 Intel Corporation
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 */

#include <linux/i2c.h>
#include <linux/pm_runtime.h>

#include <drm/drmP.h>
#include "framebuffer.h"
#include "psb_drv.h"
#include "psb_intel_drv.h"
#include "psb_intel_reg.h"
29
#include "gma_display.h"
A
Alan Cox 已提交
30 31
#include "power.h"

32 33
#define INTEL_LIMIT_I9XX_SDVO_DAC   0
#define INTEL_LIMIT_I9XX_LVDS	    1
A
Alan Cox 已提交
34

35
static const struct gma_limit_t psb_intel_limits[] = {
A
Alan Cox 已提交
36
	{			/* INTEL_LIMIT_I9XX_SDVO_DAC */
37 38 39 40 41 42 43 44
	 .dot = {.min = 20000, .max = 400000},
	 .vco = {.min = 1400000, .max = 2800000},
	 .n = {.min = 1, .max = 6},
	 .m = {.min = 70, .max = 120},
	 .m1 = {.min = 8, .max = 18},
	 .m2 = {.min = 3, .max = 7},
	 .p = {.min = 5, .max = 80},
	 .p1 = {.min = 1, .max = 8},
45 46
	 .p2 = {.dot_limit = 200000, .p2_slow = 10, .p2_fast = 5},
	 .find_pll = gma_find_best_pll,
A
Alan Cox 已提交
47 48
	 },
	{			/* INTEL_LIMIT_I9XX_LVDS */
49 50 51 52 53 54 55 56
	 .dot = {.min = 20000, .max = 400000},
	 .vco = {.min = 1400000, .max = 2800000},
	 .n = {.min = 1, .max = 6},
	 .m = {.min = 70, .max = 120},
	 .m1 = {.min = 8, .max = 18},
	 .m2 = {.min = 3, .max = 7},
	 .p = {.min = 7, .max = 98},
	 .p1 = {.min = 1, .max = 8},
A
Alan Cox 已提交
57 58 59
	 /* The single-channel range is 25-112Mhz, and dual-channel
	  * is 80-224Mhz.  Prefer single channel as much as possible.
	  */
60 61
	 .p2 = {.dot_limit = 112000, .p2_slow = 14, .p2_fast = 7},
	 .find_pll = gma_find_best_pll,
A
Alan Cox 已提交
62 63 64
	 },
};

65 66
static const struct gma_limit_t *psb_intel_limit(struct drm_crtc *crtc,
						 int refclk)
A
Alan Cox 已提交
67
{
68
	const struct gma_limit_t *limit;
A
Alan Cox 已提交
69

70
	if (gma_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
A
Alan Cox 已提交
71 72 73 74 75 76
		limit = &psb_intel_limits[INTEL_LIMIT_I9XX_LVDS];
	else
		limit = &psb_intel_limits[INTEL_LIMIT_I9XX_SDVO_DAC];
	return limit;
}

77
static void psb_intel_clock(int refclk, struct gma_clock_t *clock)
A
Alan Cox 已提交
78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
{
	clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / (clock->n + 2);
	clock->dot = clock->vco / clock->p;
}

/**
 * Return the pipe currently connected to the panel fitter,
 * or -1 if the panel fitter is not present or not in use
 */
static int psb_intel_panel_fitter_pipe(struct drm_device *dev)
{
	u32 pfit_control;

	pfit_control = REG_READ(PFIT_CONTROL);

	/* See if the panel fitter is in use */
	if ((pfit_control & PFIT_ENABLE) == 0)
		return -1;
	/* Must be on PIPE 1 for PSB */
	return 1;
}

static int psb_intel_crtc_mode_set(struct drm_crtc *crtc,
			       struct drm_display_mode *mode,
			       struct drm_display_mode *adjusted_mode,
			       int x, int y,
			       struct drm_framebuffer *old_fb)
{
	struct drm_device *dev = crtc->dev;
109
	struct drm_psb_private *dev_priv = dev->dev_private;
A
Alan Cox 已提交
110 111 112
	struct psb_intel_crtc *psb_intel_crtc = to_psb_intel_crtc(crtc);
	struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
	int pipe = psb_intel_crtc->pipe;
113
	const struct psb_offset *map = &dev_priv->regmap[pipe];
A
Alan Cox 已提交
114
	int refclk;
115
	struct gma_clock_t clock;
A
Alan Cox 已提交
116
	u32 dpll = 0, fp = 0, dspcntr, pipeconf;
117 118
	bool ok, is_sdvo = false;
	bool is_lvds = false, is_tv = false;
A
Alan Cox 已提交
119 120
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_connector *connector;
121
	const struct gma_limit_t *limit;
A
Alan Cox 已提交
122 123 124 125 126 127 128 129

	/* No scan out no play */
	if (crtc->fb == NULL) {
		crtc_funcs->mode_set_base(crtc, x, y, old_fb);
		return 0;
	}

	list_for_each_entry(connector, &mode_config->connector_list, head) {
130
		struct psb_intel_encoder *psb_intel_encoder =
131
						gma_attached_encoder(connector);
A
Alan Cox 已提交
132 133 134 135 136

		if (!connector->encoder
		    || connector->encoder->crtc != crtc)
			continue;

137
		switch (psb_intel_encoder->type) {
A
Alan Cox 已提交
138 139 140 141 142 143 144 145 146 147 148 149 150 151
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
			is_sdvo = true;
			break;
		case INTEL_OUTPUT_TVOUT:
			is_tv = true;
			break;
		}
	}

	refclk = 96000;

152 153 154
	limit = psb_intel_crtc->clock_funcs->limit(crtc, refclk);

	ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk,
A
Alan Cox 已提交
155 156
				 &clock);
	if (!ok) {
157 158
		DRM_ERROR("Couldn't find PLL settings for mode! target: %d, actual: %d",
			  adjusted_mode->clock, clock.dot);
A
Alan Cox 已提交
159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202
		return 0;
	}

	fp = clock.n << 16 | clock.m1 << 8 | clock.m2;

	dpll = DPLL_VGA_MODE_DIS;
	if (is_lvds) {
		dpll |= DPLLB_MODE_LVDS;
		dpll |= DPLL_DVO_HIGH_SPEED;
	} else
		dpll |= DPLLB_MODE_DAC_SERIAL;
	if (is_sdvo) {
		int sdvo_pixel_multiply =
			    adjusted_mode->clock / mode->clock;
		dpll |= DPLL_DVO_HIGH_SPEED;
		dpll |=
		    (sdvo_pixel_multiply - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
	}

	/* compute bitmask from p1 value */
	dpll |= (1 << (clock.p1 - 1)) << 16;
	switch (clock.p2) {
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
	}

	if (is_tv) {
		/* XXX: just matching BIOS for now */
/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
		dpll |= 3;
	}
	dpll |= PLL_REF_INPUT_DREFCLK;

	/* setup pipeconf */
203
	pipeconf = REG_READ(map->conf);
A
Alan Cox 已提交
204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224

	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

	if (pipe == 0)
		dspcntr |= DISPPLANE_SEL_PIPE_A;
	else
		dspcntr |= DISPPLANE_SEL_PIPE_B;

	dspcntr |= DISPLAY_PLANE_ENABLE;
	pipeconf |= PIPEACONF_ENABLE;
	dpll |= DPLL_VCO_ENABLE;


	/* Disable the panel fitter if it was on our pipe */
	if (psb_intel_panel_fitter_pipe(dev) == pipe)
		REG_WRITE(PFIT_CONTROL, 0);

	drm_mode_debug_printmodeline(mode);

	if (dpll & DPLL_VCO_ENABLE) {
225 226 227
		REG_WRITE(map->fp0, fp);
		REG_WRITE(map->dpll, dpll & ~DPLL_VCO_ENABLE);
		REG_READ(map->dpll);
A
Alan Cox 已提交
228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259
		udelay(150);
	}

	/* The LVDS pin pair needs to be on before the DPLLs are enabled.
	 * This is an exception to the general rule that mode_set doesn't turn
	 * things on.
	 */
	if (is_lvds) {
		u32 lvds = REG_READ(LVDS);

		lvds &= ~LVDS_PIPEB_SELECT;
		if (pipe == 1)
			lvds |= LVDS_PIPEB_SELECT;

		lvds |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
		/* Set the B0-B3 data pairs corresponding to
		 * whether we're going to
		 * set the DPLLs for dual-channel mode or not.
		 */
		lvds &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
		if (clock.p2 == 7)
			lvds |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;

		/* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
		 * appropriately here, but we need to look more
		 * thoroughly into how panels behave in the two modes.
		 */

		REG_WRITE(LVDS, lvds);
		REG_READ(LVDS);
	}

260 261 262
	REG_WRITE(map->fp0, fp);
	REG_WRITE(map->dpll, dpll);
	REG_READ(map->dpll);
A
Alan Cox 已提交
263 264 265 266
	/* Wait for the clocks to stabilize. */
	udelay(150);

	/* write it again -- the BIOS does, after all */
267
	REG_WRITE(map->dpll, dpll);
A
Alan Cox 已提交
268

269
	REG_READ(map->dpll);
A
Alan Cox 已提交
270 271 272
	/* Wait for the clocks to stabilize. */
	udelay(150);

273
	REG_WRITE(map->htotal, (adjusted_mode->crtc_hdisplay - 1) |
A
Alan Cox 已提交
274
		  ((adjusted_mode->crtc_htotal - 1) << 16));
275
	REG_WRITE(map->hblank, (adjusted_mode->crtc_hblank_start - 1) |
A
Alan Cox 已提交
276
		  ((adjusted_mode->crtc_hblank_end - 1) << 16));
277
	REG_WRITE(map->hsync, (adjusted_mode->crtc_hsync_start - 1) |
A
Alan Cox 已提交
278
		  ((adjusted_mode->crtc_hsync_end - 1) << 16));
279
	REG_WRITE(map->vtotal, (adjusted_mode->crtc_vdisplay - 1) |
A
Alan Cox 已提交
280
		  ((adjusted_mode->crtc_vtotal - 1) << 16));
281
	REG_WRITE(map->vblank, (adjusted_mode->crtc_vblank_start - 1) |
A
Alan Cox 已提交
282
		  ((adjusted_mode->crtc_vblank_end - 1) << 16));
283
	REG_WRITE(map->vsync, (adjusted_mode->crtc_vsync_start - 1) |
A
Alan Cox 已提交
284 285 286 287
		  ((adjusted_mode->crtc_vsync_end - 1) << 16));
	/* pipesrc and dspsize control the size that is scaled from,
	 * which should always be the user's requested size.
	 */
288
	REG_WRITE(map->size,
A
Alan Cox 已提交
289
		  ((mode->vdisplay - 1) << 16) | (mode->hdisplay - 1));
290 291
	REG_WRITE(map->pos, 0);
	REG_WRITE(map->src,
A
Alan Cox 已提交
292
		  ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
293 294
	REG_WRITE(map->conf, pipeconf);
	REG_READ(map->conf);
A
Alan Cox 已提交
295

296
	gma_wait_for_vblank(dev);
A
Alan Cox 已提交
297

298
	REG_WRITE(map->cntr, dspcntr);
A
Alan Cox 已提交
299 300 301 302

	/* Flush the plane changes */
	crtc_funcs->mode_set_base(crtc, x, y, old_fb);

303
	gma_wait_for_vblank(dev);
A
Alan Cox 已提交
304 305 306 307 308 309 310 311 312 313

	return 0;
}

/**
 * Save HW states of giving crtc
 */
static void psb_intel_crtc_save(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
314
	struct drm_psb_private *dev_priv = dev->dev_private;
A
Alan Cox 已提交
315 316
	struct psb_intel_crtc *psb_intel_crtc = to_psb_intel_crtc(crtc);
	struct psb_intel_crtc_state *crtc_state = psb_intel_crtc->crtc_state;
317
	const struct psb_offset *map = &dev_priv->regmap[psb_intel_crtc->pipe];
A
Alan Cox 已提交
318 319 320 321 322 323 324 325
	uint32_t paletteReg;
	int i;

	if (!crtc_state) {
		dev_err(dev->dev, "No CRTC state found\n");
		return;
	}

326 327 328 329 330 331 332 333 334 335 336 337 338
	crtc_state->saveDSPCNTR = REG_READ(map->cntr);
	crtc_state->savePIPECONF = REG_READ(map->conf);
	crtc_state->savePIPESRC = REG_READ(map->src);
	crtc_state->saveFP0 = REG_READ(map->fp0);
	crtc_state->saveFP1 = REG_READ(map->fp1);
	crtc_state->saveDPLL = REG_READ(map->dpll);
	crtc_state->saveHTOTAL = REG_READ(map->htotal);
	crtc_state->saveHBLANK = REG_READ(map->hblank);
	crtc_state->saveHSYNC = REG_READ(map->hsync);
	crtc_state->saveVTOTAL = REG_READ(map->vtotal);
	crtc_state->saveVBLANK = REG_READ(map->vblank);
	crtc_state->saveVSYNC = REG_READ(map->vsync);
	crtc_state->saveDSPSTRIDE = REG_READ(map->stride);
A
Alan Cox 已提交
339 340

	/*NOTE: DSPSIZE DSPPOS only for psb*/
341 342
	crtc_state->saveDSPSIZE = REG_READ(map->size);
	crtc_state->saveDSPPOS = REG_READ(map->pos);
A
Alan Cox 已提交
343

344
	crtc_state->saveDSPBASE = REG_READ(map->base);
A
Alan Cox 已提交
345

346
	paletteReg = map->palette;
A
Alan Cox 已提交
347 348 349 350 351 352 353 354 355 356
	for (i = 0; i < 256; ++i)
		crtc_state->savePalette[i] = REG_READ(paletteReg + (i << 2));
}

/**
 * Restore HW states of giving crtc
 */
static void psb_intel_crtc_restore(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
357
	struct drm_psb_private *dev_priv = dev->dev_private;
A
Alan Cox 已提交
358 359
	struct psb_intel_crtc *psb_intel_crtc =  to_psb_intel_crtc(crtc);
	struct psb_intel_crtc_state *crtc_state = psb_intel_crtc->crtc_state;
360
	const struct psb_offset *map = &dev_priv->regmap[psb_intel_crtc->pipe];
A
Alan Cox 已提交
361 362 363 364 365 366 367 368 369
	uint32_t paletteReg;
	int i;

	if (!crtc_state) {
		dev_err(dev->dev, "No crtc state\n");
		return;
	}

	if (crtc_state->saveDPLL & DPLL_VCO_ENABLE) {
370
		REG_WRITE(map->dpll,
A
Alan Cox 已提交
371
			crtc_state->saveDPLL & ~DPLL_VCO_ENABLE);
372
		REG_READ(map->dpll);
A
Alan Cox 已提交
373 374 375
		udelay(150);
	}

376 377
	REG_WRITE(map->fp0, crtc_state->saveFP0);
	REG_READ(map->fp0);
A
Alan Cox 已提交
378

379 380
	REG_WRITE(map->fp1, crtc_state->saveFP1);
	REG_READ(map->fp1);
A
Alan Cox 已提交
381

382 383
	REG_WRITE(map->dpll, crtc_state->saveDPLL);
	REG_READ(map->dpll);
A
Alan Cox 已提交
384 385
	udelay(150);

386 387 388 389 390 391 392
	REG_WRITE(map->htotal, crtc_state->saveHTOTAL);
	REG_WRITE(map->hblank, crtc_state->saveHBLANK);
	REG_WRITE(map->hsync, crtc_state->saveHSYNC);
	REG_WRITE(map->vtotal, crtc_state->saveVTOTAL);
	REG_WRITE(map->vblank, crtc_state->saveVBLANK);
	REG_WRITE(map->vsync, crtc_state->saveVSYNC);
	REG_WRITE(map->stride, crtc_state->saveDSPSTRIDE);
A
Alan Cox 已提交
393

394 395
	REG_WRITE(map->size, crtc_state->saveDSPSIZE);
	REG_WRITE(map->pos, crtc_state->saveDSPPOS);
A
Alan Cox 已提交
396

397 398 399
	REG_WRITE(map->src, crtc_state->savePIPESRC);
	REG_WRITE(map->base, crtc_state->saveDSPBASE);
	REG_WRITE(map->conf, crtc_state->savePIPECONF);
A
Alan Cox 已提交
400

401
	gma_wait_for_vblank(dev);
A
Alan Cox 已提交
402

403 404
	REG_WRITE(map->cntr, crtc_state->saveDSPCNTR);
	REG_WRITE(map->base, crtc_state->saveDSPBASE);
A
Alan Cox 已提交
405

406
	gma_wait_for_vblank(dev);
A
Alan Cox 已提交
407

408
	paletteReg = map->palette;
A
Alan Cox 已提交
409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432
	for (i = 0; i < 256; ++i)
		REG_WRITE(paletteReg + (i << 2), crtc_state->savePalette[i]);
}

static int psb_crtc_set_config(struct drm_mode_set *set)
{
	int ret;
	struct drm_device *dev = set->crtc->dev;
	struct drm_psb_private *dev_priv = dev->dev_private;

	if (!dev_priv->rpm_enabled)
		return drm_crtc_helper_set_config(set);

	pm_runtime_forbid(&dev->pdev->dev);
	ret = drm_crtc_helper_set_config(set);
	pm_runtime_allow(&dev->pdev->dev);
	return ret;
}

/* Returns the clock of the currently programmed mode of the given pipe. */
static int psb_intel_crtc_clock_get(struct drm_device *dev,
				struct drm_crtc *crtc)
{
	struct psb_intel_crtc *psb_intel_crtc = to_psb_intel_crtc(crtc);
433
	struct drm_psb_private *dev_priv = dev->dev_private;
A
Alan Cox 已提交
434
	int pipe = psb_intel_crtc->pipe;
435
	const struct psb_offset *map = &dev_priv->regmap[pipe];
A
Alan Cox 已提交
436 437
	u32 dpll;
	u32 fp;
438
	struct gma_clock_t clock;
A
Alan Cox 已提交
439
	bool is_lvds;
440
	struct psb_pipe *p = &dev_priv->regs.pipe[pipe];
A
Alan Cox 已提交
441 442

	if (gma_power_begin(dev, false)) {
443
		dpll = REG_READ(map->dpll);
A
Alan Cox 已提交
444
		if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
445
			fp = REG_READ(map->fp0);
A
Alan Cox 已提交
446
		else
447
			fp = REG_READ(map->fp1);
A
Alan Cox 已提交
448 449 450
		is_lvds = (pipe == 1) && (REG_READ(LVDS) & LVDS_PORT_EN);
		gma_power_end(dev);
	} else {
451
		dpll = p->dpll;
A
Alan Cox 已提交
452 453

		if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
454
			fp = p->fp0;
A
Alan Cox 已提交
455
		else
456
		        fp = p->fp1;
A
Alan Cox 已提交
457

A
Alan Cox 已提交
458
		is_lvds = (pipe == 1) && (dev_priv->regs.psb.saveLVDS &
459
								LVDS_PORT_EN);
A
Alan Cox 已提交
460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475
	}

	clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
	clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
	clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;

	if (is_lvds) {
		clock.p1 =
		    ffs((dpll &
			 DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
			DPLL_FPA01_P1_POST_DIV_SHIFT);
		clock.p2 = 14;

		if ((dpll & PLL_REF_INPUT_MASK) ==
		    PLLB_REF_INPUT_SPREADSPECTRUMIN) {
			/* XXX: might not be 66MHz */
476
			psb_intel_clock(66000, &clock);
A
Alan Cox 已提交
477
		} else
478
			psb_intel_clock(48000, &clock);
A
Alan Cox 已提交
479 480 481 482 483 484 485 486 487 488 489 490 491 492
	} else {
		if (dpll & PLL_P1_DIVIDE_BY_TWO)
			clock.p1 = 2;
		else {
			clock.p1 =
			    ((dpll &
			      DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
			     DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
		}
		if (dpll & PLL_P2_DIVIDE_BY_4)
			clock.p2 = 4;
		else
			clock.p2 = 2;

493
		psb_intel_clock(48000, &clock);
A
Alan Cox 已提交
494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515
	}

	/* XXX: It would be nice to validate the clocks, but we can't reuse
	 * i830PllIsValid() because it relies on the xf86_config connector
	 * configuration being accurate, which it isn't necessarily.
	 */

	return clock.dot;
}

/** Returns the currently programmed mode of the given pipe. */
struct drm_display_mode *psb_intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc)
{
	struct psb_intel_crtc *psb_intel_crtc = to_psb_intel_crtc(crtc);
	int pipe = psb_intel_crtc->pipe;
	struct drm_display_mode *mode;
	int htot;
	int hsync;
	int vtot;
	int vsync;
	struct drm_psb_private *dev_priv = dev->dev_private;
516
	struct psb_pipe *p = &dev_priv->regs.pipe[pipe];
517
	const struct psb_offset *map = &dev_priv->regmap[pipe];
A
Alan Cox 已提交
518 519

	if (gma_power_begin(dev, false)) {
520 521 522 523
		htot = REG_READ(map->htotal);
		hsync = REG_READ(map->hsync);
		vtot = REG_READ(map->vtotal);
		vsync = REG_READ(map->vsync);
A
Alan Cox 已提交
524 525
		gma_power_end(dev);
	} else {
526 527 528 529
		htot = p->htotal;
		hsync = p->hsync;
		vtot = p->vtotal;
		vsync = p->vsync;
A
Alan Cox 已提交
530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552
	}

	mode = kzalloc(sizeof(*mode), GFP_KERNEL);
	if (!mode)
		return NULL;

	mode->clock = psb_intel_crtc_clock_get(dev, crtc);
	mode->hdisplay = (htot & 0xffff) + 1;
	mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
	mode->hsync_start = (hsync & 0xffff) + 1;
	mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
	mode->vdisplay = (vtot & 0xffff) + 1;
	mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
	mode->vsync_start = (vsync & 0xffff) + 1;
	mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;

	drm_mode_set_name(mode);
	drm_mode_set_crtcinfo(mode, 0);

	return mode;
}

const struct drm_crtc_helper_funcs psb_intel_helper_funcs = {
553
	.dpms = gma_crtc_dpms,
554
	.mode_fixup = gma_crtc_mode_fixup,
A
Alan Cox 已提交
555
	.mode_set = psb_intel_crtc_mode_set,
556
	.mode_set_base = gma_pipe_set_base,
557 558 559
	.prepare = gma_crtc_prepare,
	.commit = gma_crtc_commit,
	.disable = gma_crtc_disable,
A
Alan Cox 已提交
560 561 562 563 564
};

const struct drm_crtc_funcs psb_intel_crtc_funcs = {
	.save = psb_intel_crtc_save,
	.restore = psb_intel_crtc_restore,
565 566
	.cursor_set = gma_crtc_cursor_set,
	.cursor_move = gma_crtc_cursor_move,
567
	.gamma_set = gma_crtc_gamma_set,
A
Alan Cox 已提交
568
	.set_config = psb_crtc_set_config,
569
	.destroy = gma_crtc_destroy,
A
Alan Cox 已提交
570 571
};

572 573 574 575 576 577
const struct gma_clock_funcs psb_clock_funcs = {
	.clock = psb_intel_clock,
	.limit = psb_intel_limit,
	.pll_is_valid = gma_pll_is_valid,
};

A
Alan Cox 已提交
578 579 580 581
/*
 * Set the default value of cursor control and base register
 * to zero. This is a workaround for h/w defect on Oaktrail
 */
582 583
static void psb_intel_cursor_init(struct drm_device *dev,
				  struct psb_intel_crtc *psb_intel_crtc)
A
Alan Cox 已提交
584
{
585
	struct drm_psb_private *dev_priv = dev->dev_private;
A
Alan Cox 已提交
586 587
	u32 control[3] = { CURACNTR, CURBCNTR, CURCCNTR };
	u32 base[3] = { CURABASE, CURBBASE, CURCBASE };
588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604
	struct gtt_range *cursor_gt;

	if (dev_priv->ops->cursor_needs_phys) {
		/* Allocate 4 pages of stolen mem for a hardware cursor. That
		 * is enough for the 64 x 64 ARGB cursors we support.
		 */
		cursor_gt = psb_gtt_alloc_range(dev, 4 * PAGE_SIZE, "cursor", 1);
		if (!cursor_gt) {
			psb_intel_crtc->cursor_gt = NULL;
			goto out;
		}
		psb_intel_crtc->cursor_gt = cursor_gt;
		psb_intel_crtc->cursor_addr = dev_priv->stolen_base +
							cursor_gt->offset;
	} else {
		psb_intel_crtc->cursor_gt = NULL;
	}
A
Alan Cox 已提交
605

606 607 608
out:
	REG_WRITE(control[psb_intel_crtc->pipe], 0);
	REG_WRITE(base[psb_intel_crtc->pipe], 0);
A
Alan Cox 已提交
609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638
}

void psb_intel_crtc_init(struct drm_device *dev, int pipe,
		     struct psb_intel_mode_device *mode_dev)
{
	struct drm_psb_private *dev_priv = dev->dev_private;
	struct psb_intel_crtc *psb_intel_crtc;
	int i;
	uint16_t *r_base, *g_base, *b_base;

	/* We allocate a extra array of drm_connector pointers
	 * for fbdev after the crtc */
	psb_intel_crtc =
	    kzalloc(sizeof(struct psb_intel_crtc) +
		    (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)),
		    GFP_KERNEL);
	if (psb_intel_crtc == NULL)
		return;

	psb_intel_crtc->crtc_state =
		kzalloc(sizeof(struct psb_intel_crtc_state), GFP_KERNEL);
	if (!psb_intel_crtc->crtc_state) {
		dev_err(dev->dev, "Crtc state error: No memory\n");
		kfree(psb_intel_crtc);
		return;
	}

	/* Set the CRTC operations from the chip specific data */
	drm_crtc_init(dev, &psb_intel_crtc->base, dev_priv->ops->crtc_funcs);

639 640 641
	/* Set the CRTC clock functions from chip specific data */
	psb_intel_crtc->clock_funcs = dev_priv->ops->clock_funcs;

A
Alan Cox 已提交
642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676
	drm_mode_crtc_set_gamma_size(&psb_intel_crtc->base, 256);
	psb_intel_crtc->pipe = pipe;
	psb_intel_crtc->plane = pipe;

	r_base = psb_intel_crtc->base.gamma_store;
	g_base = r_base + 256;
	b_base = g_base + 256;
	for (i = 0; i < 256; i++) {
		psb_intel_crtc->lut_r[i] = i;
		psb_intel_crtc->lut_g[i] = i;
		psb_intel_crtc->lut_b[i] = i;
		r_base[i] = i << 8;
		g_base[i] = i << 8;
		b_base[i] = i << 8;

		psb_intel_crtc->lut_adj[i] = 0;
	}

	psb_intel_crtc->mode_dev = mode_dev;
	psb_intel_crtc->cursor_addr = 0;

	drm_crtc_helper_add(&psb_intel_crtc->base,
						dev_priv->ops->crtc_helper);

	/* Setup the array of drm_connector pointer array */
	psb_intel_crtc->mode_set.crtc = &psb_intel_crtc->base;
	BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
	       dev_priv->plane_to_crtc_mapping[psb_intel_crtc->plane] != NULL);
	dev_priv->plane_to_crtc_mapping[psb_intel_crtc->plane] =
							&psb_intel_crtc->base;
	dev_priv->pipe_to_crtc_mapping[psb_intel_crtc->pipe] =
							&psb_intel_crtc->base;
	psb_intel_crtc->mode_set.connectors =
	    (struct drm_connector **) (psb_intel_crtc + 1);
	psb_intel_crtc->mode_set.num_connectors = 0;
677
	psb_intel_cursor_init(dev, psb_intel_crtc);
678 679 680

	/* Set to true so that the pipe is forced off on initial config. */
	psb_intel_crtc->active = true;
A
Alan Cox 已提交
681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729
}

int psb_intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
				struct drm_file *file_priv)
{
	struct drm_psb_private *dev_priv = dev->dev_private;
	struct drm_psb_get_pipe_from_crtc_id_arg *pipe_from_crtc_id = data;
	struct drm_mode_object *drmmode_obj;
	struct psb_intel_crtc *crtc;

	if (!dev_priv) {
		dev_err(dev->dev, "called with no initialization\n");
		return -EINVAL;
	}

	drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
			DRM_MODE_OBJECT_CRTC);

	if (!drmmode_obj) {
		dev_err(dev->dev, "no such CRTC id\n");
		return -EINVAL;
	}

	crtc = to_psb_intel_crtc(obj_to_crtc(drmmode_obj));
	pipe_from_crtc_id->pipe = crtc->pipe;

	return 0;
}

struct drm_crtc *psb_intel_get_crtc_from_pipe(struct drm_device *dev, int pipe)
{
	struct drm_crtc *crtc = NULL;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct psb_intel_crtc *psb_intel_crtc = to_psb_intel_crtc(crtc);
		if (psb_intel_crtc->pipe == pipe)
			break;
	}
	return crtc;
}

int psb_intel_connector_clones(struct drm_device *dev, int type_mask)
{
	int index_mask = 0;
	struct drm_connector *connector;
	int entry = 0;

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    head) {
730
		struct psb_intel_encoder *psb_intel_encoder =
731
						gma_attached_encoder(connector);
732
		if (type_mask & (1 << psb_intel_encoder->type))
A
Alan Cox 已提交
733 734 735 736 737
			index_mask |= (1 << entry);
		entry++;
	}
	return index_mask;
}