io_apic.h 6.6 KB
Newer Older
H
H. Peter Anvin 已提交
1 2
#ifndef _ASM_X86_IO_APIC_H
#define _ASM_X86_IO_APIC_H
3

4
#include <linux/types.h>
5 6
#include <asm/mpspec.h>
#include <asm/apicdef.h>
7
#include <asm/irq_vectors.h>
8
#include <asm/x86_init.h>
9 10 11 12 13 14
/*
 * Intel IO-APIC support for SMP and UP systems.
 *
 * Copyright (C) 1997, 1998, 1999, 2000 Ingo Molnar
 */

15 16 17 18 19 20 21 22 23
/* I/O Unit Redirection Table */
#define IO_APIC_REDIR_VECTOR_MASK	0x000FF
#define IO_APIC_REDIR_DEST_LOGICAL	0x00800
#define IO_APIC_REDIR_DEST_PHYSICAL	0x00000
#define IO_APIC_REDIR_SEND_PENDING	(1 << 12)
#define IO_APIC_REDIR_REMOTE_IRR	(1 << 14)
#define IO_APIC_REDIR_LEVEL_TRIGGER	(1 << 15)
#define IO_APIC_REDIR_MASKED		(1 << 16)

24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83
/*
 * The structure of the IO-APIC:
 */
union IO_APIC_reg_00 {
	u32	raw;
	struct {
		u32	__reserved_2	: 14,
			LTS		:  1,
			delivery_type	:  1,
			__reserved_1	:  8,
			ID		:  8;
	} __attribute__ ((packed)) bits;
};

union IO_APIC_reg_01 {
	u32	raw;
	struct {
		u32	version		:  8,
			__reserved_2	:  7,
			PRQ		:  1,
			entries		:  8,
			__reserved_1	:  8;
	} __attribute__ ((packed)) bits;
};

union IO_APIC_reg_02 {
	u32	raw;
	struct {
		u32	__reserved_2	: 24,
			arbitration	:  4,
			__reserved_1	:  4;
	} __attribute__ ((packed)) bits;
};

union IO_APIC_reg_03 {
	u32	raw;
	struct {
		u32	boot_DT		:  1,
			__reserved_1	: 31;
	} __attribute__ ((packed)) bits;
};

struct IO_APIC_route_entry {
	__u32	vector		:  8,
		delivery_mode	:  3,	/* 000: FIXED
					 * 001: lowest prio
					 * 111: ExtINT
					 */
		dest_mode	:  1,	/* 0: physical, 1: logical */
		delivery_status	:  1,
		polarity	:  1,
		irr		:  1,
		trigger		:  1,	/* 0: edge, 1: level */
		mask		:  1,	/* 0: enabled, 1: disabled */
		__reserved_2	: 15;

	__u32	__reserved_3	: 24,
		dest		:  8;
} __attribute__ ((packed));

84 85 86 87 88 89 90 91 92 93 94 95
struct IR_IO_APIC_route_entry {
	__u64	vector		: 8,
		zero		: 3,
		index2		: 1,
		delivery_status : 1,
		polarity	: 1,
		irr		: 1,
		trigger		: 1,
		mask		: 1,
		reserved	: 31,
		format		: 1,
		index		: 15;
96 97
} __attribute__ ((packed));

98 99 100 101
#define IOAPIC_AUTO     -1
#define IOAPIC_EDGE     0
#define IOAPIC_LEVEL    1

102 103 104 105 106 107 108
#ifdef CONFIG_X86_IO_APIC

/*
 * # of IO-APICs and # of IRQ routing registers
 */
extern int nr_ioapics;

109 110
extern int mpc_ioapic_id(int ioapic);
extern unsigned int mpc_ioapic_addr(int ioapic);
111
extern struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic);
112

113
#define MP_MAX_IOAPIC_PIN 127
114 115 116 117 118

/* # of MP IRQ source entries */
extern int mp_irq_entries;

/* MP IRQ source entries */
119
extern struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
120 121 122 123 124 125 126

/* Older SiS APIC requires we rewrite the index register */
extern int sis_apic_bug;

/* 1 if "noapic" boot option passed */
extern int skip_ioapic_setup;

127 128 129
/* 1 if "noapic" boot option passed */
extern int noioapicquirk;

130 131 132
/* -1 if "noapic" boot option passed */
extern int noioapicreroute;

133 134 135
/* 1 if the timer IRQ uses the '8259A Virtual Wire' mode */
extern int timer_through_8259;

136 137 138 139 140 141 142
/*
 * If we use the IO-APIC for IRQ routing, disable automatic
 * assignment of PCI IRQ's.
 */
#define io_apic_assign_pci_irqs \
	(mp_irq_entries && !skip_ioapic_setup && io_apic_irqs)

143
struct io_apic_irq_attr;
144
struct irq_cfg;
145 146
extern int io_apic_set_pci_routing(struct device *dev, int irq,
		 struct io_apic_irq_attr *irq_attr);
Y
Yinghai Lu 已提交
147
void setup_IO_APIC_irq_extra(u32 gsi);
148
extern void ioapic_insert_resources(void);
149

150 151 152
extern int native_setup_ioapic_entry(int, struct IO_APIC_route_entry *,
				     unsigned int, int,
				     struct io_apic_irq_attr *);
153 154 155 156
extern int native_setup_ioapic_entry(int, struct IO_APIC_route_entry *,
				     unsigned int, int,
				     struct io_apic_irq_attr *);
extern void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg);
157

158 159 160
extern void native_compose_msi_msg(struct pci_dev *pdev,
				   unsigned int irq, unsigned int dest,
				   struct msi_msg *msg, u8 hpet_id);
161
extern void native_eoi_ioapic_pin(int apic, int pin, int vector);
162
int io_apic_setup_irq_pin_once(unsigned int irq, int node, struct io_apic_irq_attr *attr);
163

164 165 166
extern int save_ioapic_entries(void);
extern void mask_ioapic_entries(void);
extern int restore_ioapic_entries(void);
167

168
extern void setup_ioapic_ids_from_mpc(void);
169
extern void setup_ioapic_ids_from_mpc_nocheck(void);
170 171

struct mp_ioapic_gsi{
172 173
	u32 gsi_base;
	u32 gsi_end;
174 175
};
extern struct mp_ioapic_gsi  mp_gsi_routing[];
176
extern u32 gsi_top;
177 178
int mp_find_ioapic(u32 gsi);
int mp_find_ioapic_pin(int ioapic, u32 gsi);
179
void __init mp_register_ioapic(int id, u32 address, u32 gsi_base);
180
extern void __init pre_init_apic_IRQ0(void);
181

182 183
extern void mp_save_irq(struct mpc_intsrc *m);

184 185
extern void disable_ioapic_support(void);

186 187 188 189
extern void __init native_io_apic_init_mappings(void);
extern unsigned int native_io_apic_read(unsigned int apic, unsigned int reg);
extern void native_io_apic_write(unsigned int apic, unsigned int reg, unsigned int val);
extern void native_io_apic_modify(unsigned int apic, unsigned int reg, unsigned int val);
190
extern void native_disable_io_apic(void);
191 192
extern void native_io_apic_print_entries(unsigned int apic, unsigned int nr_entries);
extern void intel_ir_io_apic_print_entries(unsigned int apic, unsigned int nr_entries);
193 194 195
extern int native_ioapic_set_affinity(struct irq_data *,
				      const struct cpumask *,
				      bool);
196 197 198 199 200 201 202 203 204 205 206 207 208 209

static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	return x86_io_apic_ops.read(apic, reg);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	x86_io_apic_ops.write(apic, reg, value);
}
static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
	x86_io_apic_ops.modify(apic, reg, value);
}
210 211 212

extern void io_apic_eoi(unsigned int apic, unsigned int vector);

213
#else  /* !CONFIG_X86_IO_APIC */
214

215
#define io_apic_assign_pci_irqs 0
216
#define setup_ioapic_ids_from_mpc x86_init_noop
217
static const int timer_through_8259 = 0;
218
static inline void ioapic_insert_resources(void) { }
219
#define gsi_top (NR_IRQS_LEGACY)
220
static inline int mp_find_ioapic(u32 gsi) { return 0; }
221

222 223 224
struct io_apic_irq_attr;
static inline int io_apic_set_pci_routing(struct device *dev, int irq,
		 struct io_apic_irq_attr *irq_attr) { return 0; }
225

226
static inline int save_ioapic_entries(void)
227 228 229 230
{
	return -ENOMEM;
}

231 232
static inline void mask_ioapic_entries(void) { }
static inline int restore_ioapic_entries(void)
233 234 235 236
{
	return -ENOMEM;
}

237
static inline void mp_save_irq(struct mpc_intsrc *m) { };
238
static inline void disable_ioapic_support(void) { }
239 240 241 242
#define native_io_apic_init_mappings	NULL
#define native_io_apic_read		NULL
#define native_io_apic_write		NULL
#define native_io_apic_modify		NULL
243
#define native_disable_io_apic		NULL
244
#define native_io_apic_print_entries	NULL
245
#define native_ioapic_set_affinity	NULL
246
#define native_setup_ioapic_entry	NULL
247
#define native_compose_msi_msg		NULL
248
#define native_eoi_ioapic_pin		NULL
249
#endif
250

H
H. Peter Anvin 已提交
251
#endif /* _ASM_X86_IO_APIC_H */