amdgpu_smu.c 75.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
/*
 * Copyright 2019 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */

23 24
#define SWSMU_CODE_LAYER_L1

25
#include <linux/firmware.h>
26
#include <linux/pci.h>
27

28 29
#include "amdgpu.h"
#include "amdgpu_smu.h"
30
#include "smu_internal.h"
31
#include "atom.h"
32 33
#include "arcturus_ppt.h"
#include "navi10_ppt.h"
34
#include "sienna_cichlid_ppt.h"
35
#include "renoir_ppt.h"
36
#include "vangogh_ppt.h"
37
#include "aldebaran_ppt.h"
38
#include "yellow_carp_ppt.h"
39
#include "cyan_skillfish_ppt.h"
40
#include "amd_pcie.h"
41

42 43 44 45 46 47 48 49 50 51
/*
 * DO NOT use these for err/warn/info/debug messages.
 * Use dev_err, dev_warn, dev_info and dev_dbg instead.
 * They are more MGPU friendly.
 */
#undef pr_err
#undef pr_warn
#undef pr_info
#undef pr_debug

52
static const struct amd_pm_funcs swsmu_pm_funcs;
53 54 55
static int smu_force_smuclk_levels(struct smu_context *smu,
				   enum smu_clk_type clk_type,
				   uint32_t mask);
56 57 58 59 60
static int smu_handle_task(struct smu_context *smu,
			   enum amd_dpm_forced_level level,
			   enum amd_pp_task task_id,
			   bool lock_needed);
static int smu_reset(struct smu_context *smu);
61
static int smu_set_fan_speed_pwm(void *handle, u32 speed);
62 63 64 65 66 67 68
static int smu_set_fan_control_mode(struct smu_context *smu, int value);
static int smu_set_power_limit(void *handle, uint32_t limit);
static int smu_set_fan_speed_rpm(void *handle, uint32_t speed);
static int smu_set_gfx_cgpg(struct smu_context *smu, bool enabled);

static int smu_sys_get_pp_feature_mask(void *handle,
				       char *buf)
69
{
70 71
	struct smu_context *smu = handle;
	int size = 0;
72

73 74
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
75

76 77
	mutex_lock(&smu->mutex);

78
	size = smu_get_pp_feature_mask(smu, buf);
79

80 81
	mutex_unlock(&smu->mutex);

82 83 84
	return size;
}

85 86
static int smu_sys_set_pp_feature_mask(void *handle,
				       uint64_t new_mask)
87
{
88
	struct smu_context *smu = handle;
89
	int ret = 0;
90

91 92
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
93

94 95
	mutex_lock(&smu->mutex);

96
	ret = smu_set_pp_feature_mask(smu, new_mask);
97

98 99
	mutex_unlock(&smu->mutex);

100 101 102
	return ret;
}

103 104 105 106 107 108 109 110 111 112 113 114 115
int smu_get_status_gfxoff(struct amdgpu_device *adev, uint32_t *value)
{
	int ret = 0;
	struct smu_context *smu = &adev->smu;

	if (is_support_sw_smu(adev) && smu->ppt_funcs->get_gfx_off_status)
		*value = smu_get_gfx_off_status(smu);
	else
		ret = -EINVAL;

	return ret;
}

116 117 118 119
int smu_set_soft_freq_range(struct smu_context *smu,
			    enum smu_clk_type clk_type,
			    uint32_t min,
			    uint32_t max)
120
{
121
	int ret = 0;
122

123 124 125 126 127 128 129 130 131
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->set_soft_freq_limited_range)
		ret = smu->ppt_funcs->set_soft_freq_limited_range(smu,
								  clk_type,
								  min,
								  max);

	mutex_unlock(&smu->mutex);
132

133 134 135
	return ret;
}

136 137 138 139
int smu_get_dpm_freq_range(struct smu_context *smu,
			   enum smu_clk_type clk_type,
			   uint32_t *min,
			   uint32_t *max)
140
{
141
	int ret = 0;
142 143 144 145

	if (!min && !max)
		return -EINVAL;

146
	mutex_lock(&smu->mutex);
147

148 149 150 151 152 153 154
	if (smu->ppt_funcs->get_dpm_ultimate_freq)
		ret = smu->ppt_funcs->get_dpm_ultimate_freq(smu,
							    clk_type,
							    min,
							    max);

	mutex_unlock(&smu->mutex);
155

156 157 158
	return ret;
}

159
static u32 smu_get_mclk(void *handle, bool low)
160 161 162 163 164 165 166 167 168 169 170 171 172
{
	struct smu_context *smu = handle;
	uint32_t clk_freq;
	int ret = 0;

	ret = smu_get_dpm_freq_range(smu, SMU_UCLK,
				     low ? &clk_freq : NULL,
				     !low ? &clk_freq : NULL);
	if (ret)
		return 0;
	return clk_freq * 100;
}

173
static u32 smu_get_sclk(void *handle, bool low)
174 175 176 177 178 179 180 181 182 183 184 185 186
{
	struct smu_context *smu = handle;
	uint32_t clk_freq;
	int ret = 0;

	ret = smu_get_dpm_freq_range(smu, SMU_GFXCLK,
				     low ? &clk_freq : NULL,
				     !low ? &clk_freq : NULL);
	if (ret)
		return 0;
	return clk_freq * 100;
}

187 188
static int smu_dpm_set_vcn_enable_locked(struct smu_context *smu,
					 bool enable)
189 190 191 192 193 194 195 196 197
{
	struct smu_power_context *smu_power = &smu->smu_power;
	struct smu_power_gate *power_gate = &smu_power->power_gate;
	int ret = 0;

	if (!smu->ppt_funcs->dpm_set_vcn_enable)
		return 0;

	if (atomic_read(&power_gate->vcn_gated) ^ enable)
198
		return 0;
199 200 201 202 203

	ret = smu->ppt_funcs->dpm_set_vcn_enable(smu, enable);
	if (!ret)
		atomic_set(&power_gate->vcn_gated, !enable);

204 205 206 207 208 209 210 211 212 213 214 215 216 217
	return ret;
}

static int smu_dpm_set_vcn_enable(struct smu_context *smu,
				  bool enable)
{
	struct smu_power_context *smu_power = &smu->smu_power;
	struct smu_power_gate *power_gate = &smu_power->power_gate;
	int ret = 0;

	mutex_lock(&power_gate->vcn_gate_lock);

	ret = smu_dpm_set_vcn_enable_locked(smu, enable);

218 219 220 221 222
	mutex_unlock(&power_gate->vcn_gate_lock);

	return ret;
}

223 224
static int smu_dpm_set_jpeg_enable_locked(struct smu_context *smu,
					  bool enable)
225 226 227 228 229 230 231 232 233
{
	struct smu_power_context *smu_power = &smu->smu_power;
	struct smu_power_gate *power_gate = &smu_power->power_gate;
	int ret = 0;

	if (!smu->ppt_funcs->dpm_set_jpeg_enable)
		return 0;

	if (atomic_read(&power_gate->jpeg_gated) ^ enable)
234
		return 0;
235 236 237 238 239

	ret = smu->ppt_funcs->dpm_set_jpeg_enable(smu, enable);
	if (!ret)
		atomic_set(&power_gate->jpeg_gated, !enable);

240 241 242 243 244 245 246 247 248 249 250 251 252 253
	return ret;
}

static int smu_dpm_set_jpeg_enable(struct smu_context *smu,
				   bool enable)
{
	struct smu_power_context *smu_power = &smu->smu_power;
	struct smu_power_gate *power_gate = &smu_power->power_gate;
	int ret = 0;

	mutex_lock(&power_gate->jpeg_gate_lock);

	ret = smu_dpm_set_jpeg_enable_locked(smu, enable);

254 255 256 257 258
	mutex_unlock(&power_gate->jpeg_gate_lock);

	return ret;
}

259 260 261
/**
 * smu_dpm_set_power_gate - power gate/ungate the specific IP block
 *
262
 * @handle:        smu_context pointer
263 264 265 266 267 268 269 270 271 272
 * @block_type: the IP block to power gate/ungate
 * @gate:       to power gate if true, ungate otherwise
 *
 * This API uses no smu->mutex lock protection due to:
 * 1. It is either called by other IP block(gfx/sdma/vcn/uvd/vce).
 *    This is guarded to be race condition free by the caller.
 * 2. Or get called on user setting request of power_dpm_force_performance_level.
 *    Under this case, the smu->mutex lock protection is already enforced on
 *    the parent API smu_force_performance_level of the call path.
 */
273 274 275
static int smu_dpm_set_power_gate(void *handle,
				  uint32_t block_type,
				  bool gate)
276
{
277
	struct smu_context *smu = handle;
278 279
	int ret = 0;

280 281
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
282

283
	switch (block_type) {
284 285 286 287
	/*
	 * Some legacy code of amdgpu_vcn.c and vcn_v2*.c still uses
	 * AMD_IP_BLOCK_TYPE_UVD for VCN. So, here both of them are kept.
	 */
288
	case AMD_IP_BLOCK_TYPE_UVD:
289 290
	case AMD_IP_BLOCK_TYPE_VCN:
		ret = smu_dpm_set_vcn_enable(smu, !gate);
291
		if (ret)
292
			dev_err(smu->adev->dev, "Failed to power %s VCN!\n",
293
				gate ? "gate" : "ungate");
294
		break;
295 296
	case AMD_IP_BLOCK_TYPE_GFX:
		ret = smu_gfx_off_control(smu, gate);
297 298 299
		if (ret)
			dev_err(smu->adev->dev, "Failed to %s gfxoff!\n",
				gate ? "enable" : "disable");
300
		break;
301 302
	case AMD_IP_BLOCK_TYPE_SDMA:
		ret = smu_powergate_sdma(smu, gate);
303 304 305
		if (ret)
			dev_err(smu->adev->dev, "Failed to power %s SDMA!\n",
				gate ? "gate" : "ungate");
306
		break;
L
Leo Liu 已提交
307
	case AMD_IP_BLOCK_TYPE_JPEG:
308
		ret = smu_dpm_set_jpeg_enable(smu, !gate);
309 310 311
		if (ret)
			dev_err(smu->adev->dev, "Failed to power %s JPEG!\n",
				gate ? "gate" : "ungate");
L
Leo Liu 已提交
312
		break;
313
	default:
314 315
		dev_err(smu->adev->dev, "Unsupported block type!\n");
		return -EINVAL;
316 317
	}

318
	return ret;
319 320
}

321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337
/**
 * smu_set_user_clk_dependencies - set user profile clock dependencies
 *
 * @smu:	smu_context pointer
 * @clk:	enum smu_clk_type type
 *
 * Enable/Disable the clock dependency for the @clk type.
 */
static void smu_set_user_clk_dependencies(struct smu_context *smu, enum smu_clk_type clk)
{
	if (smu->adev->in_suspend)
		return;

	if (clk == SMU_MCLK) {
		smu->user_dpm_profile.clk_dependency = 0;
		smu->user_dpm_profile.clk_dependency = BIT(SMU_FCLK) | BIT(SMU_SOCCLK);
	} else if (clk == SMU_FCLK) {
338
		/* MCLK takes precedence over FCLK */
339 340 341 342 343 344
		if (smu->user_dpm_profile.clk_dependency == (BIT(SMU_FCLK) | BIT(SMU_SOCCLK)))
			return;

		smu->user_dpm_profile.clk_dependency = 0;
		smu->user_dpm_profile.clk_dependency = BIT(SMU_MCLK) | BIT(SMU_SOCCLK);
	} else if (clk == SMU_SOCCLK) {
345
		/* MCLK takes precedence over SOCCLK */
346 347 348 349 350 351
		if (smu->user_dpm_profile.clk_dependency == (BIT(SMU_FCLK) | BIT(SMU_SOCCLK)))
			return;

		smu->user_dpm_profile.clk_dependency = 0;
		smu->user_dpm_profile.clk_dependency = BIT(SMU_MCLK) | BIT(SMU_FCLK);
	} else
352
		/* Add clk dependencies here, if any */
353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375
		return;
}

/**
 * smu_restore_dpm_user_profile - reinstate user dpm profile
 *
 * @smu:	smu_context pointer
 *
 * Restore the saved user power configurations include power limit,
 * clock frequencies, fan control mode and fan speed.
 */
static void smu_restore_dpm_user_profile(struct smu_context *smu)
{
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
	int ret = 0;

	if (!smu->adev->in_suspend)
		return;

	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return;

	/* Enable restore flag */
376
	smu->user_dpm_profile.flags |= SMU_DPM_USER_PROFILE_RESTORE;
377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395

	/* set the user dpm power limit */
	if (smu->user_dpm_profile.power_limit) {
		ret = smu_set_power_limit(smu, smu->user_dpm_profile.power_limit);
		if (ret)
			dev_err(smu->adev->dev, "Failed to set power limit value\n");
	}

	/* set the user dpm clock configurations */
	if (smu_dpm_ctx->dpm_level == AMD_DPM_FORCED_LEVEL_MANUAL) {
		enum smu_clk_type clk_type;

		for (clk_type = 0; clk_type < SMU_CLK_COUNT; clk_type++) {
			/*
			 * Iterate over smu clk type and force the saved user clk
			 * configs, skip if clock dependency is enabled
			 */
			if (!(smu->user_dpm_profile.clk_dependency & BIT(clk_type)) &&
					smu->user_dpm_profile.clk_mask[clk_type]) {
396
				ret = smu_force_smuclk_levels(smu, clk_type,
397 398
						smu->user_dpm_profile.clk_mask[clk_type]);
				if (ret)
399 400
					dev_err(smu->adev->dev,
						"Failed to set clock type = %d\n", clk_type);
401 402 403 404 405
			}
		}
	}

	/* set the user dpm fan configurations */
406 407
	if (smu->user_dpm_profile.fan_mode == AMD_FAN_CTRL_MANUAL ||
	    smu->user_dpm_profile.fan_mode == AMD_FAN_CTRL_NONE) {
408 409
		ret = smu_set_fan_control_mode(smu, smu->user_dpm_profile.fan_mode);
		if (ret) {
410
			smu->user_dpm_profile.fan_speed_pwm = 0;
411
			smu->user_dpm_profile.fan_speed_rpm = 0;
412
			smu->user_dpm_profile.fan_mode = AMD_FAN_CTRL_AUTO;
413 414 415
			dev_err(smu->adev->dev, "Failed to set manual fan control mode\n");
		}

416 417
		if (smu->user_dpm_profile.fan_speed_pwm) {
			ret = smu_set_fan_speed_pwm(smu, smu->user_dpm_profile.fan_speed_pwm);
418
			if (ret)
419
				dev_err(smu->adev->dev, "Failed to set manual fan speed in pwm\n");
420 421 422 423 424 425
		}

		if (smu->user_dpm_profile.fan_speed_rpm) {
			ret = smu_set_fan_speed_rpm(smu, smu->user_dpm_profile.fan_speed_rpm);
			if (ret)
				dev_err(smu->adev->dev, "Failed to set manual fan speed in rpm\n");
426 427 428
		}
	}

429 430 431 432 433 434 435 436 437
	/* Restore user customized OD settings */
	if (smu->user_dpm_profile.user_od) {
		if (smu->ppt_funcs->restore_user_od_settings) {
			ret = smu->ppt_funcs->restore_user_od_settings(smu);
			if (ret)
				dev_err(smu->adev->dev, "Failed to upload customized OD settings\n");
		}
	}

438 439 440 441
	/* Disable restore flag */
	smu->user_dpm_profile.flags &= ~SMU_DPM_USER_PROFILE_RESTORE;
}

442 443
static int smu_get_power_num_states(void *handle,
				    struct pp_states_info *state_info)
444 445 446 447 448 449
{
	if (!state_info)
		return -EINVAL;

	/* not support power state */
	memset(state_info, 0, sizeof(struct pp_states_info));
450 451
	state_info->nums = 1;
	state_info->states[0] = POWER_STATE_TYPE_DEFAULT;
452 453 454 455

	return 0;
}

456 457
bool is_support_sw_smu(struct amdgpu_device *adev)
{
458
	if (adev->ip_versions[MP1_HWIP][0] >= IP_VERSION(11, 0, 0))
459
		return true;
460

461
	return false;
462 463
}

464 465 466 467 468 469 470 471 472 473 474 475 476 477
bool is_support_cclk_dpm(struct amdgpu_device *adev)
{
	struct smu_context *smu = &adev->smu;

	if (!is_support_sw_smu(adev))
		return false;

	if (!smu_feature_is_enabled(smu, SMU_FEATURE_CCLK_DPM_BIT))
		return false;

	return true;
}


478 479
static int smu_sys_get_pp_table(void *handle,
				char **table)
480
{
481
	struct smu_context *smu = handle;
482
	struct smu_table_context *smu_table = &smu->smu_table;
483
	uint32_t powerplay_table_size;
484

485 486
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
487

488 489 490
	if (!smu_table->power_play_table && !smu_table->hardcode_pptable)
		return -EINVAL;

491 492
	mutex_lock(&smu->mutex);

493 494 495 496 497
	if (smu_table->hardcode_pptable)
		*table = smu_table->hardcode_pptable;
	else
		*table = smu_table->power_play_table;

498 499 500 501 502
	powerplay_table_size = smu_table->power_play_table_size;

	mutex_unlock(&smu->mutex);

	return powerplay_table_size;
503 504
}

505 506 507
static int smu_sys_set_pp_table(void *handle,
				const char *buf,
				size_t size)
508
{
509
	struct smu_context *smu = handle;
510 511 512 513
	struct smu_table_context *smu_table = &smu->smu_table;
	ATOM_COMMON_TABLE_HEADER *header = (ATOM_COMMON_TABLE_HEADER *)buf;
	int ret = 0;

514 515
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
516

517
	if (header->usStructureSize != size) {
518
		dev_err(smu->adev->dev, "pp table size not matched !\n");
519 520 521 522 523 524 525 526 527 528 529 530 531 532 533
		return -EIO;
	}

	mutex_lock(&smu->mutex);
	if (!smu_table->hardcode_pptable)
		smu_table->hardcode_pptable = kzalloc(size, GFP_KERNEL);
	if (!smu_table->hardcode_pptable) {
		ret = -ENOMEM;
		goto failed;
	}

	memcpy(smu_table->hardcode_pptable, buf, size);
	smu_table->power_play_table = smu_table->hardcode_pptable;
	smu_table->power_play_table_size = size;

534 535 536 537 538 539
	/*
	 * Special hw_fini action(for Navi1x, the DPMs disablement will be
	 * skipped) may be needed for custom pptable uploading.
	 */
	smu->uploading_custom_pp_table = true;

540 541
	ret = smu_reset(smu);
	if (ret)
542
		dev_info(smu->adev->dev, "smu reset failed, ret = %d\n", ret);
543

544 545
	smu->uploading_custom_pp_table = false;

546 547 548 549 550
failed:
	mutex_unlock(&smu->mutex);
	return ret;
}

E
Evan Quan 已提交
551
static int smu_get_driver_allowed_feature_mask(struct smu_context *smu)
552 553 554
{
	struct smu_feature *feature = &smu->smu_feature;
	int ret = 0;
555
	uint32_t allowed_feature_mask[SMU_FEATURE_MAX/32];
556

557
	bitmap_zero(feature->allowed, SMU_FEATURE_MAX);
558

559
	ret = smu_get_allowed_feature_mask(smu, allowed_feature_mask,
560 561 562 563
					     SMU_FEATURE_MAX/32);
	if (ret)
		return ret;

564 565
	bitmap_or(feature->allowed, feature->allowed,
		      (unsigned long *)allowed_feature_mask,
566 567 568 569
		      feature->feature_num);

	return ret;
}
570

571 572
static int smu_set_funcs(struct amdgpu_device *adev)
{
573 574
	struct smu_context *smu = &adev->smu;

575 576 577
	if (adev->pm.pp_feature & PP_OVERDRIVE_MASK)
		smu->od_enabled = true;

578
	switch (adev->ip_versions[MP1_HWIP][0]) {
579 580 581
	case IP_VERSION(11, 0, 0):
	case IP_VERSION(11, 0, 5):
	case IP_VERSION(11, 0, 9):
582 583
		navi10_set_ppt_funcs(smu);
		break;
584 585 586 587
	case IP_VERSION(11, 0, 7):
	case IP_VERSION(11, 0, 11):
	case IP_VERSION(11, 0, 12):
	case IP_VERSION(11, 0, 13):
588 589
		sienna_cichlid_set_ppt_funcs(smu);
		break;
590 591
	case IP_VERSION(12, 0, 0):
	case IP_VERSION(12, 0, 1):
592
		renoir_set_ppt_funcs(smu);
593
		break;
594
	case IP_VERSION(11, 5, 0):
595 596
		vangogh_set_ppt_funcs(smu);
		break;
597 598
	case IP_VERSION(13, 0, 1):
	case IP_VERSION(13, 0, 3):
599 600
		yellow_carp_set_ppt_funcs(smu);
		break;
601
	case IP_VERSION(11, 0, 8):
602 603
		cyan_skillfish_set_ppt_funcs(smu);
		break;
604 605 606 607 608
	case IP_VERSION(11, 0, 2):
		adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
		arcturus_set_ppt_funcs(smu);
		/* OD is not supported on Arcturus */
		smu->od_enabled =false;
609
		break;
610 611 612 613 614 615 616
	case IP_VERSION(13, 0, 2):
		aldebaran_set_ppt_funcs(smu);
		/* Enable pp_od_clk_voltage node */
		smu->od_enabled = true;
		break;
	default:
		return -EINVAL;
617 618
	}

619 620 621 622 623 624 625 626 627
	return 0;
}

static int smu_early_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;

	smu->adev = adev;
628
	smu->pm_enabled = !!amdgpu_dpm;
629
	smu->is_apu = false;
630
	mutex_init(&smu->mutex);
631 632 633
	mutex_init(&smu->smu_baco.mutex);
	smu->smu_baco.state = SMU_BACO_STATE_EXIT;
	smu->smu_baco.platform_support = false;
634
	smu->user_dpm_profile.fan_mode = -1;
635

636 637 638
	adev->powerplay.pp_handle = smu;
	adev->powerplay.pp_funcs = &swsmu_pm_funcs;

639
	return smu_set_funcs(adev);
640 641
}

642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680
static int smu_set_default_dpm_table(struct smu_context *smu)
{
	struct smu_power_context *smu_power = &smu->smu_power;
	struct smu_power_gate *power_gate = &smu_power->power_gate;
	int vcn_gate, jpeg_gate;
	int ret = 0;

	if (!smu->ppt_funcs->set_default_dpm_table)
		return 0;

	mutex_lock(&power_gate->vcn_gate_lock);
	mutex_lock(&power_gate->jpeg_gate_lock);

	vcn_gate = atomic_read(&power_gate->vcn_gated);
	jpeg_gate = atomic_read(&power_gate->jpeg_gated);

	ret = smu_dpm_set_vcn_enable_locked(smu, true);
	if (ret)
		goto err0_out;

	ret = smu_dpm_set_jpeg_enable_locked(smu, true);
	if (ret)
		goto err1_out;

	ret = smu->ppt_funcs->set_default_dpm_table(smu);
	if (ret)
		dev_err(smu->adev->dev,
			"Failed to setup default dpm clock tables!\n");

	smu_dpm_set_jpeg_enable_locked(smu, !jpeg_gate);
err1_out:
	smu_dpm_set_vcn_enable_locked(smu, !vcn_gate);
err0_out:
	mutex_unlock(&power_gate->jpeg_gate_lock);
	mutex_unlock(&power_gate->vcn_gate_lock);

	return ret;
}

681

682 683 684 685
static int smu_late_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;
686
	int ret = 0;
687

688 689
	smu_set_fine_grain_gfx_freq_parameters(smu);

690 691
	if (!smu->pm_enabled)
		return 0;
H
Huang Rui 已提交
692

693 694 695 696 697 698
	ret = smu_post_init(smu);
	if (ret) {
		dev_err(adev->dev, "Failed to post smu init!\n");
		return ret;
	}

699 700
	if ((adev->ip_versions[MP1_HWIP][0] == IP_VERSION(13, 0, 1)) ||
	    (adev->ip_versions[MP1_HWIP][0] == IP_VERSION(13, 0, 3)))
701 702
		return 0;

703 704 705 706 707 708
	if (!amdgpu_sriov_vf(adev) || smu->od_enabled) {
		ret = smu_set_default_od_settings(smu);
		if (ret) {
			dev_err(adev->dev, "Failed to setup default OD settings!\n");
			return ret;
		}
709
	}
710 711

	ret = smu_populate_umd_state_clk(smu);
712 713
	if (ret) {
		dev_err(adev->dev, "Failed to populate UMD state clocks!\n");
714
		return ret;
715
	}
716

717 718 719 720
	ret = smu_get_asic_power_limits(smu,
					&smu->current_power_limit,
					&smu->default_power_limit,
					&smu->max_power_limit);
721
	if (ret) {
722
		dev_err(adev->dev, "Failed to get asic power limits!\n");
723
		return ret;
724
	}
725

726 727
	if (!amdgpu_sriov_vf(adev))
		smu_get_unique_id(smu);
728

729 730
	smu_get_fan_parameters(smu);

731 732
	smu_handle_task(&adev->smu,
			smu->smu_dpm.dpm_level,
733 734
			AMD_PP_TASK_COMPLETE_INIT,
			false);
735

736 737
	smu_restore_dpm_user_profile(smu);

738 739 740
	return 0;
}

741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759
static int smu_init_fb_allocations(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *tables = smu_table->tables;
	struct smu_table *driver_table = &(smu_table->driver_table);
	uint32_t max_table_size = 0;
	int ret, i;

	/* VRAM allocation for tool table */
	if (tables[SMU_TABLE_PMSTATUSLOG].size) {
		ret = amdgpu_bo_create_kernel(adev,
					      tables[SMU_TABLE_PMSTATUSLOG].size,
					      tables[SMU_TABLE_PMSTATUSLOG].align,
					      tables[SMU_TABLE_PMSTATUSLOG].domain,
					      &tables[SMU_TABLE_PMSTATUSLOG].bo,
					      &tables[SMU_TABLE_PMSTATUSLOG].mc_address,
					      &tables[SMU_TABLE_PMSTATUSLOG].cpu_addr);
		if (ret) {
760
			dev_err(adev->dev, "VRAM allocation for tool table failed!\n");
761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788
			return ret;
		}
	}

	/* VRAM allocation for driver table */
	for (i = 0; i < SMU_TABLE_COUNT; i++) {
		if (tables[i].size == 0)
			continue;

		if (i == SMU_TABLE_PMSTATUSLOG)
			continue;

		if (max_table_size < tables[i].size)
			max_table_size = tables[i].size;
	}

	driver_table->size = max_table_size;
	driver_table->align = PAGE_SIZE;
	driver_table->domain = AMDGPU_GEM_DOMAIN_VRAM;

	ret = amdgpu_bo_create_kernel(adev,
				      driver_table->size,
				      driver_table->align,
				      driver_table->domain,
				      &driver_table->bo,
				      &driver_table->mc_address,
				      &driver_table->cpu_addr);
	if (ret) {
789
		dev_err(adev->dev, "VRAM allocation for driver table failed!\n");
790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853
		if (tables[SMU_TABLE_PMSTATUSLOG].mc_address)
			amdgpu_bo_free_kernel(&tables[SMU_TABLE_PMSTATUSLOG].bo,
					      &tables[SMU_TABLE_PMSTATUSLOG].mc_address,
					      &tables[SMU_TABLE_PMSTATUSLOG].cpu_addr);
	}

	return ret;
}

static int smu_fini_fb_allocations(struct smu_context *smu)
{
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *tables = smu_table->tables;
	struct smu_table *driver_table = &(smu_table->driver_table);

	if (tables[SMU_TABLE_PMSTATUSLOG].mc_address)
		amdgpu_bo_free_kernel(&tables[SMU_TABLE_PMSTATUSLOG].bo,
				      &tables[SMU_TABLE_PMSTATUSLOG].mc_address,
				      &tables[SMU_TABLE_PMSTATUSLOG].cpu_addr);

	amdgpu_bo_free_kernel(&driver_table->bo,
			      &driver_table->mc_address,
			      &driver_table->cpu_addr);

	return 0;
}

/**
 * smu_alloc_memory_pool - allocate memory pool in the system memory
 *
 * @smu: amdgpu_device pointer
 *
 * This memory pool will be used for SMC use and msg SetSystemVirtualDramAddr
 * and DramLogSetDramAddr can notify it changed.
 *
 * Returns 0 on success, error on failure.
 */
static int smu_alloc_memory_pool(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *memory_pool = &smu_table->memory_pool;
	uint64_t pool_size = smu->pool_size;
	int ret = 0;

	if (pool_size == SMU_MEMORY_POOL_SIZE_ZERO)
		return ret;

	memory_pool->size = pool_size;
	memory_pool->align = PAGE_SIZE;
	memory_pool->domain = AMDGPU_GEM_DOMAIN_GTT;

	switch (pool_size) {
	case SMU_MEMORY_POOL_SIZE_256_MB:
	case SMU_MEMORY_POOL_SIZE_512_MB:
	case SMU_MEMORY_POOL_SIZE_1_GB:
	case SMU_MEMORY_POOL_SIZE_2_GB:
		ret = amdgpu_bo_create_kernel(adev,
					      memory_pool->size,
					      memory_pool->align,
					      memory_pool->domain,
					      &memory_pool->bo,
					      &memory_pool->mc_address,
					      &memory_pool->cpu_addr);
854 855
		if (ret)
			dev_err(adev->dev, "VRAM allocation for dramlog failed!\n");
856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880
		break;
	default:
		break;
	}

	return ret;
}

static int smu_free_memory_pool(struct smu_context *smu)
{
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *memory_pool = &smu_table->memory_pool;

	if (memory_pool->size == SMU_MEMORY_POOL_SIZE_ZERO)
		return 0;

	amdgpu_bo_free_kernel(&memory_pool->bo,
			      &memory_pool->mc_address,
			      &memory_pool->cpu_addr);

	memset(memory_pool, 0, sizeof(struct smu_table));

	return 0;
}

881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919
static int smu_alloc_dummy_read_table(struct smu_context *smu)
{
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *dummy_read_1_table =
			&smu_table->dummy_read_1_table;
	struct amdgpu_device *adev = smu->adev;
	int ret = 0;

	dummy_read_1_table->size = 0x40000;
	dummy_read_1_table->align = PAGE_SIZE;
	dummy_read_1_table->domain = AMDGPU_GEM_DOMAIN_VRAM;

	ret = amdgpu_bo_create_kernel(adev,
				      dummy_read_1_table->size,
				      dummy_read_1_table->align,
				      dummy_read_1_table->domain,
				      &dummy_read_1_table->bo,
				      &dummy_read_1_table->mc_address,
				      &dummy_read_1_table->cpu_addr);
	if (ret)
		dev_err(adev->dev, "VRAM allocation for dummy read table failed!\n");

	return ret;
}

static void smu_free_dummy_read_table(struct smu_context *smu)
{
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *dummy_read_1_table =
			&smu_table->dummy_read_1_table;


	amdgpu_bo_free_kernel(&dummy_read_1_table->bo,
			      &dummy_read_1_table->mc_address,
			      &dummy_read_1_table->cpu_addr);

	memset(dummy_read_1_table, 0, sizeof(struct smu_table));
}

920 921 922 923
static int smu_smc_table_sw_init(struct smu_context *smu)
{
	int ret;

924 925 926 927 928 929
	/**
	 * Create smu_table structure, and init smc tables such as
	 * TABLE_PPTABLE, TABLE_WATERMARKS, TABLE_SMU_METRICS, and etc.
	 */
	ret = smu_init_smc_tables(smu);
	if (ret) {
930
		dev_err(smu->adev->dev, "Failed to init smc tables!\n");
931 932 933
		return ret;
	}

934 935 936 937 938 939
	/**
	 * Create smu_power_context structure, and allocate smu_dpm_context and
	 * context size to fill the smu_power_context data.
	 */
	ret = smu_init_power(smu);
	if (ret) {
940
		dev_err(smu->adev->dev, "Failed to init smu_init_power!\n");
941 942 943
		return ret;
	}

944 945 946 947 948 949 950 951 952 953 954
	/*
	 * allocate vram bos to store smc table contents.
	 */
	ret = smu_init_fb_allocations(smu);
	if (ret)
		return ret;

	ret = smu_alloc_memory_pool(smu);
	if (ret)
		return ret;

955 956 957 958
	ret = smu_alloc_dummy_read_table(smu);
	if (ret)
		return ret;

959 960 961 962
	ret = smu_i2c_init(smu, &smu->adev->pm.smu_i2c);
	if (ret)
		return ret;

963 964 965
	return 0;
}

966 967 968 969
static int smu_smc_table_sw_fini(struct smu_context *smu)
{
	int ret;

970 971
	smu_i2c_fini(smu, &smu->adev->pm.smu_i2c);

972 973
	smu_free_dummy_read_table(smu);

974 975 976 977 978 979 980 981 982 983
	ret = smu_free_memory_pool(smu);
	if (ret)
		return ret;

	ret = smu_fini_fb_allocations(smu);
	if (ret)
		return ret;

	ret = smu_fini_power(smu);
	if (ret) {
984
		dev_err(smu->adev->dev, "Failed to init smu_fini_power!\n");
985 986 987
		return ret;
	}

988 989
	ret = smu_fini_smc_tables(smu);
	if (ret) {
990
		dev_err(smu->adev->dev, "Failed to smu_fini_smc_tables!\n");
991 992 993 994 995 996
		return ret;
	}

	return 0;
}

997 998 999 1000 1001 1002 1003 1004
static void smu_throttling_logging_work_fn(struct work_struct *work)
{
	struct smu_context *smu = container_of(work, struct smu_context,
					       throttling_logging_work);

	smu_log_thermal_throttling(smu);
}

1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
static void smu_interrupt_work_fn(struct work_struct *work)
{
	struct smu_context *smu = container_of(work, struct smu_context,
					       interrupt_work);

	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs && smu->ppt_funcs->interrupt_work)
		smu->ppt_funcs->interrupt_work(smu);

	mutex_unlock(&smu->mutex);
}

1018 1019 1020 1021 1022 1023
static int smu_sw_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;
	int ret;

1024
	smu->pool_size = adev->pm.smu_prv_buffer_size;
1025
	smu->smu_feature.feature_num = SMU_FEATURE_MAX;
1026
	mutex_init(&smu->smu_feature.mutex);
1027 1028 1029
	bitmap_zero(smu->smu_feature.supported, SMU_FEATURE_MAX);
	bitmap_zero(smu->smu_feature.enabled, SMU_FEATURE_MAX);
	bitmap_zero(smu->smu_feature.allowed, SMU_FEATURE_MAX);
1030

1031
	mutex_init(&smu->sensor_lock);
1032
	mutex_init(&smu->metrics_lock);
1033
	mutex_init(&smu->message_lock);
1034

1035
	INIT_WORK(&smu->throttling_logging_work, smu_throttling_logging_work_fn);
1036
	INIT_WORK(&smu->interrupt_work, smu_interrupt_work_fn);
1037
	atomic64_set(&smu->throttle_int_counter, 0);
1038
	smu->watermarks_bitmap = 0;
1039 1040 1041
	smu->power_profile_mode = PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT;
	smu->default_power_profile_mode = PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT;

1042 1043 1044 1045 1046
	atomic_set(&smu->smu_power.power_gate.vcn_gated, 1);
	atomic_set(&smu->smu_power.power_gate.jpeg_gated, 1);
	mutex_init(&smu->smu_power.power_gate.vcn_gate_lock);
	mutex_init(&smu->smu_power.power_gate.jpeg_gate_lock);

1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
	smu->workload_mask = 1 << smu->workload_prority[PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT];
	smu->workload_prority[PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT] = 0;
	smu->workload_prority[PP_SMC_POWER_PROFILE_FULLSCREEN3D] = 1;
	smu->workload_prority[PP_SMC_POWER_PROFILE_POWERSAVING] = 2;
	smu->workload_prority[PP_SMC_POWER_PROFILE_VIDEO] = 3;
	smu->workload_prority[PP_SMC_POWER_PROFILE_VR] = 4;
	smu->workload_prority[PP_SMC_POWER_PROFILE_COMPUTE] = 5;
	smu->workload_prority[PP_SMC_POWER_PROFILE_CUSTOM] = 6;

	smu->workload_setting[0] = PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT;
	smu->workload_setting[1] = PP_SMC_POWER_PROFILE_FULLSCREEN3D;
	smu->workload_setting[2] = PP_SMC_POWER_PROFILE_POWERSAVING;
	smu->workload_setting[3] = PP_SMC_POWER_PROFILE_VIDEO;
	smu->workload_setting[4] = PP_SMC_POWER_PROFILE_VR;
	smu->workload_setting[5] = PP_SMC_POWER_PROFILE_COMPUTE;
	smu->workload_setting[6] = PP_SMC_POWER_PROFILE_CUSTOM;
1063
	smu->display_config = &adev->pm.pm_display_cfg;
1064

1065 1066
	smu->smu_dpm.dpm_level = AMD_DPM_FORCED_LEVEL_AUTO;
	smu->smu_dpm.requested_dpm_level = AMD_DPM_FORCED_LEVEL_AUTO;
1067

1068 1069 1070 1071
	ret = smu_init_microcode(smu);
	if (ret) {
		dev_err(adev->dev, "Failed to load smu firmware!\n");
		return ret;
1072 1073
	}

1074 1075
	ret = smu_smc_table_sw_init(smu);
	if (ret) {
1076
		dev_err(adev->dev, "Failed to sw init smc table!\n");
1077 1078 1079
		return ret;
	}

1080 1081
	ret = smu_register_irq_handler(smu);
	if (ret) {
1082
		dev_err(adev->dev, "Failed to register smc irq handler!\n");
1083 1084 1085
		return ret;
	}

1086 1087 1088 1089
	/* If there is no way to query fan control mode, fan control is not supported */
	if (!smu->ppt_funcs->get_fan_control_mode)
		smu->adev->pm.no_fan = true;

1090 1091 1092 1093 1094 1095
	return 0;
}

static int smu_sw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1096 1097
	struct smu_context *smu = &adev->smu;
	int ret;
1098

1099 1100
	ret = smu_smc_table_sw_fini(smu);
	if (ret) {
1101
		dev_err(adev->dev, "Failed to sw fini smc table!\n");
1102 1103 1104
		return ret;
	}

1105 1106
	smu_fini_microcode(smu);

1107 1108
	return 0;
}
1109

1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
static int smu_get_thermal_temperature_range(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	struct smu_temperature_range *range =
				&smu->thermal_range;
	int ret = 0;

	if (!smu->ppt_funcs->get_thermal_temperature_range)
		return 0;

	ret = smu->ppt_funcs->get_thermal_temperature_range(smu, range);
	if (ret)
		return ret;

	adev->pm.dpm.thermal.min_temp = range->min;
	adev->pm.dpm.thermal.max_temp = range->max;
	adev->pm.dpm.thermal.max_edge_emergency_temp = range->edge_emergency_max;
	adev->pm.dpm.thermal.min_hotspot_temp = range->hotspot_min;
	adev->pm.dpm.thermal.max_hotspot_crit_temp = range->hotspot_crit_max;
	adev->pm.dpm.thermal.max_hotspot_emergency_temp = range->hotspot_emergency_max;
	adev->pm.dpm.thermal.min_mem_temp = range->mem_min;
	adev->pm.dpm.thermal.max_mem_crit_temp = range->mem_crit_max;
	adev->pm.dpm.thermal.max_mem_emergency_temp = range->mem_emergency_max;

	return ret;
}

E
Evan Quan 已提交
1137
static int smu_smc_hw_setup(struct smu_context *smu)
1138
{
1139
	struct amdgpu_device *adev = smu->adev;
1140
	uint32_t pcie_gen = 0, pcie_width = 0;
1141
	int ret = 0;
1142

1143
	if (adev->in_suspend && smu_is_dpm_running(smu)) {
1144
		dev_info(adev->dev, "dpm has been enabled\n");
1145
		/* this is needed specifically */
1146
		switch (adev->ip_versions[MP1_HWIP][0]) {
1147 1148 1149 1150
		case IP_VERSION(11, 0, 7):
		case IP_VERSION(11, 0, 11):
		case IP_VERSION(11, 5, 0):
		case IP_VERSION(11, 0, 12):
1151
			ret = smu_system_features_control(smu, true);
1152 1153 1154 1155
			break;
		default:
			break;
		}
1156
		return ret;
1157 1158
	}

1159
	ret = smu_init_display_count(smu, 0);
1160 1161
	if (ret) {
		dev_info(adev->dev, "Failed to pre-set display count as 0!\n");
1162
		return ret;
1163
	}
1164

1165
	ret = smu_set_driver_table_location(smu);
1166 1167
	if (ret) {
		dev_err(adev->dev, "Failed to SetDriverDramAddr!\n");
1168
		return ret;
1169
	}
1170

1171 1172 1173 1174
	/*
	 * Set PMSTATUSLOG table bo address with SetToolsDramAddr MSG for tools.
	 */
	ret = smu_set_tool_table_location(smu);
1175 1176
	if (ret) {
		dev_err(adev->dev, "Failed to SetToolsDramAddr!\n");
1177
		return ret;
1178
	}
1179 1180 1181 1182 1183 1184

	/*
	 * Use msg SetSystemVirtualDramAddr and DramLogSetDramAddr can notify
	 * pool location.
	 */
	ret = smu_notify_memory_pool_location(smu);
1185 1186
	if (ret) {
		dev_err(adev->dev, "Failed to SetDramLogDramAddr!\n");
1187
		return ret;
1188
	}
1189

1190
	/* smu_dump_pptable(smu); */
1191 1192 1193 1194 1195
	/*
	 * Copy pptable bo in the vram to smc with SMU MSGs such as
	 * SetDriverDramAddr and TransferTableDram2Smu.
	 */
	ret = smu_write_pptable(smu);
1196 1197
	if (ret) {
		dev_err(adev->dev, "Failed to transfer pptable to SMC!\n");
1198
		return ret;
1199
	}
1200

1201 1202 1203 1204
	/* issue Run*Btc msg */
	ret = smu_run_btc(smu);
	if (ret)
		return ret;
1205

1206
	ret = smu_feature_set_allowed_mask(smu);
1207 1208
	if (ret) {
		dev_err(adev->dev, "Failed to set driver allowed features mask!\n");
1209
		return ret;
1210
	}
1211

1212
	ret = smu_system_features_control(smu, true);
1213 1214
	if (ret) {
		dev_err(adev->dev, "Failed to enable requested dpm features!\n");
1215
		return ret;
1216
	}
1217

1218
	if (!smu_is_dpm_running(smu))
1219
		dev_info(adev->dev, "dpm has been disabled\n");
1220

1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248
	if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4)
		pcie_gen = 3;
	else if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)
		pcie_gen = 2;
	else if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2)
		pcie_gen = 1;
	else if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1)
		pcie_gen = 0;

	/* Bit 31:16: LCLK DPM level. 0 is DPM0, and 1 is DPM1
	 * Bit 15:8:  PCIE GEN, 0 to 3 corresponds to GEN1 to GEN4
	 * Bit 7:0:   PCIE lane width, 1 to 7 corresponds is x1 to x32
	 */
	if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X16)
		pcie_width = 6;
	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X12)
		pcie_width = 5;
	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X8)
		pcie_width = 4;
	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X4)
		pcie_width = 3;
	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X2)
		pcie_width = 2;
	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X1)
		pcie_width = 1;
	ret = smu_update_pcie_parameters(smu, pcie_gen, pcie_width);
	if (ret) {
		dev_err(adev->dev, "Attempt to override pcie params failed!\n");
1249
		return ret;
1250
	}
1251

1252 1253 1254 1255 1256 1257
	ret = smu_get_thermal_temperature_range(smu);
	if (ret) {
		dev_err(adev->dev, "Failed to get thermal temperature ranges!\n");
		return ret;
	}

1258
	ret = smu_enable_thermal_alert(smu);
1259 1260
	if (ret) {
		dev_err(adev->dev, "Failed to enable thermal alert!\n");
1261
		return ret;
1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272
	}

	/*
	 * Set initialized values (get from vbios) to dpm tables context such as
	 * gfxclk, memclk, dcefclk, and etc. And enable the DPM feature for each
	 * type of clks.
	 */
	ret = smu_set_default_dpm_table(smu);
	if (ret) {
		dev_err(adev->dev, "Failed to setup default dpm clock tables!\n");
		return ret;
1273
	}
1274

1275 1276 1277
	ret = smu_notify_display_change(smu);
	if (ret)
		return ret;
1278

1279 1280 1281 1282
	/*
	 * Set min deep sleep dce fclk with bootup value from vbios via
	 * SetMinDeepSleepDcefclk MSG.
	 */
1283 1284
	ret = smu_set_min_dcef_deep_sleep(smu,
					  smu->smu_table.boot_values.dcefclk / 100);
1285 1286
	if (ret)
		return ret;
1287

1288
	return ret;
1289 1290
}

1291
static int smu_start_smc_engine(struct smu_context *smu)
1292
{
1293 1294
	struct amdgpu_device *adev = smu->adev;
	int ret = 0;
1295

1296
	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
1297
		if (adev->ip_versions[MP1_HWIP][0] < IP_VERSION(11, 0, 0)) {
1298 1299
			if (smu->ppt_funcs->load_microcode) {
				ret = smu->ppt_funcs->load_microcode(smu);
1300 1301 1302
				if (ret)
					return ret;
			}
1303
		}
1304 1305
	}

1306 1307
	if (smu->ppt_funcs->check_fw_status) {
		ret = smu->ppt_funcs->check_fw_status(smu);
1308
		if (ret) {
1309
			dev_err(adev->dev, "SMC is not ready\n");
1310 1311
			return ret;
		}
1312
	}
1313

1314 1315 1316 1317 1318 1319 1320 1321
	/*
	 * Send msg GetDriverIfVersion to check if the return value is equal
	 * with DRIVER_IF_VERSION of smc header.
	 */
	ret = smu_check_fw_version(smu);
	if (ret)
		return ret;

1322 1323 1324 1325 1326 1327 1328 1329 1330
	return ret;
}

static int smu_hw_init(void *handle)
{
	int ret;
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;

1331 1332
	if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev)) {
		smu->pm_enabled = false;
1333
		return 0;
1334
	}
1335

1336
	ret = smu_start_smc_engine(smu);
1337
	if (ret) {
1338
		dev_err(adev->dev, "SMC engine is not correctly up!\n");
1339 1340 1341
		return ret;
	}

1342
	if (smu->is_apu) {
1343
		smu_powergate_sdma(&adev->smu, false);
1344
		smu_dpm_set_vcn_enable(smu, true);
1345
		smu_dpm_set_jpeg_enable(smu, true);
1346
		smu_set_gfx_cgpg(&adev->smu, true);
1347
	}
1348

1349 1350 1351
	if (!smu->pm_enabled)
		return 0;

1352 1353
	/* get boot_values from vbios to set revision, gfxclk, and etc. */
	ret = smu_get_vbios_bootup_values(smu);
1354 1355
	if (ret) {
		dev_err(adev->dev, "Failed to get VBIOS boot clock values!\n");
1356
		return ret;
1357
	}
1358 1359

	ret = smu_setup_pptable(smu);
1360 1361
	if (ret) {
		dev_err(adev->dev, "Failed to setup pptable!\n");
1362
		return ret;
1363
	}
1364

E
Evan Quan 已提交
1365
	ret = smu_get_driver_allowed_feature_mask(smu);
1366
	if (ret)
1367
		return ret;
1368

E
Evan Quan 已提交
1369
	ret = smu_smc_hw_setup(smu);
1370 1371 1372 1373
	if (ret) {
		dev_err(adev->dev, "Failed to setup smc hw!\n");
		return ret;
	}
1374

1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387
	/*
	 * Move maximum sustainable clock retrieving here considering
	 * 1. It is not needed on resume(from S3).
	 * 2. DAL settings come between .hw_init and .late_init of SMU.
	 *    And DAL needs to know the maximum sustainable clocks. Thus
	 *    it cannot be put in .late_init().
	 */
	ret = smu_init_max_sustainable_clocks(smu);
	if (ret) {
		dev_err(adev->dev, "Failed to init max sustainable clocks!\n");
		return ret;
	}

1388
	adev->pm.dpm_enabled = true;
1389

1390
	dev_info(adev->dev, "SMU is initialized successfully!\n");
1391 1392 1393 1394

	return 0;
}

1395
static int smu_disable_dpms(struct smu_context *smu)
1396
{
1397 1398 1399
	struct amdgpu_device *adev = smu->adev;
	int ret = 0;
	bool use_baco = !smu->is_apu &&
1400
		((amdgpu_in_reset(adev) &&
1401
		  (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO)) ||
1402
		 ((adev->in_runpm || adev->in_s4) && amdgpu_asic_supports_baco(adev)));
1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414

	/*
	 * For custom pptable uploading, skip the DPM features
	 * disable process on Navi1x ASICs.
	 *   - As the gfx related features are under control of
	 *     RLC on those ASICs. RLC reinitialization will be
	 *     needed to reenable them. That will cost much more
	 *     efforts.
	 *
	 *   - SMU firmware can handle the DPM reenablement
	 *     properly.
	 */
1415
	if (smu->uploading_custom_pp_table) {
1416
		switch (adev->ip_versions[MP1_HWIP][0]) {
1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
		case IP_VERSION(11, 0, 0):
		case IP_VERSION(11, 0, 5):
		case IP_VERSION(11, 0, 9):
		case IP_VERSION(11, 0, 7):
		case IP_VERSION(11, 0, 11):
		case IP_VERSION(11, 5, 0):
		case IP_VERSION(11, 0, 12):
		case IP_VERSION(11, 0, 13):
			return smu_disable_all_features_with_exception(smu,
								       true,
								       SMU_FEATURE_COUNT);
		default:
			break;
		}
	}
1432 1433 1434 1435 1436

	/*
	 * For Sienna_Cichlid, PMFW will handle the features disablement properly
	 * on BACO in. Driver involvement is unnecessary.
	 */
1437
	if (use_baco) {
1438
		switch (adev->ip_versions[MP1_HWIP][0]) {
1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449
		case IP_VERSION(11, 0, 7):
		case IP_VERSION(11, 0, 0):
		case IP_VERSION(11, 0, 5):
		case IP_VERSION(11, 0, 9):
			return smu_disable_all_features_with_exception(smu,
								       true,
								       SMU_FEATURE_BACO_BIT);
		default:
			break;
		}
	}
1450 1451

	/*
1452 1453
	 * For gpu reset, runpm and hibernation through BACO,
	 * BACO feature has to be kept enabled.
1454
	 */
1455
	if (use_baco && smu_feature_is_enabled(smu, SMU_FEATURE_BACO_BIT)) {
1456
		ret = smu_disable_all_features_with_exception(smu,
1457
							      false,
1458
							      SMU_FEATURE_BACO_BIT);
1459
		if (ret)
1460
			dev_err(adev->dev, "Failed to disable smu features except BACO.\n");
1461 1462 1463
	} else {
		ret = smu_system_features_control(smu, false);
		if (ret)
1464
			dev_err(adev->dev, "Failed to disable smu features.\n");
1465 1466
	}

1467
	if (adev->ip_versions[MP1_HWIP][0] >= IP_VERSION(11, 0, 0) &&
1468 1469 1470 1471
	    adev->gfx.rlc.funcs->stop)
		adev->gfx.rlc.funcs->stop(adev);

	return ret;
1472 1473
}

1474 1475 1476 1477 1478
static int smu_smc_hw_cleanup(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	int ret = 0;

1479
	cancel_work_sync(&smu->throttling_logging_work);
1480
	cancel_work_sync(&smu->interrupt_work);
1481

1482 1483
	ret = smu_disable_thermal_alert(smu);
	if (ret) {
1484
		dev_err(adev->dev, "Fail to disable thermal alert!\n");
1485 1486 1487 1488
		return ret;
	}

	ret = smu_disable_dpms(smu);
1489 1490
	if (ret) {
		dev_err(adev->dev, "Fail to disable dpm features!\n");
1491
		return ret;
1492
	}
1493 1494 1495 1496

	return 0;
}

1497 1498 1499 1500 1501
static int smu_hw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;

1502 1503 1504
	if (amdgpu_sriov_vf(adev)&& !amdgpu_sriov_is_pp_one_vf(adev))
		return 0;

1505
	if (smu->is_apu) {
1506
		smu_powergate_sdma(&adev->smu, true);
1507
	}
1508

1509 1510 1511 1512 1513 1514
	smu_dpm_set_vcn_enable(smu, false);
	smu_dpm_set_jpeg_enable(smu, false);

	adev->vcn.cur_state = AMD_PG_STATE_GATE;
	adev->jpeg.cur_state = AMD_PG_STATE_GATE;

1515 1516 1517
	if (!smu->pm_enabled)
		return 0;

1518 1519
	adev->pm.dpm_enabled = false;

1520
	return smu_smc_hw_cleanup(smu);
1521 1522
}

1523
static int smu_reset(struct smu_context *smu)
1524 1525
{
	struct amdgpu_device *adev = smu->adev;
1526 1527 1528
	int ret;

	amdgpu_gfx_off_ctrl(smu->adev, false);
1529 1530 1531 1532 1533 1534 1535 1536 1537

	ret = smu_hw_fini(adev);
	if (ret)
		return ret;

	ret = smu_hw_init(adev);
	if (ret)
		return ret;

1538
	ret = smu_late_init(adev);
1539 1540
	if (ret)
		return ret;
1541

1542 1543 1544
	amdgpu_gfx_off_ctrl(smu->adev, true);

	return 0;
1545 1546
}

1547 1548 1549
static int smu_suspend(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1550
	struct smu_context *smu = &adev->smu;
1551
	int ret;
1552

1553 1554 1555
	if (amdgpu_sriov_vf(adev)&& !amdgpu_sriov_is_pp_one_vf(adev))
		return 0;

1556 1557 1558
	if (!smu->pm_enabled)
		return 0;

1559 1560
	adev->pm.dpm_enabled = false;

1561
	ret = smu_smc_hw_cleanup(smu);
1562 1563
	if (ret)
		return ret;
1564

1565 1566
	smu->watermarks_bitmap &= ~(WATERMARKS_LOADED);

1567 1568
	/* skip CGPG when in S0ix */
	if (smu->is_apu && !adev->in_s0ix)
1569
		smu_set_gfx_cgpg(&adev->smu, false);
1570

1571 1572 1573 1574 1575 1576 1577 1578 1579
	return 0;
}

static int smu_resume(void *handle)
{
	int ret;
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;

1580 1581 1582 1583 1584 1585
	if (amdgpu_sriov_vf(adev)&& !amdgpu_sriov_is_pp_one_vf(adev))
		return 0;

	if (!smu->pm_enabled)
		return 0;

1586
	dev_info(adev->dev, "SMU is resuming...\n");
1587

1588 1589
	ret = smu_start_smc_engine(smu);
	if (ret) {
1590 1591
		dev_err(adev->dev, "SMC engine is not correctly up!\n");
		return ret;
1592 1593
	}

E
Evan Quan 已提交
1594
	ret = smu_smc_hw_setup(smu);
1595 1596 1597 1598
	if (ret) {
		dev_err(adev->dev, "Failed to setup smc hw!\n");
		return ret;
	}
1599

1600 1601 1602
	if (smu->is_apu)
		smu_set_gfx_cgpg(&adev->smu, true);

1603 1604
	smu->disable_uclk_switch = 0;

1605 1606
	adev->pm.dpm_enabled = true;

1607
	dev_info(adev->dev, "SMU is resumed successfully!\n");
1608

1609 1610 1611
	return 0;
}

1612 1613
static int smu_display_configuration_change(void *handle,
					    const struct amd_pp_display_configuration *display_config)
1614
{
1615
	struct smu_context *smu = handle;
1616 1617 1618
	int index = 0;
	int num_of_active_display = 0;

1619 1620
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1621 1622 1623 1624 1625 1626

	if (!display_config)
		return -EINVAL;

	mutex_lock(&smu->mutex);

1627 1628
	smu_set_min_dcef_deep_sleep(smu,
				    display_config->min_dcef_deep_sleep_set_clk / 100);
1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639

	for (index = 0; index < display_config->num_path_including_non_display; index++) {
		if (display_config->displays[index].controller_id != 0)
			num_of_active_display++;
	}

	mutex_unlock(&smu->mutex);

	return 0;
}

1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651
static int smu_set_clockgating_state(void *handle,
				     enum amd_clockgating_state state)
{
	return 0;
}

static int smu_set_powergating_state(void *handle,
				     enum amd_powergating_state state)
{
	return 0;
}

1652 1653 1654 1655 1656 1657 1658 1659 1660 1661
static int smu_enable_umd_pstate(void *handle,
		      enum amd_dpm_forced_level *level)
{
	uint32_t profile_mode_mask = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD |
					AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK |
					AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK |
					AMD_DPM_FORCED_LEVEL_PROFILE_PEAK;

	struct smu_context *smu = (struct smu_context*)(handle);
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
1662

1663
	if (!smu->is_apu && !smu_dpm_ctx->dpm_context)
1664 1665 1666 1667 1668 1669 1670
		return -EINVAL;

	if (!(smu_dpm_ctx->dpm_level & profile_mode_mask)) {
		/* enter umd pstate, save current level, disable gfx cg*/
		if (*level & profile_mode_mask) {
			smu_dpm_ctx->saved_dpm_level = smu_dpm_ctx->dpm_level;
			smu_dpm_ctx->enable_umd_pstate = true;
1671
			smu_gpo_control(smu, false);
1672 1673 1674
			amdgpu_device_ip_set_powergating_state(smu->adev,
							       AMD_IP_BLOCK_TYPE_GFX,
							       AMD_PG_STATE_UNGATE);
1675 1676 1677
			amdgpu_device_ip_set_clockgating_state(smu->adev,
							       AMD_IP_BLOCK_TYPE_GFX,
							       AMD_CG_STATE_UNGATE);
1678
			smu_gfx_ulv_control(smu, false);
1679
			smu_deep_sleep_control(smu, false);
1680
			amdgpu_asic_update_umd_stable_pstate(smu->adev, true);
1681 1682 1683 1684 1685 1686 1687
		}
	} else {
		/* exit umd pstate, restore level, enable gfx cg*/
		if (!(*level & profile_mode_mask)) {
			if (*level == AMD_DPM_FORCED_LEVEL_PROFILE_EXIT)
				*level = smu_dpm_ctx->saved_dpm_level;
			smu_dpm_ctx->enable_umd_pstate = false;
1688
			amdgpu_asic_update_umd_stable_pstate(smu->adev, false);
1689
			smu_deep_sleep_control(smu, true);
1690
			smu_gfx_ulv_control(smu, true);
1691 1692 1693 1694 1695 1696
			amdgpu_device_ip_set_clockgating_state(smu->adev,
							       AMD_IP_BLOCK_TYPE_GFX,
							       AMD_CG_STATE_GATE);
			amdgpu_device_ip_set_powergating_state(smu->adev,
							       AMD_IP_BLOCK_TYPE_GFX,
							       AMD_PG_STATE_GATE);
1697
			smu_gpo_control(smu, true);
1698 1699 1700 1701 1702 1703
		}
	}

	return 0;
}

1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715
static int smu_bump_power_profile_mode(struct smu_context *smu,
					   long *param,
					   uint32_t param_size)
{
	int ret = 0;

	if (smu->ppt_funcs->set_power_profile_mode)
		ret = smu->ppt_funcs->set_power_profile_mode(smu, param, param_size);

	return ret;
}

1716
static int smu_adjust_power_state_dynamic(struct smu_context *smu,
1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727
				   enum amd_dpm_forced_level level,
				   bool skip_display_settings)
{
	int ret = 0;
	int index = 0;
	long workload;
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);

	if (!skip_display_settings) {
		ret = smu_display_config_changed(smu);
		if (ret) {
1728
			dev_err(smu->adev->dev, "Failed to change display config!");
1729 1730 1731 1732 1733 1734
			return ret;
		}
	}

	ret = smu_apply_clocks_adjust_rules(smu);
	if (ret) {
1735
		dev_err(smu->adev->dev, "Failed to apply clocks adjust rules!");
1736 1737 1738 1739
		return ret;
	}

	if (!skip_display_settings) {
A
Alex Deucher 已提交
1740
		ret = smu_notify_smc_display_config(smu);
1741
		if (ret) {
1742
			dev_err(smu->adev->dev, "Failed to notify smc display config!");
1743 1744 1745 1746 1747
			return ret;
		}
	}

	if (smu_dpm_ctx->dpm_level != level) {
1748 1749
		ret = smu_asic_set_performance_level(smu, level);
		if (ret) {
1750
			dev_err(smu->adev->dev, "Failed to set performance level!");
1751
			return ret;
1752
		}
1753 1754 1755

		/* update the saved copy */
		smu_dpm_ctx->dpm_level = level;
1756 1757
	}

1758 1759
	if (smu_dpm_ctx->dpm_level != AMD_DPM_FORCED_LEVEL_MANUAL &&
		smu_dpm_ctx->dpm_level != AMD_DPM_FORCED_LEVEL_PERF_DETERMINISM) {
1760 1761 1762 1763 1764
		index = fls(smu->workload_mask);
		index = index > 0 && index <= WORKLOAD_POLICY_MAX ? index - 1 : 0;
		workload = smu->workload_setting[index];

		if (smu->power_profile_mode != workload)
1765
			smu_bump_power_profile_mode(smu, &workload, 0);
1766 1767 1768 1769 1770
	}

	return ret;
}

1771 1772 1773 1774
static int smu_handle_task(struct smu_context *smu,
			   enum amd_dpm_forced_level level,
			   enum amd_pp_task task_id,
			   bool lock_needed)
1775 1776 1777
{
	int ret = 0;

1778 1779
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1780

1781 1782 1783
	if (lock_needed)
		mutex_lock(&smu->mutex);

1784 1785 1786 1787
	switch (task_id) {
	case AMD_PP_TASK_DISPLAY_CONFIG_CHANGE:
		ret = smu_pre_display_config_changed(smu);
		if (ret)
1788
			goto out;
1789 1790 1791 1792 1793 1794 1795 1796 1797 1798
		ret = smu_adjust_power_state_dynamic(smu, level, false);
		break;
	case AMD_PP_TASK_COMPLETE_INIT:
	case AMD_PP_TASK_READJUST_POWER_STATE:
		ret = smu_adjust_power_state_dynamic(smu, level, true);
		break;
	default:
		break;
	}

1799 1800 1801 1802
out:
	if (lock_needed)
		mutex_unlock(&smu->mutex);

1803 1804 1805
	return ret;
}

1806 1807 1808
static int smu_handle_dpm_task(void *handle,
			       enum amd_pp_task task_id,
			       enum amd_pm_state_type *user_state)
1809 1810 1811 1812 1813 1814 1815 1816
{
	struct smu_context *smu = handle;
	struct smu_dpm_context *smu_dpm = &smu->smu_dpm;

	return smu_handle_task(smu, smu_dpm->dpm_level, task_id, true);

}

1817 1818 1819
static int smu_switch_power_profile(void *handle,
				    enum PP_SMC_POWER_PROFILE type,
				    bool en)
1820
{
1821
	struct smu_context *smu = handle;
1822 1823 1824 1825
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
	long workload;
	uint32_t index;

1826 1827
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845

	if (!(type < PP_SMC_POWER_PROFILE_CUSTOM))
		return -EINVAL;

	mutex_lock(&smu->mutex);

	if (!en) {
		smu->workload_mask &= ~(1 << smu->workload_prority[type]);
		index = fls(smu->workload_mask);
		index = index > 0 && index <= WORKLOAD_POLICY_MAX ? index - 1 : 0;
		workload = smu->workload_setting[index];
	} else {
		smu->workload_mask |= (1 << smu->workload_prority[type]);
		index = fls(smu->workload_mask);
		index = index <= WORKLOAD_POLICY_MAX ? index - 1 : 0;
		workload = smu->workload_setting[index];
	}

1846 1847
	if (smu_dpm_ctx->dpm_level != AMD_DPM_FORCED_LEVEL_MANUAL &&
		smu_dpm_ctx->dpm_level != AMD_DPM_FORCED_LEVEL_PERF_DETERMINISM)
1848
		smu_bump_power_profile_mode(smu, &workload, 0);
1849 1850 1851 1852 1853 1854

	mutex_unlock(&smu->mutex);

	return 0;
}

1855
static enum amd_dpm_forced_level smu_get_performance_level(void *handle)
1856
{
1857
	struct smu_context *smu = handle;
1858
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
1859
	enum amd_dpm_forced_level level;
1860

1861 1862
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1863

1864
	if (!smu->is_apu && !smu_dpm_ctx->dpm_context)
1865 1866 1867
		return -EINVAL;

	mutex_lock(&(smu->mutex));
1868
	level = smu_dpm_ctx->dpm_level;
1869 1870
	mutex_unlock(&(smu->mutex));

1871
	return level;
1872 1873
}

1874 1875
static int smu_force_performance_level(void *handle,
				       enum amd_dpm_forced_level level)
1876
{
1877
	struct smu_context *smu = handle;
1878
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
1879
	int ret = 0;
1880

1881 1882
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1883

1884
	if (!smu->is_apu && !smu_dpm_ctx->dpm_context)
1885 1886
		return -EINVAL;

1887 1888
	mutex_lock(&smu->mutex);

1889
	ret = smu_enable_umd_pstate(smu, &level);
1890 1891
	if (ret) {
		mutex_unlock(&smu->mutex);
1892
		return ret;
1893
	}
1894

1895
	ret = smu_handle_task(smu, level,
1896 1897 1898 1899
			      AMD_PP_TASK_READJUST_POWER_STATE,
			      false);

	mutex_unlock(&smu->mutex);
1900

1901 1902 1903 1904 1905 1906
	/* reset user dpm clock state */
	if (!ret && smu_dpm_ctx->dpm_level != AMD_DPM_FORCED_LEVEL_MANUAL) {
		memset(smu->user_dpm_profile.clk_mask, 0, sizeof(smu->user_dpm_profile.clk_mask));
		smu->user_dpm_profile.clk_dependency = 0;
	}

1907 1908 1909
	return ret;
}

1910
static int smu_set_display_count(void *handle, uint32_t count)
1911
{
1912
	struct smu_context *smu = handle;
1913 1914
	int ret = 0;

1915 1916
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1917

1918 1919 1920 1921 1922 1923 1924
	mutex_lock(&smu->mutex);
	ret = smu_init_display_count(smu, count);
	mutex_unlock(&smu->mutex);

	return ret;
}

1925
static int smu_force_smuclk_levels(struct smu_context *smu,
1926
			 enum smu_clk_type clk_type,
1927
			 uint32_t mask)
1928 1929 1930 1931
{
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
	int ret = 0;

1932 1933
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1934

1935
	if (smu_dpm_ctx->dpm_level != AMD_DPM_FORCED_LEVEL_MANUAL) {
1936
		dev_dbg(smu->adev->dev, "force clock level is for dpm manual mode only.\n");
1937 1938 1939
		return -EINVAL;
	}

1940
	mutex_lock(&smu->mutex);
1941

1942
	if (smu->ppt_funcs && smu->ppt_funcs->force_clk_levels) {
1943
		ret = smu->ppt_funcs->force_clk_levels(smu, clk_type, mask);
1944
		if (!ret && !(smu->user_dpm_profile.flags & SMU_DPM_USER_PROFILE_RESTORE)) {
1945 1946 1947 1948
			smu->user_dpm_profile.clk_mask[clk_type] = mask;
			smu_set_user_clk_dependencies(smu, clk_type);
		}
	}
1949

1950
	mutex_unlock(&smu->mutex);
1951

1952 1953 1954
	return ret;
}

1955 1956 1957
static int smu_force_ppclk_levels(void *handle,
				  enum pp_clock_type type,
				  uint32_t mask)
1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993
{
	struct smu_context *smu = handle;
	enum smu_clk_type clk_type;

	switch (type) {
	case PP_SCLK:
		clk_type = SMU_SCLK; break;
	case PP_MCLK:
		clk_type = SMU_MCLK; break;
	case PP_PCIE:
		clk_type = SMU_PCIE; break;
	case PP_SOCCLK:
		clk_type = SMU_SOCCLK; break;
	case PP_FCLK:
		clk_type = SMU_FCLK; break;
	case PP_DCEFCLK:
		clk_type = SMU_DCEFCLK; break;
	case PP_VCLK:
		clk_type = SMU_VCLK; break;
	case PP_DCLK:
		clk_type = SMU_DCLK; break;
	case OD_SCLK:
		clk_type = SMU_OD_SCLK; break;
	case OD_MCLK:
		clk_type = SMU_OD_MCLK; break;
	case OD_VDDC_CURVE:
		clk_type = SMU_OD_VDDC_CURVE; break;
	case OD_RANGE:
		clk_type = SMU_OD_RANGE; break;
	default:
		return -EINVAL;
	}

	return smu_force_smuclk_levels(smu, clk_type, mask);
}

1994 1995 1996 1997 1998 1999 2000
/*
 * On system suspending or resetting, the dpm_enabled
 * flag will be cleared. So that those SMU services which
 * are not supported will be gated.
 * However, the mp1 state setting should still be granted
 * even if the dpm_enabled cleared.
 */
2001 2002
static int smu_set_mp1_state(void *handle,
			     enum pp_mp1_state mp1_state)
2003
{
2004
	struct smu_context *smu = handle;
2005
	int ret = 0;
2006

2007 2008 2009
	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

2010 2011
	mutex_lock(&smu->mutex);

2012 2013 2014
	if (smu->ppt_funcs &&
	    smu->ppt_funcs->set_mp1_state)
		ret = smu->ppt_funcs->set_mp1_state(smu, mp1_state);
2015

2016 2017
	mutex_unlock(&smu->mutex);

2018 2019 2020
	return ret;
}

2021 2022
static int smu_set_df_cstate(void *handle,
			     enum pp_df_cstate state)
2023
{
2024
	struct smu_context *smu = handle;
2025 2026
	int ret = 0;

2027 2028
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2029 2030 2031 2032

	if (!smu->ppt_funcs || !smu->ppt_funcs->set_df_cstate)
		return 0;

2033 2034
	mutex_lock(&smu->mutex);

2035 2036
	ret = smu->ppt_funcs->set_df_cstate(smu, state);
	if (ret)
2037
		dev_err(smu->adev->dev, "[SetDfCstate] failed!\n");
2038

2039 2040
	mutex_unlock(&smu->mutex);

2041 2042 2043
	return ret;
}

2044 2045 2046 2047
int smu_allow_xgmi_power_down(struct smu_context *smu, bool en)
{
	int ret = 0;

2048 2049
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2050 2051 2052 2053 2054 2055 2056 2057

	if (!smu->ppt_funcs || !smu->ppt_funcs->allow_xgmi_power_down)
		return 0;

	mutex_lock(&smu->mutex);

	ret = smu->ppt_funcs->allow_xgmi_power_down(smu, en);
	if (ret)
2058
		dev_err(smu->adev->dev, "[AllowXgmiPowerDown] failed!\n");
2059 2060 2061 2062 2063 2064

	mutex_unlock(&smu->mutex);

	return ret;
}

2065 2066
int smu_write_watermarks_table(struct smu_context *smu)
{
2067
	int ret = 0;
2068

2069 2070
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2071

2072 2073 2074 2075 2076 2077 2078
	mutex_lock(&smu->mutex);

	ret = smu_set_watermarks_table(smu, NULL);

	mutex_unlock(&smu->mutex);

	return ret;
2079 2080
}

2081 2082
static int smu_set_watermarks_for_clock_ranges(void *handle,
					       struct pp_smu_wm_range_sets *clock_ranges)
2083
{
2084
	struct smu_context *smu = handle;
2085
	int ret = 0;
2086

2087 2088
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2089

2090 2091 2092
	if (smu->disable_watermark)
		return 0;

2093 2094
	mutex_lock(&smu->mutex);

2095
	ret = smu_set_watermarks_table(smu, clock_ranges);
2096

2097 2098
	mutex_unlock(&smu->mutex);

2099
	return ret;
2100 2101
}

2102 2103 2104 2105
int smu_set_ac_dc(struct smu_context *smu)
{
	int ret = 0;

2106 2107
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2108

2109 2110 2111 2112 2113
	/* controlled by firmware */
	if (smu->dc_controlled_by_gpio)
		return 0;

	mutex_lock(&smu->mutex);
2114 2115 2116 2117
	ret = smu_set_power_source(smu,
				   smu->adev->pm.ac_power ? SMU_POWER_SOURCE_AC :
				   SMU_POWER_SOURCE_DC);
	if (ret)
2118
		dev_err(smu->adev->dev, "Failed to switch to %s mode!\n",
2119
		       smu->adev->pm.ac_power ? "AC" : "DC");
2120 2121 2122 2123 2124
	mutex_unlock(&smu->mutex);

	return ret;
}

2125 2126 2127
const struct amd_ip_funcs smu_ip_funcs = {
	.name = "smu",
	.early_init = smu_early_init,
2128
	.late_init = smu_late_init,
2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140
	.sw_init = smu_sw_init,
	.sw_fini = smu_sw_fini,
	.hw_init = smu_hw_init,
	.hw_fini = smu_hw_fini,
	.suspend = smu_suspend,
	.resume = smu_resume,
	.is_idle = NULL,
	.check_soft_reset = NULL,
	.wait_for_idle = NULL,
	.soft_reset = NULL,
	.set_clockgating_state = smu_set_clockgating_state,
	.set_powergating_state = smu_set_powergating_state,
2141
	.enable_umd_pstate = smu_enable_umd_pstate,
2142
};
2143 2144 2145 2146 2147 2148 2149 2150 2151

const struct amdgpu_ip_block_version smu_v11_0_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_SMC,
	.major = 11,
	.minor = 0,
	.rev = 0,
	.funcs = &smu_ip_funcs,
};
2152 2153 2154 2155 2156 2157 2158 2159 2160

const struct amdgpu_ip_block_version smu_v12_0_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_SMC,
	.major = 12,
	.minor = 0,
	.rev = 0,
	.funcs = &smu_ip_funcs,
};
2161

2162 2163 2164 2165 2166 2167 2168 2169 2170
const struct amdgpu_ip_block_version smu_v13_0_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_SMC,
	.major = 13,
	.minor = 0,
	.rev = 0,
	.funcs = &smu_ip_funcs,
};

2171
static int smu_load_microcode(void *handle)
2172
{
2173 2174
	struct smu_context *smu = handle;
	struct amdgpu_device *adev = smu->adev;
2175 2176
	int ret = 0;

2177
	if (!smu->pm_enabled)
2178
		return -EOPNOTSUPP;
2179

2180 2181 2182
	/* This should be used for non PSP loading */
	if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)
		return 0;
2183

2184
	if (smu->ppt_funcs->load_microcode) {
2185
		ret = smu->ppt_funcs->load_microcode(smu);
2186 2187 2188 2189 2190
		if (ret) {
			dev_err(adev->dev, "Load microcode failed\n");
			return ret;
		}
	}
2191

2192
	if (smu->ppt_funcs->check_fw_status) {
2193
		ret = smu->ppt_funcs->check_fw_status(smu);
2194 2195 2196 2197 2198
		if (ret) {
			dev_err(adev->dev, "SMC is not ready\n");
			return ret;
		}
	}
2199 2200 2201 2202

	return ret;
}

2203
static int smu_set_gfx_cgpg(struct smu_context *smu, bool enabled)
2204 2205 2206 2207 2208
{
	int ret = 0;

	mutex_lock(&smu->mutex);

2209 2210
	if (smu->ppt_funcs->set_gfx_cgpg)
		ret = smu->ppt_funcs->set_gfx_cgpg(smu, enabled);
2211 2212 2213 2214 2215 2216

	mutex_unlock(&smu->mutex);

	return ret;
}

2217
static int smu_set_fan_speed_rpm(void *handle, uint32_t speed)
2218
{
2219
	struct smu_context *smu = handle;
2220 2221
	int ret = 0;

2222 2223
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2224

2225 2226
	mutex_lock(&smu->mutex);

2227 2228 2229
	if (smu->ppt_funcs->set_fan_speed_rpm) {
		ret = smu->ppt_funcs->set_fan_speed_rpm(smu, speed);
		if (!ret && !(smu->user_dpm_profile.flags & SMU_DPM_USER_PROFILE_RESTORE)) {
2230 2231 2232 2233 2234
			smu->user_dpm_profile.flags |= SMU_CUSTOM_FAN_SPEED_RPM;
			smu->user_dpm_profile.fan_speed_rpm = speed;

			/* Override custom PWM setting as they cannot co-exist */
			smu->user_dpm_profile.flags &= ~SMU_CUSTOM_FAN_SPEED_PWM;
2235
			smu->user_dpm_profile.fan_speed_pwm = 0;
2236
		}
2237
	}
2238 2239 2240 2241 2242 2243

	mutex_unlock(&smu->mutex);

	return ret;
}

2244 2245 2246 2247 2248 2249 2250 2251 2252 2253
/**
 * smu_get_power_limit - Request one of the SMU Power Limits
 *
 * @handle: pointer to smu context
 * @limit: requested limit is written back to this variable
 * @pp_limit_level: &pp_power_limit_level which limit of the power to return
 * @pp_power_type: &pp_power_type type of power
 * Return:  0 on success, <0 on error
 *
 */
2254
int smu_get_power_limit(void *handle,
2255
			uint32_t *limit,
2256 2257
			enum pp_power_limit_level pp_limit_level,
			enum pp_power_type pp_power_type)
2258
{
2259
	struct smu_context *smu = handle;
2260
	struct amdgpu_device *adev = smu->adev;
2261 2262
	enum smu_ppt_limit_level limit_level;
	uint32_t limit_type;
2263 2264
	int ret = 0;

2265 2266
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2267

2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295
	switch(pp_power_type) {
	case PP_PWR_TYPE_SUSTAINED:
		limit_type = SMU_DEFAULT_PPT_LIMIT;
		break;
	case PP_PWR_TYPE_FAST:
		limit_type = SMU_FAST_PPT_LIMIT;
		break;
	default:
		return -EOPNOTSUPP;
		break;
	}

	switch(pp_limit_level){
	case PP_PWR_LIMIT_CURRENT:
		limit_level = SMU_PPT_LIMIT_CURRENT;
		break;
	case PP_PWR_LIMIT_DEFAULT:
		limit_level = SMU_PPT_LIMIT_DEFAULT;
		break;
	case PP_PWR_LIMIT_MAX:
		limit_level = SMU_PPT_LIMIT_MAX;
		break;
	case PP_PWR_LIMIT_MIN:
	default:
		return -EOPNOTSUPP;
		break;
	}

2296
	mutex_lock(&smu->mutex);
2297

2298 2299 2300 2301 2302 2303
	if (limit_type != SMU_DEFAULT_PPT_LIMIT) {
		if (smu->ppt_funcs->get_ppt_limit)
			ret = smu->ppt_funcs->get_ppt_limit(smu, limit, limit_type, limit_level);
	} else {
		switch (limit_level) {
		case SMU_PPT_LIMIT_CURRENT:
2304
			switch (adev->ip_versions[MP1_HWIP][0]) {
2305 2306 2307 2308 2309
			case IP_VERSION(13, 0, 2):
			case IP_VERSION(11, 0, 7):
			case IP_VERSION(11, 0, 11):
			case IP_VERSION(11, 0, 12):
			case IP_VERSION(11, 0, 13):
2310 2311 2312 2313
				ret = smu_get_asic_power_limits(smu,
								&smu->current_power_limit,
								NULL,
								NULL);
2314 2315 2316 2317
				break;
			default:
				break;
			}
2318 2319
			*limit = smu->current_power_limit;
			break;
2320 2321 2322
		case SMU_PPT_LIMIT_DEFAULT:
			*limit = smu->default_power_limit;
			break;
2323 2324 2325 2326 2327 2328
		case SMU_PPT_LIMIT_MAX:
			*limit = smu->max_power_limit;
			break;
		default:
			break;
		}
2329
	}
2330

2331
	mutex_unlock(&smu->mutex);
2332

2333
	return ret;
2334 2335
}

2336
static int smu_set_power_limit(void *handle, uint32_t limit)
2337
{
2338
	struct smu_context *smu = handle;
2339
	uint32_t limit_type = limit >> 24;
2340 2341
	int ret = 0;

2342 2343
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2344

2345 2346
	mutex_lock(&smu->mutex);

2347
	limit &= (1<<24)-1;
2348 2349
	if (limit_type != SMU_DEFAULT_PPT_LIMIT)
		if (smu->ppt_funcs->set_power_limit) {
2350
			ret = smu->ppt_funcs->set_power_limit(smu, limit_type, limit);
2351 2352 2353
			goto out;
		}

2354 2355 2356 2357
	if (limit > smu->max_power_limit) {
		dev_err(smu->adev->dev,
			"New power limit (%d) is over the max allowed %d\n",
			limit, smu->max_power_limit);
2358
		ret = -EINVAL;
2359 2360 2361 2362 2363 2364
		goto out;
	}

	if (!limit)
		limit = smu->current_power_limit;

2365
	if (smu->ppt_funcs->set_power_limit) {
2366
		ret = smu->ppt_funcs->set_power_limit(smu, limit_type, limit);
2367
		if (!ret && !(smu->user_dpm_profile.flags & SMU_DPM_USER_PROFILE_RESTORE))
2368 2369
			smu->user_dpm_profile.power_limit = limit;
	}
2370

2371
out:
2372 2373 2374 2375 2376
	mutex_unlock(&smu->mutex);

	return ret;
}

2377
static int smu_print_smuclk_levels(struct smu_context *smu, enum smu_clk_type clk_type, char *buf)
2378 2379 2380
{
	int ret = 0;

2381 2382
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2383

2384 2385 2386 2387 2388 2389 2390 2391 2392 2393
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->print_clk_levels)
		ret = smu->ppt_funcs->print_clk_levels(smu, clk_type, buf);

	mutex_unlock(&smu->mutex);

	return ret;
}

2394 2395 2396
static int smu_print_ppclk_levels(void *handle,
				  enum pp_clock_type type,
				  char *buf)
2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436
{
	struct smu_context *smu = handle;
	enum smu_clk_type clk_type;

	switch (type) {
	case PP_SCLK:
		clk_type = SMU_SCLK; break;
	case PP_MCLK:
		clk_type = SMU_MCLK; break;
	case PP_PCIE:
		clk_type = SMU_PCIE; break;
	case PP_SOCCLK:
		clk_type = SMU_SOCCLK; break;
	case PP_FCLK:
		clk_type = SMU_FCLK; break;
	case PP_DCEFCLK:
		clk_type = SMU_DCEFCLK; break;
	case PP_VCLK:
		clk_type = SMU_VCLK; break;
	case PP_DCLK:
		clk_type = SMU_DCLK; break;
	case OD_SCLK:
		clk_type = SMU_OD_SCLK; break;
	case OD_MCLK:
		clk_type = SMU_OD_MCLK; break;
	case OD_VDDC_CURVE:
		clk_type = SMU_OD_VDDC_CURVE; break;
	case OD_RANGE:
		clk_type = SMU_OD_RANGE; break;
	case OD_VDDGFX_OFFSET:
		clk_type = SMU_OD_VDDGFX_OFFSET; break;
	case OD_CCLK:
		clk_type = SMU_OD_CCLK; break;
	default:
		return -EINVAL;
	}

	return smu_print_smuclk_levels(smu, clk_type, buf);
}

2437 2438 2439
static int smu_od_edit_dpm_table(void *handle,
				 enum PP_OD_DPM_TABLE_COMMAND type,
				 long *input, uint32_t size)
2440
{
2441
	struct smu_context *smu = handle;
2442 2443
	int ret = 0;

2444 2445
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2446

2447 2448
	mutex_lock(&smu->mutex);

2449
	if (smu->ppt_funcs->od_edit_dpm_table) {
2450
		ret = smu->ppt_funcs->od_edit_dpm_table(smu, type, input, size);
2451
	}
2452 2453 2454 2455 2456 2457

	mutex_unlock(&smu->mutex);

	return ret;
}

2458 2459 2460 2461
static int smu_read_sensor(void *handle,
			   int sensor,
			   void *data,
			   int *size_arg)
2462
{
2463
	struct smu_context *smu = handle;
2464 2465
	struct smu_umd_pstate_table *pstate_table =
				&smu->pstate_table;
2466
	int ret = 0;
2467
	uint32_t *size, size_val;
2468

2469 2470
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2471

2472
	if (!data || !size_arg)
2473 2474
		return -EINVAL;

2475 2476 2477
	size_val = *size_arg;
	size = &size_val;

2478 2479
	mutex_lock(&smu->mutex);

2480 2481 2482 2483
	if (smu->ppt_funcs->read_sensor)
		if (!smu->ppt_funcs->read_sensor(smu, sensor, data, size))
			goto unlock;

2484 2485
	switch (sensor) {
	case AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK:
2486
		*((uint32_t *)data) = pstate_table->gfxclk_pstate.standard * 100;
2487 2488 2489
		*size = 4;
		break;
	case AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK:
2490
		*((uint32_t *)data) = pstate_table->uclk_pstate.standard * 100;
2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505
		*size = 4;
		break;
	case AMDGPU_PP_SENSOR_ENABLED_SMC_FEATURES_MASK:
		ret = smu_feature_get_enabled_mask(smu, (uint32_t *)data, 2);
		*size = 8;
		break;
	case AMDGPU_PP_SENSOR_UVD_POWER:
		*(uint32_t *)data = smu_feature_is_enabled(smu, SMU_FEATURE_DPM_UVD_BIT) ? 1 : 0;
		*size = 4;
		break;
	case AMDGPU_PP_SENSOR_VCE_POWER:
		*(uint32_t *)data = smu_feature_is_enabled(smu, SMU_FEATURE_DPM_VCE_BIT) ? 1 : 0;
		*size = 4;
		break;
	case AMDGPU_PP_SENSOR_VCN_POWER_STATE:
2506
		*(uint32_t *)data = atomic_read(&smu->smu_power.power_gate.vcn_gated) ? 0: 1;
2507 2508
		*size = 4;
		break;
2509 2510 2511 2512
	case AMDGPU_PP_SENSOR_MIN_FAN_RPM:
		*(uint32_t *)data = 0;
		*size = 4;
		break;
2513
	default:
2514 2515
		*size = 0;
		ret = -EOPNOTSUPP;
2516 2517
		break;
	}
2518

2519
unlock:
2520 2521
	mutex_unlock(&smu->mutex);

2522 2523 2524
	// assign uint32_t to int
	*size_arg = size_val;

2525 2526 2527
	return ret;
}

2528
static int smu_get_power_profile_mode(void *handle, char *buf)
2529
{
2530
	struct smu_context *smu = handle;
2531 2532
	int ret = 0;

2533 2534
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2535

2536 2537 2538 2539 2540 2541 2542 2543 2544 2545
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_power_profile_mode)
		ret = smu->ppt_funcs->get_power_profile_mode(smu, buf);

	mutex_unlock(&smu->mutex);

	return ret;
}

2546 2547 2548
static int smu_set_power_profile_mode(void *handle,
				      long *param,
				      uint32_t param_size)
2549
{
2550
	struct smu_context *smu = handle;
2551 2552
	int ret = 0;

2553 2554
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2555

2556
	mutex_lock(&smu->mutex);
2557

2558
	smu_bump_power_profile_mode(smu, param, param_size);
2559

2560
	mutex_unlock(&smu->mutex);
2561 2562 2563 2564 2565

	return ret;
}


2566
static u32 smu_get_fan_control_mode(void *handle)
2567
{
2568 2569
	struct smu_context *smu = handle;
	u32 ret = 0;
2570

2571
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
2572
		return AMD_FAN_CTRL_NONE;
2573

2574 2575
	mutex_lock(&smu->mutex);

2576 2577
	if (smu->ppt_funcs->get_fan_control_mode)
		ret = smu->ppt_funcs->get_fan_control_mode(smu);
2578 2579 2580 2581 2582 2583

	mutex_unlock(&smu->mutex);

	return ret;
}

2584
static int smu_set_fan_control_mode(struct smu_context *smu, int value)
2585 2586 2587
{
	int ret = 0;

2588
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
2589
		return  -EOPNOTSUPP;
2590

2591 2592
	mutex_lock(&smu->mutex);

2593
	if (smu->ppt_funcs->set_fan_control_mode) {
2594
		ret = smu->ppt_funcs->set_fan_control_mode(smu, value);
2595
		if (!ret && !(smu->user_dpm_profile.flags & SMU_DPM_USER_PROFILE_RESTORE))
2596 2597
			smu->user_dpm_profile.fan_mode = value;
	}
2598 2599 2600

	mutex_unlock(&smu->mutex);

2601 2602
	/* reset user dpm fan speed */
	if (!ret && value != AMD_FAN_CTRL_MANUAL &&
2603
			!(smu->user_dpm_profile.flags & SMU_DPM_USER_PROFILE_RESTORE)) {
2604
		smu->user_dpm_profile.fan_speed_pwm = 0;
2605 2606 2607
		smu->user_dpm_profile.fan_speed_rpm = 0;
		smu->user_dpm_profile.flags &= ~(SMU_CUSTOM_FAN_SPEED_RPM | SMU_CUSTOM_FAN_SPEED_PWM);
	}
2608

2609 2610 2611
	return ret;
}

2612 2613
static void smu_pp_set_fan_control_mode(void *handle, u32 value)
{
2614 2615 2616 2617 2618 2619
	struct smu_context *smu = handle;

	smu_set_fan_control_mode(smu, value);
}


2620
static int smu_get_fan_speed_pwm(void *handle, u32 *speed)
2621
{
2622
	struct smu_context *smu = handle;
2623 2624
	int ret = 0;

2625 2626
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2627

2628 2629
	mutex_lock(&smu->mutex);

2630 2631
	if (smu->ppt_funcs->get_fan_speed_pwm)
		ret = smu->ppt_funcs->get_fan_speed_pwm(smu, speed);
2632 2633 2634 2635 2636 2637

	mutex_unlock(&smu->mutex);

	return ret;
}

2638
static int smu_set_fan_speed_pwm(void *handle, u32 speed)
2639
{
2640
	struct smu_context *smu = handle;
2641 2642
	int ret = 0;

2643 2644
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2645

2646 2647
	mutex_lock(&smu->mutex);

2648 2649
	if (smu->ppt_funcs->set_fan_speed_pwm) {
		ret = smu->ppt_funcs->set_fan_speed_pwm(smu, speed);
2650 2651
		if (!ret && !(smu->user_dpm_profile.flags & SMU_DPM_USER_PROFILE_RESTORE)) {
			smu->user_dpm_profile.flags |= SMU_CUSTOM_FAN_SPEED_PWM;
2652
			smu->user_dpm_profile.fan_speed_pwm = speed;
2653 2654 2655 2656 2657

			/* Override custom RPM setting as they cannot co-exist */
			smu->user_dpm_profile.flags &= ~SMU_CUSTOM_FAN_SPEED_RPM;
			smu->user_dpm_profile.fan_speed_rpm = 0;
		}
2658
	}
2659 2660 2661 2662 2663 2664

	mutex_unlock(&smu->mutex);

	return ret;
}

2665
static int smu_get_fan_speed_rpm(void *handle, uint32_t *speed)
2666
{
2667
	struct smu_context *smu = handle;
2668 2669
	int ret = 0;

2670 2671
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2672

2673 2674
	mutex_lock(&smu->mutex);

2675 2676
	if (smu->ppt_funcs->get_fan_speed_rpm)
		ret = smu->ppt_funcs->get_fan_speed_rpm(smu, speed);
2677 2678 2679 2680 2681 2682

	mutex_unlock(&smu->mutex);

	return ret;
}

2683
static int smu_set_deep_sleep_dcefclk(void *handle, uint32_t clk)
2684
{
2685
	struct smu_context *smu = handle;
2686 2687
	int ret = 0;

2688 2689
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2690

2691 2692
	mutex_lock(&smu->mutex);

2693
	ret = smu_set_min_dcef_deep_sleep(smu, clk);
2694 2695 2696 2697 2698 2699

	mutex_unlock(&smu->mutex);

	return ret;
}

2700 2701 2702
static int smu_get_clock_by_type_with_latency(void *handle,
					      enum amd_pp_clock_type type,
					      struct pp_clock_levels_with_latency *clocks)
2703
{
2704 2705
	struct smu_context *smu = handle;
	enum smu_clk_type clk_type;
2706 2707
	int ret = 0;

2708 2709
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2710

2711 2712
	mutex_lock(&smu->mutex);

2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732
	if (smu->ppt_funcs->get_clock_by_type_with_latency) {
		switch (type) {
		case amd_pp_sys_clock:
			clk_type = SMU_GFXCLK;
			break;
		case amd_pp_mem_clock:
			clk_type = SMU_MCLK;
			break;
		case amd_pp_dcef_clock:
			clk_type = SMU_DCEFCLK;
			break;
		case amd_pp_disp_clock:
			clk_type = SMU_DISPCLK;
			break;
		default:
			dev_err(smu->adev->dev, "Invalid clock type!\n");
			mutex_unlock(&smu->mutex);
			return -EINVAL;
		}

2733
		ret = smu->ppt_funcs->get_clock_by_type_with_latency(smu, clk_type, clocks);
2734
	}
2735 2736 2737 2738 2739 2740

	mutex_unlock(&smu->mutex);

	return ret;
}

2741 2742
static int smu_display_clock_voltage_request(void *handle,
					     struct pp_display_clock_request *clock_req)
2743
{
2744
	struct smu_context *smu = handle;
2745 2746
	int ret = 0;

2747 2748
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2749

2750 2751
	mutex_lock(&smu->mutex);

2752 2753
	if (smu->ppt_funcs->display_clock_voltage_request)
		ret = smu->ppt_funcs->display_clock_voltage_request(smu, clock_req);
2754 2755 2756 2757 2758 2759 2760

	mutex_unlock(&smu->mutex);

	return ret;
}


2761 2762
static int smu_display_disable_memory_clock_switch(void *handle,
						   bool disable_memory_clock_switch)
2763
{
2764
	struct smu_context *smu = handle;
2765 2766
	int ret = -EINVAL;

2767 2768
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2769

2770 2771 2772 2773 2774 2775 2776 2777 2778 2779
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->display_disable_memory_clock_switch)
		ret = smu->ppt_funcs->display_disable_memory_clock_switch(smu, disable_memory_clock_switch);

	mutex_unlock(&smu->mutex);

	return ret;
}

2780 2781
static int smu_set_xgmi_pstate(void *handle,
			       uint32_t pstate)
2782
{
2783
	struct smu_context *smu = handle;
2784 2785
	int ret = 0;

2786 2787
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2788

2789 2790
	mutex_lock(&smu->mutex);

2791 2792
	if (smu->ppt_funcs->set_xgmi_pstate)
		ret = smu->ppt_funcs->set_xgmi_pstate(smu, pstate);
2793 2794 2795

	mutex_unlock(&smu->mutex);

2796 2797 2798
	if(ret)
		dev_err(smu->adev->dev, "Failed to set XGMI pstate!\n");

2799 2800 2801
	return ret;
}

2802
static int smu_get_baco_capability(void *handle, bool *cap)
2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821
{
	struct smu_context *smu = handle;
	int ret = 0;

	*cap = false;

	if (!smu->pm_enabled)
		return 0;

	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs && smu->ppt_funcs->baco_is_support)
		*cap = smu->ppt_funcs->baco_is_support(smu);

	mutex_unlock(&smu->mutex);

	return ret;
}

2822
static int smu_baco_set_state(void *handle, int state)
2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855
{
	struct smu_context *smu = handle;
	int ret = 0;

	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

	if (state == 0) {
		mutex_lock(&smu->mutex);

		if (smu->ppt_funcs->baco_exit)
			ret = smu->ppt_funcs->baco_exit(smu);

		mutex_unlock(&smu->mutex);
	} else if (state == 1) {
		mutex_lock(&smu->mutex);

		if (smu->ppt_funcs->baco_enter)
			ret = smu->ppt_funcs->baco_enter(smu);

		mutex_unlock(&smu->mutex);

	} else {
		return -EINVAL;
	}

	if (ret)
		dev_err(smu->adev->dev, "Failed to %s BACO state!\n",
				(state)?"enter":"exit");

	return ret;
}

2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868
bool smu_mode1_reset_is_support(struct smu_context *smu)
{
	bool ret = false;

	if (!smu->pm_enabled)
		return false;

	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs && smu->ppt_funcs->mode1_reset_is_support)
		ret = smu->ppt_funcs->mode1_reset_is_support(smu);

	mutex_unlock(&smu->mutex);
2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885

	return ret;
}

bool smu_mode2_reset_is_support(struct smu_context *smu)
{
	bool ret = false;

	if (!smu->pm_enabled)
		return false;

	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs && smu->ppt_funcs->mode2_reset_is_support)
		ret = smu->ppt_funcs->mode2_reset_is_support(smu);

	mutex_unlock(&smu->mutex);
2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906

	return ret;
}

int smu_mode1_reset(struct smu_context *smu)
{
	int ret = 0;

	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->mode1_reset)
		ret = smu->ppt_funcs->mode1_reset(smu);

	mutex_unlock(&smu->mutex);

	return ret;
}

2907
static int smu_mode2_reset(void *handle)
2908
{
2909
	struct smu_context *smu = handle;
2910 2911
	int ret = 0;

2912 2913 2914
	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

2915 2916
	mutex_lock(&smu->mutex);

2917 2918
	if (smu->ppt_funcs->mode2_reset)
		ret = smu->ppt_funcs->mode2_reset(smu);
2919 2920 2921

	mutex_unlock(&smu->mutex);

2922 2923 2924
	if (ret)
		dev_err(smu->adev->dev, "Mode2 reset failed!\n");

2925 2926 2927
	return ret;
}

2928 2929
static int smu_get_max_sustainable_clocks_by_dc(void *handle,
						struct pp_smu_nv_clock_table *max_clocks)
2930
{
2931
	struct smu_context *smu = handle;
2932 2933
	int ret = 0;

2934 2935
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2936

2937 2938
	mutex_lock(&smu->mutex);

2939 2940
	if (smu->ppt_funcs->get_max_sustainable_clocks_by_dc)
		ret = smu->ppt_funcs->get_max_sustainable_clocks_by_dc(smu, max_clocks);
2941 2942 2943 2944 2945 2946

	mutex_unlock(&smu->mutex);

	return ret;
}

2947 2948 2949
static int smu_get_uclk_dpm_states(void *handle,
				   unsigned int *clock_values_in_khz,
				   unsigned int *num_states)
2950
{
2951
	struct smu_context *smu = handle;
2952 2953
	int ret = 0;

2954 2955
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2956

2957 2958 2959 2960 2961 2962 2963 2964 2965 2966
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_uclk_dpm_states)
		ret = smu->ppt_funcs->get_uclk_dpm_states(smu, clock_values_in_khz, num_states);

	mutex_unlock(&smu->mutex);

	return ret;
}

2967
static enum amd_pm_state_type smu_get_current_power_state(void *handle)
2968
{
2969
	struct smu_context *smu = handle;
2970
	enum amd_pm_state_type pm_state = POWER_STATE_TYPE_DEFAULT;
2971

2972 2973
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984

	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_current_power_state)
		pm_state = smu->ppt_funcs->get_current_power_state(smu);

	mutex_unlock(&smu->mutex);

	return pm_state;
}

2985 2986
static int smu_get_dpm_clock_table(void *handle,
				   struct dpm_clocks *clock_table)
2987
{
2988
	struct smu_context *smu = handle;
2989 2990
	int ret = 0;

2991 2992
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2993

2994 2995 2996 2997 2998 2999 3000 3001 3002
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_dpm_clock_table)
		ret = smu->ppt_funcs->get_dpm_clock_table(smu, clock_table);

	mutex_unlock(&smu->mutex);

	return ret;
}
3003

3004
static ssize_t smu_sys_get_gpu_metrics(void *handle, void **table)
3005
{
3006
	struct smu_context *smu = handle;
3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022
	ssize_t size;

	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;

	if (!smu->ppt_funcs->get_gpu_metrics)
		return -EOPNOTSUPP;

	mutex_lock(&smu->mutex);

	size = smu->ppt_funcs->get_gpu_metrics(smu, table);

	mutex_unlock(&smu->mutex);

	return size;
}
3023

3024
static int smu_enable_mgpu_fan_boost(void *handle)
3025
{
3026
	struct smu_context *smu = handle;
3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040
	int ret = 0;

	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;

	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->enable_mgpu_fan_boost)
		ret = smu->ppt_funcs->enable_mgpu_fan_boost(smu);

	mutex_unlock(&smu->mutex);

	return ret;
}
3041

3042 3043
static int smu_gfx_state_change_set(void *handle,
				    uint32_t state)
3044
{
3045
	struct smu_context *smu = handle;
3046 3047 3048 3049 3050 3051 3052 3053 3054
	int ret = 0;

	mutex_lock(&smu->mutex);
	if (smu->ppt_funcs->gfx_state_change_set)
		ret = smu->ppt_funcs->gfx_state_change_set(smu, state);
	mutex_unlock(&smu->mutex);

	return ret;
}
3055

3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067
int smu_set_light_sbr(struct smu_context *smu, bool enable)
{
	int ret = 0;

	mutex_lock(&smu->mutex);
	if (smu->ppt_funcs->set_light_sbr)
		ret = smu->ppt_funcs->set_light_sbr(smu, enable);
	mutex_unlock(&smu->mutex);

	return ret;
}

3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087
static int smu_get_prv_buffer_details(void *handle, void **addr, size_t *size)
{
	struct smu_context *smu = handle;
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *memory_pool = &smu_table->memory_pool;

	if (!addr || !size)
		return -EINVAL;

	*addr = NULL;
	*size = 0;
	mutex_lock(&smu->mutex);
	if (memory_pool->bo) {
		*addr = memory_pool->cpu_addr;
		*size = memory_pool->size;
	}
	mutex_unlock(&smu->mutex);

	return 0;
}
3088

3089
static const struct amd_pm_funcs swsmu_pm_funcs = {
3090
	/* export for sysfs */
3091 3092
	.set_fan_control_mode    = smu_pp_set_fan_control_mode,
	.get_fan_control_mode    = smu_get_fan_control_mode,
3093 3094
	.set_fan_speed_pwm   = smu_set_fan_speed_pwm,
	.get_fan_speed_pwm   = smu_get_fan_speed_pwm,
3095 3096
	.force_clock_level       = smu_force_ppclk_levels,
	.print_clock_levels      = smu_print_ppclk_levels,
3097
	.force_performance_level = smu_force_performance_level,
3098
	.read_sensor             = smu_read_sensor,
3099 3100 3101 3102 3103 3104
	.get_performance_level   = smu_get_performance_level,
	.get_current_power_state = smu_get_current_power_state,
	.get_fan_speed_rpm       = smu_get_fan_speed_rpm,
	.set_fan_speed_rpm       = smu_set_fan_speed_rpm,
	.get_pp_num_states       = smu_get_power_num_states,
	.get_pp_table            = smu_sys_get_pp_table,
3105
	.set_pp_table            = smu_sys_set_pp_table,
3106
	.switch_power_profile    = smu_switch_power_profile,
3107
	/* export to amdgpu */
3108
	.dispatch_tasks          = smu_handle_dpm_task,
3109
	.load_firmware           = smu_load_microcode,
3110
	.set_powergating_by_smu  = smu_dpm_set_power_gate,
3111
	.set_power_limit         = smu_set_power_limit,
3112
	.get_power_limit         = smu_get_power_limit,
3113 3114
	.get_power_profile_mode  = smu_get_power_profile_mode,
	.set_power_profile_mode  = smu_set_power_profile_mode,
3115
	.odn_edit_dpm_table      = smu_od_edit_dpm_table,
3116
	.set_mp1_state           = smu_set_mp1_state,
3117
	.gfx_state_change_set    = smu_gfx_state_change_set,
3118
	/* export to DC */
3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134
	.get_sclk                         = smu_get_sclk,
	.get_mclk                         = smu_get_mclk,
	.display_configuration_change     = smu_display_configuration_change,
	.get_clock_by_type_with_latency   = smu_get_clock_by_type_with_latency,
	.display_clock_voltage_request    = smu_display_clock_voltage_request,
	.enable_mgpu_fan_boost            = smu_enable_mgpu_fan_boost,
	.set_active_display_count         = smu_set_display_count,
	.set_min_deep_sleep_dcefclk       = smu_set_deep_sleep_dcefclk,
	.get_asic_baco_capability         = smu_get_baco_capability,
	.set_asic_baco_state              = smu_baco_set_state,
	.get_ppfeature_status             = smu_sys_get_pp_feature_mask,
	.set_ppfeature_status             = smu_sys_set_pp_feature_mask,
	.asic_reset_mode_2                = smu_mode2_reset,
	.set_df_cstate                    = smu_set_df_cstate,
	.set_xgmi_pstate                  = smu_set_xgmi_pstate,
	.get_gpu_metrics                  = smu_sys_get_gpu_metrics,
3135 3136 3137
	.set_watermarks_for_clock_ranges     = smu_set_watermarks_for_clock_ranges,
	.display_disable_memory_clock_switch = smu_display_disable_memory_clock_switch,
	.get_max_sustainable_clocks_by_dc    = smu_get_max_sustainable_clocks_by_dc,
3138 3139
	.get_uclk_dpm_states              = smu_get_uclk_dpm_states,
	.get_dpm_clock_table              = smu_get_dpm_clock_table,
3140
	.get_smu_prv_buf_details = smu_get_prv_buffer_details,
3141
};
3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156

int smu_wait_for_event(struct amdgpu_device *adev, enum smu_event_type event,
		       uint64_t event_arg)
{
	int ret = -EINVAL;
	struct smu_context *smu = &adev->smu;

	if (smu->ppt_funcs->wait_for_event) {
		mutex_lock(&smu->mutex);
		ret = smu->ppt_funcs->wait_for_event(smu, event, event_arg);
		mutex_unlock(&smu->mutex);
	}

	return ret;
}