atmel-mci.c 47.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11
/*
 * Atmel MultiMedia Card Interface driver
 *
 * Copyright (C) 2004-2008 Atmel Corporation
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/blkdev.h>
#include <linux/clk.h>
H
Haavard Skinnemoen 已提交
12
#include <linux/debugfs.h>
13
#include <linux/device.h>
14 15
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
B
Ben Nizette 已提交
16
#include <linux/err.h>
D
David Brownell 已提交
17
#include <linux/gpio.h>
18 19 20 21 22 23
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/ioport.h>
#include <linux/module.h>
#include <linux/platform_device.h>
#include <linux/scatterlist.h>
H
Haavard Skinnemoen 已提交
24
#include <linux/seq_file.h>
25
#include <linux/slab.h>
H
Haavard Skinnemoen 已提交
26
#include <linux/stat.h>
27 28

#include <linux/mmc/host.h>
29
#include <linux/mmc/sdio.h>
30 31

#include <mach/atmel-mci.h>
32
#include <linux/atmel-mci.h>
33 34 35 36

#include <asm/io.h>
#include <asm/unaligned.h>

37
#include <mach/cpu.h>
38
#include <mach/board.h>
39 40 41

#include "atmel-mci-regs.h"

42
#define ATMCI_DATA_ERROR_FLAGS	(ATMCI_DCRCE | ATMCI_DTOE | ATMCI_OVRE | ATMCI_UNRE)
43
#define ATMCI_DMA_THRESHOLD	16
44 45 46 47

enum {
	EVENT_CMD_COMPLETE = 0,
	EVENT_XFER_COMPLETE,
48 49 50 51 52
	EVENT_DATA_COMPLETE,
	EVENT_DATA_ERROR,
};

enum atmel_mci_state {
53 54
	STATE_IDLE = 0,
	STATE_SENDING_CMD,
55 56 57 58
	STATE_SENDING_DATA,
	STATE_DATA_BUSY,
	STATE_SENDING_STOP,
	STATE_DATA_ERROR,
59 60
};

61 62 63 64 65 66 67
struct atmel_mci_dma {
#ifdef CONFIG_MMC_ATMELMCI_DMA
	struct dma_chan			*chan;
	struct dma_async_tx_descriptor	*data_desc;
#endif
};

68 69 70 71 72 73 74 75 76 77 78 79
/**
 * struct atmel_mci - MMC controller state shared between all slots
 * @lock: Spinlock protecting the queue and associated data.
 * @regs: Pointer to MMIO registers.
 * @sg: Scatterlist entry currently being processed by PIO code, if any.
 * @pio_offset: Offset into the current scatterlist entry.
 * @cur_slot: The slot which is currently using the controller.
 * @mrq: The request currently being processed on @cur_slot,
 *	or NULL if the controller is idle.
 * @cmd: The command currently being sent to the card, or NULL.
 * @data: The data currently being transferred, or NULL if no data
 *	transfer is in progress.
80 81
 * @dma: DMA client state.
 * @data_chan: DMA channel being used for the current data transfer.
82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98
 * @cmd_status: Snapshot of SR taken upon completion of the current
 *	command. Only valid when EVENT_CMD_COMPLETE is pending.
 * @data_status: Snapshot of SR taken upon completion of the current
 *	data transfer. Only valid when EVENT_DATA_COMPLETE or
 *	EVENT_DATA_ERROR is pending.
 * @stop_cmdr: Value to be loaded into CMDR when the stop command is
 *	to be sent.
 * @tasklet: Tasklet running the request state machine.
 * @pending_events: Bitmask of events flagged by the interrupt handler
 *	to be processed by the tasklet.
 * @completed_events: Bitmask of events which the state machine has
 *	processed.
 * @state: Tasklet state.
 * @queue: List of slots waiting for access to the controller.
 * @need_clock_update: Update the clock rate before the next request.
 * @need_reset: Reset controller before next request.
 * @mode_reg: Value of the MR register.
99
 * @cfg_reg: Value of the CFG register.
100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129
 * @bus_hz: The rate of @mck in Hz. This forms the basis for MMC bus
 *	rate and timeout calculations.
 * @mapbase: Physical address of the MMIO registers.
 * @mck: The peripheral bus clock hooked up to the MMC controller.
 * @pdev: Platform device associated with the MMC controller.
 * @slot: Slots sharing this MMC controller.
 *
 * Locking
 * =======
 *
 * @lock is a softirq-safe spinlock protecting @queue as well as
 * @cur_slot, @mrq and @state. These must always be updated
 * at the same time while holding @lock.
 *
 * @lock also protects mode_reg and need_clock_update since these are
 * used to synchronize mode register updates with the queue
 * processing.
 *
 * The @mrq field of struct atmel_mci_slot is also protected by @lock,
 * and must always be written at the same time as the slot is added to
 * @queue.
 *
 * @pending_events and @completed_events are accessed using atomic bit
 * operations, so they don't need any locking.
 *
 * None of the fields touched by the interrupt handler need any
 * locking. However, ordering is important: Before EVENT_DATA_ERROR or
 * EVENT_DATA_COMPLETE is set in @pending_events, all data-related
 * interrupts must be disabled and @data_status updated with a
 * snapshot of SR. Similarly, before EVENT_CMD_COMPLETE is set, the
L
Lucas De Marchi 已提交
130
 * CMDRDY interrupt must be disabled and @cmd_status updated with a
131 132 133 134
 * snapshot of SR, and before EVENT_XFER_COMPLETE can be set, the
 * bytes_xfered field of @data must be written. This is ensured by
 * using barriers.
 */
135
struct atmel_mci {
136
	spinlock_t		lock;
137 138 139 140 141
	void __iomem		*regs;

	struct scatterlist	*sg;
	unsigned int		pio_offset;

142
	struct atmel_mci_slot	*cur_slot;
143 144 145 146
	struct mmc_request	*mrq;
	struct mmc_command	*cmd;
	struct mmc_data		*data;

147 148 149
	struct atmel_mci_dma	dma;
	struct dma_chan		*data_chan;

150 151 152 153 154 155 156
	u32			cmd_status;
	u32			data_status;
	u32			stop_cmdr;

	struct tasklet_struct	tasklet;
	unsigned long		pending_events;
	unsigned long		completed_events;
157
	enum atmel_mci_state	state;
158
	struct list_head	queue;
159

160 161 162
	bool			need_clock_update;
	bool			need_reset;
	u32			mode_reg;
163
	u32			cfg_reg;
164 165 166 167
	unsigned long		bus_hz;
	unsigned long		mapbase;
	struct clk		*mck;
	struct platform_device	*pdev;
168

169
	struct atmel_mci_slot	*slot[ATMCI_MAX_NR_SLOTS];
170 171 172 173 174 175 176
};

/**
 * struct atmel_mci_slot - MMC slot state
 * @mmc: The mmc_host representing this slot.
 * @host: The MMC controller this slot is using.
 * @sdc_reg: Value of SDCR to be written before using this slot.
177
 * @sdio_irq: SDIO irq mask for this slot.
178 179 180 181 182 183 184 185 186 187
 * @mrq: mmc_request currently being processed or waiting to be
 *	processed, or NULL when the slot is idle.
 * @queue_node: List node for placing this node in the @queue list of
 *	&struct atmel_mci.
 * @clock: Clock rate configured by set_ios(). Protected by host->lock.
 * @flags: Random state bits associated with the slot.
 * @detect_pin: GPIO pin used for card detection, or negative if not
 *	available.
 * @wp_pin: GPIO pin used for card write protect sending, or negative
 *	if not available.
188
 * @detect_is_active_high: The state of the detect pin when it is active.
189 190 191 192 193 194 195
 * @detect_timer: Timer used for debouncing @detect_pin interrupts.
 */
struct atmel_mci_slot {
	struct mmc_host		*mmc;
	struct atmel_mci	*host;

	u32			sdc_reg;
196
	u32			sdio_irq;
197 198 199 200 201 202 203 204 205

	struct mmc_request	*mrq;
	struct list_head	queue_node;

	unsigned int		clock;
	unsigned long		flags;
#define ATMCI_CARD_PRESENT	0
#define ATMCI_CARD_NEED_INIT	1
#define ATMCI_SHUTDOWN		2
206
#define ATMCI_SUSPENDED		3
207 208 209

	int			detect_pin;
	int			wp_pin;
210
	bool			detect_is_active_high;
211 212

	struct timer_list	detect_timer;
213 214 215 216 217 218 219 220 221
};

#define atmci_test_and_clear_pending(host, event)		\
	test_and_clear_bit(event, &host->pending_events)
#define atmci_set_completed(host, event)			\
	set_bit(event, &host->completed_events)
#define atmci_set_pending(host, event)				\
	set_bit(event, &host->pending_events)

222 223 224 225
/*
 * Enable or disable features/registers based on
 * whether the processor supports them
 */
226
static bool atmci_has_rwproof(void)
227 228 229 230 231 232 233
{
	if (cpu_is_at91sam9261() || cpu_is_at91rm9200())
		return false;
	else
		return true;
}

234 235 236 237 238 239 240 241 242 243 244 245 246
/*
 * The new MCI2 module isn't 100% compatible with the old MCI module,
 * and it has a few nice features which we want to use...
 */
static inline bool atmci_is_mci2(void)
{
	if (cpu_is_at91sam9g45())
		return true;

	return false;
}


H
Haavard Skinnemoen 已提交
247 248 249 250 251 252
/*
 * The debugfs stuff below is mostly optimized away when
 * CONFIG_DEBUG_FS is not set.
 */
static int atmci_req_show(struct seq_file *s, void *v)
{
253 254
	struct atmel_mci_slot	*slot = s->private;
	struct mmc_request	*mrq;
H
Haavard Skinnemoen 已提交
255 256 257 258 259
	struct mmc_command	*cmd;
	struct mmc_command	*stop;
	struct mmc_data		*data;

	/* Make sure we get a consistent snapshot */
260 261
	spin_lock_bh(&slot->host->lock);
	mrq = slot->mrq;
H
Haavard Skinnemoen 已提交
262 263 264 265 266 267 268 269 270 271 272

	if (mrq) {
		cmd = mrq->cmd;
		data = mrq->data;
		stop = mrq->stop;

		if (cmd)
			seq_printf(s,
				"CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
				cmd->opcode, cmd->arg, cmd->flags,
				cmd->resp[0], cmd->resp[1], cmd->resp[2],
273
				cmd->resp[3], cmd->error);
H
Haavard Skinnemoen 已提交
274 275 276 277 278 279 280 281 282
		if (data)
			seq_printf(s, "DATA %u / %u * %u flg %x err %d\n",
				data->bytes_xfered, data->blocks,
				data->blksz, data->flags, data->error);
		if (stop)
			seq_printf(s,
				"CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
				stop->opcode, stop->arg, stop->flags,
				stop->resp[0], stop->resp[1], stop->resp[2],
283
				stop->resp[3], stop->error);
H
Haavard Skinnemoen 已提交
284 285
	}

286
	spin_unlock_bh(&slot->host->lock);
H
Haavard Skinnemoen 已提交
287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313

	return 0;
}

static int atmci_req_open(struct inode *inode, struct file *file)
{
	return single_open(file, atmci_req_show, inode->i_private);
}

static const struct file_operations atmci_req_fops = {
	.owner		= THIS_MODULE,
	.open		= atmci_req_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

static void atmci_show_status_reg(struct seq_file *s,
		const char *regname, u32 value)
{
	static const char	*sr_bit[] = {
		[0]	= "CMDRDY",
		[1]	= "RXRDY",
		[2]	= "TXRDY",
		[3]	= "BLKE",
		[4]	= "DTIP",
		[5]	= "NOTBUSY",
314 315
		[6]	= "ENDRX",
		[7]	= "ENDTX",
H
Haavard Skinnemoen 已提交
316 317
		[8]	= "SDIOIRQA",
		[9]	= "SDIOIRQB",
318 319 320
		[12]	= "SDIOWAIT",
		[14]	= "RXBUFF",
		[15]	= "TXBUFE",
H
Haavard Skinnemoen 已提交
321 322 323 324 325 326 327
		[16]	= "RINDE",
		[17]	= "RDIRE",
		[18]	= "RCRCE",
		[19]	= "RENDE",
		[20]	= "RTOE",
		[21]	= "DCRCE",
		[22]	= "DTOE",
328 329 330 331 332
		[23]	= "CSTOE",
		[24]	= "BLKOVRE",
		[25]	= "DMADONE",
		[26]	= "FIFOEMPTY",
		[27]	= "XFRDONE",
H
Haavard Skinnemoen 已提交
333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354
		[30]	= "OVRE",
		[31]	= "UNRE",
	};
	unsigned int		i;

	seq_printf(s, "%s:\t0x%08x", regname, value);
	for (i = 0; i < ARRAY_SIZE(sr_bit); i++) {
		if (value & (1 << i)) {
			if (sr_bit[i])
				seq_printf(s, " %s", sr_bit[i]);
			else
				seq_puts(s, " UNKNOWN");
		}
	}
	seq_putc(s, '\n');
}

static int atmci_regs_show(struct seq_file *s, void *v)
{
	struct atmel_mci	*host = s->private;
	u32			*buf;

355
	buf = kmalloc(ATMCI_REGS_SIZE, GFP_KERNEL);
H
Haavard Skinnemoen 已提交
356 357 358
	if (!buf)
		return -ENOMEM;

359 360 361 362 363 364
	/*
	 * Grab a more or less consistent snapshot. Note that we're
	 * not disabling interrupts, so IMR and SR may not be
	 * consistent.
	 */
	spin_lock_bh(&host->lock);
365
	clk_enable(host->mck);
366
	memcpy_fromio(buf, host->regs, ATMCI_REGS_SIZE);
367
	clk_disable(host->mck);
368
	spin_unlock_bh(&host->lock);
H
Haavard Skinnemoen 已提交
369 370

	seq_printf(s, "MR:\t0x%08x%s%s CLKDIV=%u\n",
371 372 373 374 375 376 377
			buf[ATMCI_MR / 4],
			buf[ATMCI_MR / 4] & ATMCI_MR_RDPROOF ? " RDPROOF" : "",
			buf[ATMCI_MR / 4] & ATMCI_MR_WRPROOF ? " WRPROOF" : "",
			buf[ATMCI_MR / 4] & 0xff);
	seq_printf(s, "DTOR:\t0x%08x\n", buf[ATMCI_DTOR / 4]);
	seq_printf(s, "SDCR:\t0x%08x\n", buf[ATMCI_SDCR / 4]);
	seq_printf(s, "ARGR:\t0x%08x\n", buf[ATMCI_ARGR / 4]);
H
Haavard Skinnemoen 已提交
378
	seq_printf(s, "BLKR:\t0x%08x BCNT=%u BLKLEN=%u\n",
379 380 381
			buf[ATMCI_BLKR / 4],
			buf[ATMCI_BLKR / 4] & 0xffff,
			(buf[ATMCI_BLKR / 4] >> 16) & 0xffff);
382
	if (atmci_is_mci2())
383
		seq_printf(s, "CSTOR:\t0x%08x\n", buf[ATMCI_CSTOR / 4]);
H
Haavard Skinnemoen 已提交
384 385 386

	/* Don't read RSPR and RDR; it will consume the data there */

387 388
	atmci_show_status_reg(s, "SR", buf[ATMCI_SR / 4]);
	atmci_show_status_reg(s, "IMR", buf[ATMCI_IMR / 4]);
H
Haavard Skinnemoen 已提交
389

390 391 392
	if (atmci_is_mci2()) {
		u32 val;

393
		val = buf[ATMCI_DMA / 4];
394 395 396 397
		seq_printf(s, "DMA:\t0x%08x OFFSET=%u CHKSIZE=%u%s\n",
				val, val & 3,
				((val >> 4) & 3) ?
					1 << (((val >> 4) & 3) + 1) : 1,
398
				val & ATMCI_DMAEN ? " DMAEN" : "");
399

400
		val = buf[ATMCI_CFG / 4];
401 402
		seq_printf(s, "CFG:\t0x%08x%s%s%s%s\n",
				val,
403 404 405 406
				val & ATMCI_CFG_FIFOMODE_1DATA ? " FIFOMODE_ONE_DATA" : "",
				val & ATMCI_CFG_FERRCTRL_COR ? " FERRCTRL_CLEAR_ON_READ" : "",
				val & ATMCI_CFG_HSMODE ? " HSMODE" : "",
				val & ATMCI_CFG_LSYNC ? " LSYNC" : "");
407 408
	}

409 410
	kfree(buf);

H
Haavard Skinnemoen 已提交
411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426
	return 0;
}

static int atmci_regs_open(struct inode *inode, struct file *file)
{
	return single_open(file, atmci_regs_show, inode->i_private);
}

static const struct file_operations atmci_regs_fops = {
	.owner		= THIS_MODULE,
	.open		= atmci_regs_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

427
static void atmci_init_debugfs(struct atmel_mci_slot *slot)
H
Haavard Skinnemoen 已提交
428
{
429 430 431 432
	struct mmc_host		*mmc = slot->mmc;
	struct atmel_mci	*host = slot->host;
	struct dentry		*root;
	struct dentry		*node;
H
Haavard Skinnemoen 已提交
433 434 435 436 437 438 439 440 441 442 443 444

	root = mmc->debugfs_root;
	if (!root)
		return;

	node = debugfs_create_file("regs", S_IRUSR, root, host,
			&atmci_regs_fops);
	if (IS_ERR(node))
		return;
	if (!node)
		goto err;

445
	node = debugfs_create_file("req", S_IRUSR, root, slot, &atmci_req_fops);
H
Haavard Skinnemoen 已提交
446 447 448
	if (!node)
		goto err;

449 450 451 452
	node = debugfs_create_u32("state", S_IRUSR, root, (u32 *)&host->state);
	if (!node)
		goto err;

H
Haavard Skinnemoen 已提交
453 454 455 456 457 458 459 460 461 462 463 464 465
	node = debugfs_create_x32("pending_events", S_IRUSR, root,
				     (u32 *)&host->pending_events);
	if (!node)
		goto err;

	node = debugfs_create_x32("completed_events", S_IRUSR, root,
				     (u32 *)&host->completed_events);
	if (!node)
		goto err;

	return;

err:
466
	dev_err(&mmc->class_dev, "failed to initialize debugfs for slot\n");
H
Haavard Skinnemoen 已提交
467
}
468

469
static inline unsigned int atmci_ns_to_clocks(struct atmel_mci *host,
470 471 472 473 474 475
					unsigned int ns)
{
	return (ns * (host->bus_hz / 1000000) + 999) / 1000;
}

static void atmci_set_timeout(struct atmel_mci *host,
476
		struct atmel_mci_slot *slot, struct mmc_data *data)
477 478 479 480 481 482 483 484
{
	static unsigned	dtomul_to_shift[] = {
		0, 4, 7, 8, 10, 12, 16, 20
	};
	unsigned	timeout;
	unsigned	dtocyc;
	unsigned	dtomul;

485 486
	timeout = atmci_ns_to_clocks(host, data->timeout_ns)
		+ data->timeout_clks;
487 488 489 490 491 492 493 494 495 496 497 498 499

	for (dtomul = 0; dtomul < 8; dtomul++) {
		unsigned shift = dtomul_to_shift[dtomul];
		dtocyc = (timeout + (1 << shift) - 1) >> shift;
		if (dtocyc < 15)
			break;
	}

	if (dtomul >= 8) {
		dtomul = 7;
		dtocyc = 15;
	}

500
	dev_vdbg(&slot->mmc->class_dev, "setting timeout to %u cycles\n",
501
			dtocyc << dtomul_to_shift[dtomul]);
502
	atmci_writel(host, DTOR, (ATMCI_DTOMUL(dtomul) | ATMCI_DTOCYC(dtocyc)));
503 504 505 506 507 508 509 510 511 512 513 514 515
}

/*
 * Return mask with command flags to be enabled for this command.
 */
static u32 atmci_prepare_command(struct mmc_host *mmc,
				 struct mmc_command *cmd)
{
	struct mmc_data	*data;
	u32		cmdr;

	cmd->error = -EINPROGRESS;

516
	cmdr = ATMCI_CMDR_CMDNB(cmd->opcode);
517 518 519

	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136)
520
			cmdr |= ATMCI_CMDR_RSPTYP_136BIT;
521
		else
522
			cmdr |= ATMCI_CMDR_RSPTYP_48BIT;
523 524 525 526 527 528 529
	}

	/*
	 * This should really be MAXLAT_5 for CMD2 and ACMD41, but
	 * it's too difficult to determine whether this is an ACMD or
	 * not. Better make it 64.
	 */
530
	cmdr |= ATMCI_CMDR_MAXLAT_64CYC;
531 532

	if (mmc->ios.bus_mode == MMC_BUSMODE_OPENDRAIN)
533
		cmdr |= ATMCI_CMDR_OPDCMD;
534 535 536

	data = cmd->data;
	if (data) {
537
		cmdr |= ATMCI_CMDR_START_XFER;
538 539

		if (cmd->opcode == SD_IO_RW_EXTENDED) {
540
			cmdr |= ATMCI_CMDR_SDIO_BLOCK;
541 542
		} else {
			if (data->flags & MMC_DATA_STREAM)
543
				cmdr |= ATMCI_CMDR_STREAM;
544
			else if (data->blocks > 1)
545
				cmdr |= ATMCI_CMDR_MULTI_BLOCK;
546
			else
547
				cmdr |= ATMCI_CMDR_BLOCK;
548
		}
549 550

		if (data->flags & MMC_DATA_READ)
551
			cmdr |= ATMCI_CMDR_TRDIR_READ;
552 553 554 555 556 557
	}

	return cmdr;
}

static void atmci_start_command(struct atmel_mci *host,
558
		struct mmc_command *cmd, u32 cmd_flags)
559 560 561 562
{
	WARN_ON(host->cmd);
	host->cmd = cmd;

563
	dev_vdbg(&host->pdev->dev,
564 565 566
			"start command: ARGR=0x%08x CMDR=0x%08x\n",
			cmd->arg, cmd_flags);

567 568
	atmci_writel(host, ARGR, cmd->arg);
	atmci_writel(host, CMDR, cmd_flags);
569 570
}

571
static void atmci_send_stop_cmd(struct atmel_mci *host, struct mmc_data *data)
572 573
{
	atmci_start_command(host, data->stop, host->stop_cmdr);
574
	atmci_writel(host, IER, ATMCI_CMDRDY);
575 576
}

577 578 579 580 581
#ifdef CONFIG_MMC_ATMELMCI_DMA
static void atmci_dma_cleanup(struct atmel_mci *host)
{
	struct mmc_data			*data = host->data;

582
	if (data)
583 584
		dma_unmap_sg(host->dma.chan->device->dev,
			     data->sg, data->sg_len,
585 586
			     ((data->flags & MMC_DATA_WRITE)
			      ? DMA_TO_DEVICE : DMA_FROM_DEVICE));
587 588 589 590 591 592 593
}

static void atmci_stop_dma(struct atmel_mci *host)
{
	struct dma_chan *chan = host->data_chan;

	if (chan) {
594
		dmaengine_terminate_all(chan);
595 596 597 598
		atmci_dma_cleanup(host);
	} else {
		/* Data transfer was stopped by the interrupt handler */
		atmci_set_pending(host, EVENT_XFER_COMPLETE);
599
		atmci_writel(host, IER, ATMCI_NOTBUSY);
600 601 602 603 604 605 606 607 608 609 610
	}
}

/* This function is called by the DMA driver from tasklet context. */
static void atmci_dma_complete(void *arg)
{
	struct atmel_mci	*host = arg;
	struct mmc_data		*data = host->data;

	dev_vdbg(&host->pdev->dev, "DMA complete\n");

611 612
	if (atmci_is_mci2())
		/* Disable DMA hardware handshaking on MCI */
613
		atmci_writel(host, DMA, atmci_readl(host, DMA) & ~ATMCI_DMAEN);
614

615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644
	atmci_dma_cleanup(host);

	/*
	 * If the card was removed, data will be NULL. No point trying
	 * to send the stop command or waiting for NBUSY in this case.
	 */
	if (data) {
		atmci_set_pending(host, EVENT_XFER_COMPLETE);
		tasklet_schedule(&host->tasklet);

		/*
		 * Regardless of what the documentation says, we have
		 * to wait for NOTBUSY even after block read
		 * operations.
		 *
		 * When the DMA transfer is complete, the controller
		 * may still be reading the CRC from the card, i.e.
		 * the data transfer is still in progress and we
		 * haven't seen all the potential error bits yet.
		 *
		 * The interrupt handler will schedule a different
		 * tasklet to finish things up when the data transfer
		 * is completely done.
		 *
		 * We may not complete the mmc request here anyway
		 * because the mmc layer may call back and cause us to
		 * violate the "don't submit new operations from the
		 * completion callback" rule of the dma engine
		 * framework.
		 */
645
		atmci_writel(host, IER, ATMCI_NOTBUSY);
646 647 648 649
	}
}

static int
650
atmci_prepare_data_dma(struct atmel_mci *host, struct mmc_data *data)
651 652 653 654 655 656
{
	struct dma_chan			*chan;
	struct dma_async_tx_descriptor	*desc;
	struct scatterlist		*sg;
	unsigned int			i;
	enum dma_data_direction		direction;
657
	unsigned int			sglen;
658 659 660 661 662 663

	/*
	 * We don't do DMA on "complex" transfers, i.e. with
	 * non-word-aligned buffers or lengths. Also, we don't bother
	 * with all the DMA setup overhead for short transfers.
	 */
664
	if (data->blocks * data->blksz < ATATMCI_DMA_THRESHOLD)
665 666 667 668 669 670 671 672 673 674 675
		return -EINVAL;
	if (data->blksz & 3)
		return -EINVAL;

	for_each_sg(data->sg, sg, data->sg_len, i) {
		if (sg->offset & 3 || sg->length & 3)
			return -EINVAL;
	}

	/* If we don't have a channel, we can't do DMA */
	chan = host->dma.chan;
676
	if (chan)
677 678 679 680 681
		host->data_chan = chan;

	if (!chan)
		return -ENODEV;

682
	if (atmci_is_mci2())
683
		atmci_writel(host, DMA, ATMCI_DMA_CHKSIZE(3) | ATMCI_DMAEN);
684

685 686 687 688 689
	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

690 691
	sglen = dma_map_sg(chan->device->dev, data->sg,
			   data->sg_len, direction);
692

693
	desc = chan->device->device_prep_slave_sg(chan,
694
			data->sg, sglen, direction,
695 696
			DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc)
697
		goto unmap_exit;
698 699 700 701 702 703

	host->dma.data_desc = desc;
	desc->callback = atmci_dma_complete;
	desc->callback_param = host;

	return 0;
704
unmap_exit:
705
	dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, direction);
706
	return -ENOMEM;
707 708
}

709 710 711 712 713 714
static void atmci_submit_data(struct atmel_mci *host)
{
	struct dma_chan			*chan = host->data_chan;
	struct dma_async_tx_descriptor	*desc = host->dma.data_desc;

	if (chan) {
715 716
		dmaengine_submit(desc);
		dma_async_issue_pending(chan);
717 718 719
	}
}

720 721
#else /* CONFIG_MMC_ATMELMCI_DMA */

722
static int atmci_prepare_data_dma(struct atmel_mci *host, struct mmc_data *data)
723 724 725 726
{
	return -ENOSYS;
}

727 728
static void atmci_submit_data(struct atmel_mci *host) {}

729 730 731 732
static void atmci_stop_dma(struct atmel_mci *host)
{
	/* Data transfer was stopped by the interrupt handler */
	atmci_set_pending(host, EVENT_XFER_COMPLETE);
733
	atmci_writel(host, IER, ATMCI_NOTBUSY);
734 735 736 737
}

#endif /* CONFIG_MMC_ATMELMCI_DMA */

738 739 740 741
/*
 * Returns a mask of interrupt flags to be enabled after the whole
 * request has been prepared.
 */
742
static u32 atmci_prepare_data(struct atmel_mci *host, struct mmc_data *data)
743
{
744
	u32 iflags;
745 746 747 748 749 750 751 752

	data->error = -EINPROGRESS;

	WARN_ON(host->data);
	host->sg = NULL;
	host->data = data;

	iflags = ATMCI_DATA_ERROR_FLAGS;
753
	if (atmci_prepare_data_dma(host, data)) {
754
		host->data_chan = NULL;
755

756 757 758 759 760 761 762 763 764 765
		/*
		 * Errata: MMC data write operation with less than 12
		 * bytes is impossible.
		 *
		 * Errata: MCI Transmit Data Register (TDR) FIFO
		 * corruption when length is not multiple of 4.
		 */
		if (data->blocks * data->blksz < 12
				|| (data->blocks * data->blksz) & 3)
			host->need_reset = true;
766

767 768 769
		host->sg = data->sg;
		host->pio_offset = 0;
		if (data->flags & MMC_DATA_READ)
770
			iflags |= ATMCI_RXRDY;
771
		else
772
			iflags |= ATMCI_TXRDY;
773
	}
774 775 776 777

	return iflags;
}

778 779
static void atmci_start_request(struct atmel_mci *host,
		struct atmel_mci_slot *slot)
780
{
781
	struct mmc_request	*mrq;
782
	struct mmc_command	*cmd;
783
	struct mmc_data		*data;
784
	u32			iflags;
785
	u32			cmdflags;
786

787 788
	mrq = slot->mrq;
	host->cur_slot = slot;
789
	host->mrq = mrq;
790

791 792
	host->pending_events = 0;
	host->completed_events = 0;
793
	host->data_status = 0;
794

795
	if (host->need_reset) {
796 797 798
		atmci_writel(host, CR, ATMCI_CR_SWRST);
		atmci_writel(host, CR, ATMCI_CR_MCIEN);
		atmci_writel(host, MR, host->mode_reg);
799
		if (atmci_is_mci2())
800
			atmci_writel(host, CFG, host->cfg_reg);
801 802
		host->need_reset = false;
	}
803
	atmci_writel(host, SDCR, slot->sdc_reg);
804

805 806
	iflags = atmci_readl(host, IMR);
	if (iflags & ~(ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
807 808 809 810 811
		dev_warn(&slot->mmc->class_dev, "WARNING: IMR=0x%08x\n",
				iflags);

	if (unlikely(test_and_clear_bit(ATMCI_CARD_NEED_INIT, &slot->flags))) {
		/* Send init sequence (74 clock cycles) */
812 813
		atmci_writel(host, CMDR, ATMCI_CMDR_SPCMD_INIT);
		while (!(atmci_readl(host, SR) & ATMCI_CMDRDY))
814 815
			cpu_relax();
	}
816
	iflags = 0;
817 818
	data = mrq->data;
	if (data) {
819
		atmci_set_timeout(host, slot, data);
820 821

		/* Must set block count/size before sending command */
822 823
		atmci_writel(host, BLKR, ATMCI_BCNT(data->blocks)
				| ATMCI_BLKLEN(data->blksz));
824
		dev_vdbg(&slot->mmc->class_dev, "BLKR=0x%08x\n",
825
			ATMCI_BCNT(data->blocks) | ATMCI_BLKLEN(data->blksz));
826 827

		iflags |= atmci_prepare_data(host, data);
828 829
	}

830
	iflags |= ATMCI_CMDRDY;
831
	cmd = mrq->cmd;
832
	cmdflags = atmci_prepare_command(slot->mmc, cmd);
833 834 835
	atmci_start_command(host, cmd, cmdflags);

	if (data)
836
		atmci_submit_data(host);
837 838

	if (mrq->stop) {
839
		host->stop_cmdr = atmci_prepare_command(slot->mmc, mrq->stop);
840
		host->stop_cmdr |= ATMCI_CMDR_STOP_XFER;
841
		if (!(data->flags & MMC_DATA_WRITE))
842
			host->stop_cmdr |= ATMCI_CMDR_TRDIR_READ;
843
		if (data->flags & MMC_DATA_STREAM)
844
			host->stop_cmdr |= ATMCI_CMDR_STREAM;
845
		else
846
			host->stop_cmdr |= ATMCI_CMDR_MULTI_BLOCK;
847 848 849 850 851 852 853 854
	}

	/*
	 * We could have enabled interrupts earlier, but I suspect
	 * that would open up a nice can of interesting race
	 * conditions (e.g. command and data complete, but stop not
	 * prepared yet.)
	 */
855
	atmci_writel(host, IER, iflags);
856
}
857

858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873
static void atmci_queue_request(struct atmel_mci *host,
		struct atmel_mci_slot *slot, struct mmc_request *mrq)
{
	dev_vdbg(&slot->mmc->class_dev, "queue request: state=%d\n",
			host->state);

	spin_lock_bh(&host->lock);
	slot->mrq = mrq;
	if (host->state == STATE_IDLE) {
		host->state = STATE_SENDING_CMD;
		atmci_start_request(host, slot);
	} else {
		list_add_tail(&slot->queue_node, &host->queue);
	}
	spin_unlock_bh(&host->lock);
}
874

875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904
static void atmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct atmel_mci_slot	*slot = mmc_priv(mmc);
	struct atmel_mci	*host = slot->host;
	struct mmc_data		*data;

	WARN_ON(slot->mrq);

	/*
	 * We may "know" the card is gone even though there's still an
	 * electrical connection. If so, we really need to communicate
	 * this to the MMC core since there won't be any more
	 * interrupts as the card is completely removed. Otherwise,
	 * the MMC core might believe the card is still there even
	 * though the card was just removed very slowly.
	 */
	if (!test_bit(ATMCI_CARD_PRESENT, &slot->flags)) {
		mrq->cmd->error = -ENOMEDIUM;
		mmc_request_done(mmc, mrq);
		return;
	}

	/* We don't support multiple blocks of weird lengths. */
	data = mrq->data;
	if (data && data->blocks > 1 && data->blksz & 3) {
		mrq->cmd->error = -EINVAL;
		mmc_request_done(mmc, mrq);
	}

	atmci_queue_request(host, slot, mrq);
905 906 907 908
}

static void atmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
909 910 911
	struct atmel_mci_slot	*slot = mmc_priv(mmc);
	struct atmel_mci	*host = slot->host;
	unsigned int		i;
912

913
	slot->sdc_reg &= ~ATMCI_SDCBUS_MASK;
914 915
	switch (ios->bus_width) {
	case MMC_BUS_WIDTH_1:
916
		slot->sdc_reg |= ATMCI_SDCBUS_1BIT;
917 918
		break;
	case MMC_BUS_WIDTH_4:
919
		slot->sdc_reg |= ATMCI_SDCBUS_4BIT;
920 921 922
		break;
	}

923
	if (ios->clock) {
924
		unsigned int clock_min = ~0U;
925 926
		u32 clkdiv;

927 928
		spin_lock_bh(&host->lock);
		if (!host->mode_reg) {
929
			clk_enable(host->mck);
930 931
			atmci_writel(host, CR, ATMCI_CR_SWRST);
			atmci_writel(host, CR, ATMCI_CR_MCIEN);
932
			if (atmci_is_mci2())
933
				atmci_writel(host, CFG, host->cfg_reg);
934
		}
935

936 937 938 939 940
		/*
		 * Use mirror of ios->clock to prevent race with mmc
		 * core ios update when finding the minimum.
		 */
		slot->clock = ios->clock;
941
		for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
942 943 944 945 946 947 948
			if (host->slot[i] && host->slot[i]->clock
					&& host->slot[i]->clock < clock_min)
				clock_min = host->slot[i]->clock;
		}

		/* Calculate clock divider */
		clkdiv = DIV_ROUND_UP(host->bus_hz, 2 * clock_min) - 1;
949 950 951
		if (clkdiv > 255) {
			dev_warn(&mmc->class_dev,
				"clock %u too slow; using %lu\n",
952
				clock_min, host->bus_hz / (2 * 256));
953 954 955
			clkdiv = 255;
		}

956
		host->mode_reg = ATMCI_MR_CLKDIV(clkdiv);
957

958 959 960 961 962
		/*
		 * WRPROOF and RDPROOF prevent overruns/underruns by
		 * stopping the clock when the FIFO is full/empty.
		 * This state is not expected to last for long.
		 */
963 964
		if (atmci_has_rwproof())
			host->mode_reg |= (ATMCI_MR_WRPROOF | ATMCI_MR_RDPROOF);
965

966 967 968
		if (atmci_is_mci2()) {
			/* setup High Speed mode in relation with card capacity */
			if (ios->timing == MMC_TIMING_SD_HS)
969
				host->cfg_reg |= ATMCI_CFG_HSMODE;
970
			else
971
				host->cfg_reg &= ~ATMCI_CFG_HSMODE;
972 973 974
		}

		if (list_empty(&host->queue)) {
975
			atmci_writel(host, MR, host->mode_reg);
976
			if (atmci_is_mci2())
977
				atmci_writel(host, CFG, host->cfg_reg);
978
		} else {
979
			host->need_clock_update = true;
980
		}
981 982

		spin_unlock_bh(&host->lock);
983
	} else {
984 985 986 987
		bool any_slot_active = false;

		spin_lock_bh(&host->lock);
		slot->clock = 0;
988
		for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
989 990 991 992
			if (host->slot[i] && host->slot[i]->clock) {
				any_slot_active = true;
				break;
			}
993
		}
994
		if (!any_slot_active) {
995
			atmci_writel(host, CR, ATMCI_CR_MCIDIS);
996
			if (host->mode_reg) {
997
				atmci_readl(host, MR);
998 999 1000 1001 1002
				clk_disable(host->mck);
			}
			host->mode_reg = 0;
		}
		spin_unlock_bh(&host->lock);
1003 1004 1005
	}

	switch (ios->power_mode) {
1006 1007 1008
	case MMC_POWER_UP:
		set_bit(ATMCI_CARD_NEED_INIT, &slot->flags);
		break;
1009 1010 1011 1012 1013
	default:
		/*
		 * TODO: None of the currently available AVR32-based
		 * boards allow MMC power to be turned off. Implement
		 * power control when this can be tested properly.
1014 1015 1016 1017 1018 1019 1020
		 *
		 * We also need to hook this into the clock management
		 * somehow so that newly inserted cards aren't
		 * subjected to a fast clock before we have a chance
		 * to figure out what the maximum rate is. Currently,
		 * there's no way to avoid this, and there never will
		 * be for boards that don't support power control.
1021 1022 1023 1024 1025 1026 1027
		 */
		break;
	}
}

static int atmci_get_ro(struct mmc_host *mmc)
{
1028 1029
	int			read_only = -ENOSYS;
	struct atmel_mci_slot	*slot = mmc_priv(mmc);
1030

1031 1032
	if (gpio_is_valid(slot->wp_pin)) {
		read_only = gpio_get_value(slot->wp_pin);
1033 1034 1035 1036 1037 1038 1039
		dev_dbg(&mmc->class_dev, "card is %s\n",
				read_only ? "read-only" : "read-write");
	}

	return read_only;
}

1040 1041 1042 1043 1044 1045
static int atmci_get_cd(struct mmc_host *mmc)
{
	int			present = -ENOSYS;
	struct atmel_mci_slot	*slot = mmc_priv(mmc);

	if (gpio_is_valid(slot->detect_pin)) {
1046 1047
		present = !(gpio_get_value(slot->detect_pin) ^
			    slot->detect_is_active_high);
1048 1049 1050 1051 1052 1053 1054
		dev_dbg(&mmc->class_dev, "card is %spresent\n",
				present ? "" : "not ");
	}

	return present;
}

1055 1056 1057 1058 1059 1060
static void atmci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct atmel_mci_slot	*slot = mmc_priv(mmc);
	struct atmel_mci	*host = slot->host;

	if (enable)
1061
		atmci_writel(host, IER, slot->sdio_irq);
1062
	else
1063
		atmci_writel(host, IDR, slot->sdio_irq);
1064 1065
}

1066
static const struct mmc_host_ops atmci_ops = {
1067 1068 1069
	.request	= atmci_request,
	.set_ios	= atmci_set_ios,
	.get_ro		= atmci_get_ro,
1070
	.get_cd		= atmci_get_cd,
1071
	.enable_sdio_irq = atmci_enable_sdio_irq,
1072 1073
};

1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
/* Called with host->lock held */
static void atmci_request_end(struct atmel_mci *host, struct mmc_request *mrq)
	__releases(&host->lock)
	__acquires(&host->lock)
{
	struct atmel_mci_slot	*slot = NULL;
	struct mmc_host		*prev_mmc = host->cur_slot->mmc;

	WARN_ON(host->cmd || host->data);

	/*
	 * Update the MMC clock rate if necessary. This may be
	 * necessary if set_ios() is called when a different slot is
L
Lucas De Marchi 已提交
1087
	 * busy transferring data.
1088
	 */
1089
	if (host->need_clock_update) {
1090
		atmci_writel(host, MR, host->mode_reg);
1091
		if (atmci_is_mci2())
1092
			atmci_writel(host, CFG, host->cfg_reg);
1093
	}
1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114

	host->cur_slot->mrq = NULL;
	host->mrq = NULL;
	if (!list_empty(&host->queue)) {
		slot = list_entry(host->queue.next,
				struct atmel_mci_slot, queue_node);
		list_del(&slot->queue_node);
		dev_vdbg(&host->pdev->dev, "list not empty: %s is next\n",
				mmc_hostname(slot->mmc));
		host->state = STATE_SENDING_CMD;
		atmci_start_request(host, slot);
	} else {
		dev_vdbg(&host->pdev->dev, "list empty\n");
		host->state = STATE_IDLE;
	}

	spin_unlock(&host->lock);
	mmc_request_done(prev_mmc, mrq);
	spin_lock(&host->lock);
}

1115
static void atmci_command_complete(struct atmel_mci *host,
1116
			struct mmc_command *cmd)
1117
{
1118 1119
	u32		status = host->cmd_status;

1120
	/* Read the response from the card (up to 16 bytes) */
1121 1122 1123 1124
	cmd->resp[0] = atmci_readl(host, RSPR);
	cmd->resp[1] = atmci_readl(host, RSPR);
	cmd->resp[2] = atmci_readl(host, RSPR);
	cmd->resp[3] = atmci_readl(host, RSPR);
1125

1126
	if (status & ATMCI_RTOE)
1127
		cmd->error = -ETIMEDOUT;
1128
	else if ((cmd->flags & MMC_RSP_CRC) && (status & ATMCI_RCRCE))
1129
		cmd->error = -EILSEQ;
1130
	else if (status & (ATMCI_RINDE | ATMCI_RDIRE | ATMCI_RENDE))
1131 1132 1133 1134 1135
		cmd->error = -EIO;
	else
		cmd->error = 0;

	if (cmd->error) {
1136
		dev_dbg(&host->pdev->dev,
1137 1138 1139
			"command error: status=0x%08x\n", status);

		if (cmd->data) {
1140
			atmci_stop_dma(host);
1141
			host->data = NULL;
1142 1143
			atmci_writel(host, IDR, ATMCI_NOTBUSY
					| ATMCI_TXRDY | ATMCI_RXRDY
1144 1145 1146 1147 1148 1149 1150
					| ATMCI_DATA_ERROR_FLAGS);
		}
	}
}

static void atmci_detect_change(unsigned long data)
{
1151 1152 1153
	struct atmel_mci_slot	*slot = (struct atmel_mci_slot *)data;
	bool			present;
	bool			present_old;
1154 1155

	/*
1156 1157 1158 1159
	 * atmci_cleanup_slot() sets the ATMCI_SHUTDOWN flag before
	 * freeing the interrupt. We must not re-enable the interrupt
	 * if it has been freed, and if we're shutting down, it
	 * doesn't really matter whether the card is present or not.
1160 1161
	 */
	smp_rmb();
1162
	if (test_bit(ATMCI_SHUTDOWN, &slot->flags))
1163 1164
		return;

1165
	enable_irq(gpio_to_irq(slot->detect_pin));
1166 1167
	present = !(gpio_get_value(slot->detect_pin) ^
		    slot->detect_is_active_high);
1168
	present_old = test_bit(ATMCI_CARD_PRESENT, &slot->flags);
1169

1170 1171
	dev_vdbg(&slot->mmc->class_dev, "detect change: %d (was %d)\n",
			present, present_old);
1172

1173 1174 1175 1176 1177
	if (present != present_old) {
		struct atmel_mci	*host = slot->host;
		struct mmc_request	*mrq;

		dev_dbg(&slot->mmc->class_dev, "card %s\n",
1178 1179
			present ? "inserted" : "removed");

1180 1181 1182 1183 1184 1185
		spin_lock(&host->lock);

		if (!present)
			clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
		else
			set_bit(ATMCI_CARD_PRESENT, &slot->flags);
1186 1187

		/* Clean up queue if present */
1188
		mrq = slot->mrq;
1189
		if (mrq) {
1190 1191 1192 1193 1194
			if (mrq == host->mrq) {
				/*
				 * Reset controller to terminate any ongoing
				 * commands or data transfers.
				 */
1195 1196 1197
				atmci_writel(host, CR, ATMCI_CR_SWRST);
				atmci_writel(host, CR, ATMCI_CR_MCIEN);
				atmci_writel(host, MR, host->mode_reg);
1198
				if (atmci_is_mci2())
1199
					atmci_writel(host, CFG, host->cfg_reg);
1200 1201 1202 1203 1204 1205

				host->data = NULL;
				host->cmd = NULL;

				switch (host->state) {
				case STATE_IDLE:
1206
					break;
1207 1208 1209 1210 1211 1212
				case STATE_SENDING_CMD:
					mrq->cmd->error = -ENOMEDIUM;
					if (!mrq->data)
						break;
					/* fall through */
				case STATE_SENDING_DATA:
1213
					mrq->data->error = -ENOMEDIUM;
1214
					atmci_stop_dma(host);
1215
					break;
1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
				case STATE_DATA_BUSY:
				case STATE_DATA_ERROR:
					if (mrq->data->error == -EINPROGRESS)
						mrq->data->error = -ENOMEDIUM;
					if (!mrq->stop)
						break;
					/* fall through */
				case STATE_SENDING_STOP:
					mrq->stop->error = -ENOMEDIUM;
					break;
				}
1227

1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
				atmci_request_end(host, mrq);
			} else {
				list_del(&slot->queue_node);
				mrq->cmd->error = -ENOMEDIUM;
				if (mrq->data)
					mrq->data->error = -ENOMEDIUM;
				if (mrq->stop)
					mrq->stop->error = -ENOMEDIUM;

				spin_unlock(&host->lock);
				mmc_request_done(slot->mmc, mrq);
				spin_lock(&host->lock);
			}
1241
		}
1242
		spin_unlock(&host->lock);
1243

1244
		mmc_detect_change(slot->mmc, 0);
1245 1246 1247 1248 1249
	}
}

static void atmci_tasklet_func(unsigned long priv)
{
1250
	struct atmel_mci	*host = (struct atmel_mci *)priv;
1251 1252
	struct mmc_request	*mrq = host->mrq;
	struct mmc_data		*data = host->data;
1253 1254 1255 1256 1257
	struct mmc_command	*cmd = host->cmd;
	enum atmel_mci_state	state = host->state;
	enum atmel_mci_state	prev_state;
	u32			status;

1258 1259
	spin_lock(&host->lock);

1260
	state = host->state;
1261

1262
	dev_vdbg(&host->pdev->dev,
1263 1264
		"tasklet: state %u pending/completed/mask %lx/%lx/%x\n",
		state, host->pending_events, host->completed_events,
1265
		atmci_readl(host, IMR));
1266

1267 1268
	do {
		prev_state = state;
1269

1270
		switch (state) {
1271 1272 1273
		case STATE_IDLE:
			break;

1274 1275 1276 1277
		case STATE_SENDING_CMD:
			if (!atmci_test_and_clear_pending(host,
						EVENT_CMD_COMPLETE))
				break;
1278

1279 1280 1281 1282
			host->cmd = NULL;
			atmci_set_completed(host, EVENT_CMD_COMPLETE);
			atmci_command_complete(host, mrq->cmd);
			if (!mrq->data || cmd->error) {
1283 1284
				atmci_request_end(host, host->mrq);
				goto unlock;
1285
			}
1286

1287 1288
			prev_state = state = STATE_SENDING_DATA;
			/* fall through */
1289

1290 1291 1292
		case STATE_SENDING_DATA:
			if (atmci_test_and_clear_pending(host,
						EVENT_DATA_ERROR)) {
1293
				atmci_stop_dma(host);
1294
				if (data->stop)
1295
					atmci_send_stop_cmd(host, data);
1296 1297 1298
				state = STATE_DATA_ERROR;
				break;
			}
1299

1300 1301 1302
			if (!atmci_test_and_clear_pending(host,
						EVENT_XFER_COMPLETE))
				break;
1303

1304 1305 1306
			atmci_set_completed(host, EVENT_XFER_COMPLETE);
			prev_state = state = STATE_DATA_BUSY;
			/* fall through */
1307

1308 1309 1310 1311 1312 1313 1314 1315 1316
		case STATE_DATA_BUSY:
			if (!atmci_test_and_clear_pending(host,
						EVENT_DATA_COMPLETE))
				break;

			host->data = NULL;
			atmci_set_completed(host, EVENT_DATA_COMPLETE);
			status = host->data_status;
			if (unlikely(status & ATMCI_DATA_ERROR_FLAGS)) {
1317
				if (status & ATMCI_DTOE) {
1318
					dev_dbg(&host->pdev->dev,
1319 1320
							"data timeout error\n");
					data->error = -ETIMEDOUT;
1321
				} else if (status & ATMCI_DCRCE) {
1322
					dev_dbg(&host->pdev->dev,
1323 1324 1325
							"data CRC error\n");
					data->error = -EILSEQ;
				} else {
1326
					dev_dbg(&host->pdev->dev,
1327 1328 1329 1330 1331 1332 1333
						"data FIFO error (status=%08x)\n",
						status);
					data->error = -EIO;
				}
			} else {
				data->bytes_xfered = data->blocks * data->blksz;
				data->error = 0;
1334
				atmci_writel(host, IDR, ATMCI_DATA_ERROR_FLAGS);
1335 1336 1337
			}

			if (!data->stop) {
1338 1339
				atmci_request_end(host, host->mrq);
				goto unlock;
1340
			}
1341

1342 1343
			prev_state = state = STATE_SENDING_STOP;
			if (!data->error)
1344
				atmci_send_stop_cmd(host, data);
1345 1346 1347 1348 1349 1350 1351 1352 1353
			/* fall through */

		case STATE_SENDING_STOP:
			if (!atmci_test_and_clear_pending(host,
						EVENT_CMD_COMPLETE))
				break;

			host->cmd = NULL;
			atmci_command_complete(host, mrq->stop);
1354 1355
			atmci_request_end(host, host->mrq);
			goto unlock;
1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367

		case STATE_DATA_ERROR:
			if (!atmci_test_and_clear_pending(host,
						EVENT_XFER_COMPLETE))
				break;

			state = STATE_DATA_BUSY;
			break;
		}
	} while (state != prev_state);

	host->state = state;
1368 1369 1370

unlock:
	spin_unlock(&host->lock);
1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
}

static void atmci_read_data_pio(struct atmel_mci *host)
{
	struct scatterlist	*sg = host->sg;
	void			*buf = sg_virt(sg);
	unsigned int		offset = host->pio_offset;
	struct mmc_data		*data = host->data;
	u32			value;
	u32			status;
	unsigned int		nbytes = 0;

	do {
1384
		value = atmci_readl(host, RDR);
1385 1386 1387 1388 1389 1390 1391
		if (likely(offset + 4 <= sg->length)) {
			put_unaligned(value, (u32 *)(buf + offset));

			offset += 4;
			nbytes += 4;

			if (offset == sg->length) {
1392
				flush_dcache_page(sg_page(sg));
1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415
				host->sg = sg = sg_next(sg);
				if (!sg)
					goto done;

				offset = 0;
				buf = sg_virt(sg);
			}
		} else {
			unsigned int remaining = sg->length - offset;
			memcpy(buf + offset, &value, remaining);
			nbytes += remaining;

			flush_dcache_page(sg_page(sg));
			host->sg = sg = sg_next(sg);
			if (!sg)
				goto done;

			offset = 4 - remaining;
			buf = sg_virt(sg);
			memcpy(buf, (u8 *)&value + remaining, offset);
			nbytes += offset;
		}

1416
		status = atmci_readl(host, SR);
1417
		if (status & ATMCI_DATA_ERROR_FLAGS) {
1418
			atmci_writel(host, IDR, (ATMCI_NOTBUSY | ATMCI_RXRDY
1419 1420
						| ATMCI_DATA_ERROR_FLAGS));
			host->data_status = status;
1421 1422
			data->bytes_xfered += nbytes;
			smp_wmb();
1423 1424
			atmci_set_pending(host, EVENT_DATA_ERROR);
			tasklet_schedule(&host->tasklet);
1425
			return;
1426
		}
1427
	} while (status & ATMCI_RXRDY);
1428 1429 1430 1431 1432 1433 1434

	host->pio_offset = offset;
	data->bytes_xfered += nbytes;

	return;

done:
1435 1436
	atmci_writel(host, IDR, ATMCI_RXRDY);
	atmci_writel(host, IER, ATMCI_NOTBUSY);
1437
	data->bytes_xfered += nbytes;
1438
	smp_wmb();
1439
	atmci_set_pending(host, EVENT_XFER_COMPLETE);
1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454
}

static void atmci_write_data_pio(struct atmel_mci *host)
{
	struct scatterlist	*sg = host->sg;
	void			*buf = sg_virt(sg);
	unsigned int		offset = host->pio_offset;
	struct mmc_data		*data = host->data;
	u32			value;
	u32			status;
	unsigned int		nbytes = 0;

	do {
		if (likely(offset + 4 <= sg->length)) {
			value = get_unaligned((u32 *)(buf + offset));
1455
			atmci_writel(host, TDR, value);
1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475

			offset += 4;
			nbytes += 4;
			if (offset == sg->length) {
				host->sg = sg = sg_next(sg);
				if (!sg)
					goto done;

				offset = 0;
				buf = sg_virt(sg);
			}
		} else {
			unsigned int remaining = sg->length - offset;

			value = 0;
			memcpy(&value, buf + offset, remaining);
			nbytes += remaining;

			host->sg = sg = sg_next(sg);
			if (!sg) {
1476
				atmci_writel(host, TDR, value);
1477 1478 1479 1480 1481 1482
				goto done;
			}

			offset = 4 - remaining;
			buf = sg_virt(sg);
			memcpy((u8 *)&value + remaining, buf, offset);
1483
			atmci_writel(host, TDR, value);
1484 1485 1486
			nbytes += offset;
		}

1487
		status = atmci_readl(host, SR);
1488
		if (status & ATMCI_DATA_ERROR_FLAGS) {
1489
			atmci_writel(host, IDR, (ATMCI_NOTBUSY | ATMCI_TXRDY
1490 1491
						| ATMCI_DATA_ERROR_FLAGS));
			host->data_status = status;
1492 1493
			data->bytes_xfered += nbytes;
			smp_wmb();
1494 1495
			atmci_set_pending(host, EVENT_DATA_ERROR);
			tasklet_schedule(&host->tasklet);
1496
			return;
1497
		}
1498
	} while (status & ATMCI_TXRDY);
1499 1500 1501 1502 1503 1504 1505

	host->pio_offset = offset;
	data->bytes_xfered += nbytes;

	return;

done:
1506 1507
	atmci_writel(host, IDR, ATMCI_TXRDY);
	atmci_writel(host, IER, ATMCI_NOTBUSY);
1508
	data->bytes_xfered += nbytes;
1509
	smp_wmb();
1510
	atmci_set_pending(host, EVENT_XFER_COMPLETE);
1511 1512
}

1513
static void atmci_cmd_interrupt(struct atmel_mci *host, u32 status)
1514
{
1515
	atmci_writel(host, IDR, ATMCI_CMDRDY);
1516

1517
	host->cmd_status = status;
1518
	smp_wmb();
1519
	atmci_set_pending(host, EVENT_CMD_COMPLETE);
1520 1521 1522
	tasklet_schedule(&host->tasklet);
}

1523 1524 1525 1526
static void atmci_sdio_interrupt(struct atmel_mci *host, u32 status)
{
	int	i;

1527
	for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
1528 1529 1530 1531 1532 1533 1534 1535
		struct atmel_mci_slot *slot = host->slot[i];
		if (slot && (status & slot->sdio_irq)) {
			mmc_signal_sdio_irq(slot->mmc);
		}
	}
}


1536 1537
static irqreturn_t atmci_interrupt(int irq, void *dev_id)
{
1538
	struct atmel_mci	*host = dev_id;
1539 1540 1541 1542
	u32			status, mask, pending;
	unsigned int		pass_count = 0;

	do {
1543 1544
		status = atmci_readl(host, SR);
		mask = atmci_readl(host, IMR);
1545 1546 1547 1548 1549
		pending = status & mask;
		if (!pending)
			break;

		if (pending & ATMCI_DATA_ERROR_FLAGS) {
1550 1551 1552
			atmci_writel(host, IDR, ATMCI_DATA_ERROR_FLAGS
					| ATMCI_RXRDY | ATMCI_TXRDY);
			pending &= atmci_readl(host, IMR);
1553

1554
			host->data_status = status;
1555
			smp_wmb();
1556 1557 1558
			atmci_set_pending(host, EVENT_DATA_ERROR);
			tasklet_schedule(&host->tasklet);
		}
1559 1560 1561
		if (pending & ATMCI_NOTBUSY) {
			atmci_writel(host, IDR,
					ATMCI_DATA_ERROR_FLAGS | ATMCI_NOTBUSY);
1562 1563
			if (!host->data_status)
				host->data_status = status;
1564
			smp_wmb();
1565 1566 1567
			atmci_set_pending(host, EVENT_DATA_COMPLETE);
			tasklet_schedule(&host->tasklet);
		}
1568
		if (pending & ATMCI_RXRDY)
1569
			atmci_read_data_pio(host);
1570
		if (pending & ATMCI_TXRDY)
1571 1572
			atmci_write_data_pio(host);

1573
		if (pending & ATMCI_CMDRDY)
1574
			atmci_cmd_interrupt(host, status);
1575

1576
		if (pending & (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
1577 1578
			atmci_sdio_interrupt(host, status);

1579 1580 1581 1582 1583 1584 1585
	} while (pass_count++ < 5);

	return pass_count ? IRQ_HANDLED : IRQ_NONE;
}

static irqreturn_t atmci_detect_interrupt(int irq, void *dev_id)
{
1586
	struct atmel_mci_slot	*slot = dev_id;
1587 1588 1589 1590 1591 1592 1593

	/*
	 * Disable interrupts until the pin has stabilized and check
	 * the state then. Use mod_timer() since we may be in the
	 * middle of the timer routine when this interrupt triggers.
	 */
	disable_irq_nosync(irq);
1594
	mod_timer(&slot->detect_timer, jiffies + msecs_to_jiffies(20));
1595 1596 1597 1598

	return IRQ_HANDLED;
}

1599 1600
static int __init atmci_init_slot(struct atmel_mci *host,
		struct mci_slot_pdata *slot_data, unsigned int id,
1601
		u32 sdc_reg, u32 sdio_irq)
1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614
{
	struct mmc_host			*mmc;
	struct atmel_mci_slot		*slot;

	mmc = mmc_alloc_host(sizeof(struct atmel_mci_slot), &host->pdev->dev);
	if (!mmc)
		return -ENOMEM;

	slot = mmc_priv(mmc);
	slot->mmc = mmc;
	slot->host = host;
	slot->detect_pin = slot_data->detect_pin;
	slot->wp_pin = slot_data->wp_pin;
1615
	slot->detect_is_active_high = slot_data->detect_is_active_high;
1616
	slot->sdc_reg = sdc_reg;
1617
	slot->sdio_irq = sdio_irq;
1618 1619 1620 1621 1622

	mmc->ops = &atmci_ops;
	mmc->f_min = DIV_ROUND_UP(host->bus_hz, 512);
	mmc->f_max = host->bus_hz / 2;
	mmc->ocr_avail	= MMC_VDD_32_33 | MMC_VDD_33_34;
1623 1624
	if (sdio_irq)
		mmc->caps |= MMC_CAP_SDIO_IRQ;
1625 1626
	if (atmci_is_mci2())
		mmc->caps |= MMC_CAP_SD_HIGHSPEED;
1627 1628 1629
	if (slot_data->bus_width >= 4)
		mmc->caps |= MMC_CAP_4_BIT_DATA;

1630
	mmc->max_segs = 64;
1631 1632 1633 1634 1635 1636 1637 1638 1639 1640
	mmc->max_req_size = 32768 * 512;
	mmc->max_blk_size = 32768;
	mmc->max_blk_count = 512;

	/* Assume card is present initially */
	set_bit(ATMCI_CARD_PRESENT, &slot->flags);
	if (gpio_is_valid(slot->detect_pin)) {
		if (gpio_request(slot->detect_pin, "mmc_detect")) {
			dev_dbg(&mmc->class_dev, "no detect pin available\n");
			slot->detect_pin = -EBUSY;
1641 1642
		} else if (gpio_get_value(slot->detect_pin) ^
				slot->detect_is_active_high) {
1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
			clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
		}
	}

	if (!gpio_is_valid(slot->detect_pin))
		mmc->caps |= MMC_CAP_NEEDS_POLL;

	if (gpio_is_valid(slot->wp_pin)) {
		if (gpio_request(slot->wp_pin, "mmc_wp")) {
			dev_dbg(&mmc->class_dev, "no WP pin available\n");
			slot->wp_pin = -EBUSY;
		}
	}

	host->slot[id] = slot;
	mmc_add_host(mmc);

	if (gpio_is_valid(slot->detect_pin)) {
		int ret;

		setup_timer(&slot->detect_timer, atmci_detect_change,
				(unsigned long)slot);

		ret = request_irq(gpio_to_irq(slot->detect_pin),
				atmci_detect_interrupt,
				IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING,
				"mmc-detect", slot);
		if (ret) {
			dev_dbg(&mmc->class_dev,
				"could not request IRQ %d for detect pin\n",
				gpio_to_irq(slot->detect_pin));
			gpio_free(slot->detect_pin);
			slot->detect_pin = -EBUSY;
		}
	}

	atmci_init_debugfs(slot);

	return 0;
}

static void __exit atmci_cleanup_slot(struct atmel_mci_slot *slot,
		unsigned int id)
{
	/* Debugfs stuff is cleaned up by mmc core */

	set_bit(ATMCI_SHUTDOWN, &slot->flags);
	smp_wmb();

	mmc_remove_host(slot->mmc);

	if (gpio_is_valid(slot->detect_pin)) {
		int pin = slot->detect_pin;

		free_irq(gpio_to_irq(pin), slot);
		del_timer_sync(&slot->detect_timer);
		gpio_free(pin);
	}
	if (gpio_is_valid(slot->wp_pin))
		gpio_free(slot->wp_pin);

	slot->host->slot[id] = NULL;
	mmc_free_host(slot->mmc);
}

1708
#ifdef CONFIG_MMC_ATMELMCI_DMA
1709
static bool atmci_filter(struct dma_chan *chan, void *slave)
1710
{
1711
	struct mci_dma_data	*sl = slave;
1712

1713 1714
	if (sl && find_slave_dev(sl) == chan->device->dev) {
		chan->private = slave_data_ptr(sl);
1715
		return true;
1716
	} else {
1717
		return false;
1718
	}
1719
}
1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733

static void atmci_configure_dma(struct atmel_mci *host)
{
	struct mci_platform_data	*pdata;

	if (host == NULL)
		return;

	pdata = host->pdev->dev.platform_data;

	if (pdata && find_slave_dev(pdata->dma_slave)) {
		dma_cap_mask_t mask;

		setup_dma_addr(pdata->dma_slave,
1734 1735
			       host->mapbase + ATMCI_TDR,
			       host->mapbase + ATMCI_RDR);
1736 1737 1738 1739 1740

		/* Try to grab a DMA channel */
		dma_cap_zero(mask);
		dma_cap_set(DMA_SLAVE, mask);
		host->dma.chan =
1741
			dma_request_channel(mask, atmci_filter, pdata->dma_slave);
1742 1743 1744
	}
	if (!host->dma.chan)
		dev_notice(&host->pdev->dev, "DMA not available, using PIO\n");
1745 1746 1747 1748
	else
		dev_info(&host->pdev->dev,
					"Using %s for DMA transfers\n",
					dma_chan_name(host->dma.chan));
1749 1750 1751
}
#else
static void atmci_configure_dma(struct atmel_mci *host) {}
1752 1753
#endif

1754 1755 1756
static int __init atmci_probe(struct platform_device *pdev)
{
	struct mci_platform_data	*pdata;
1757 1758 1759 1760 1761
	struct atmel_mci		*host;
	struct resource			*regs;
	unsigned int			nr_slots;
	int				irq;
	int				ret;
1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772

	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!regs)
		return -ENXIO;
	pdata = pdev->dev.platform_data;
	if (!pdata)
		return -ENXIO;
	irq = platform_get_irq(pdev, 0);
	if (irq < 0)
		return irq;

1773 1774
	host = kzalloc(sizeof(struct atmel_mci), GFP_KERNEL);
	if (!host)
1775 1776 1777
		return -ENOMEM;

	host->pdev = pdev;
1778 1779
	spin_lock_init(&host->lock);
	INIT_LIST_HEAD(&host->queue);
1780 1781 1782 1783 1784 1785 1786 1787

	host->mck = clk_get(&pdev->dev, "mci_clk");
	if (IS_ERR(host->mck)) {
		ret = PTR_ERR(host->mck);
		goto err_clk_get;
	}

	ret = -ENOMEM;
1788
	host->regs = ioremap(regs->start, resource_size(regs));
1789 1790 1791 1792
	if (!host->regs)
		goto err_ioremap;

	clk_enable(host->mck);
1793
	atmci_writel(host, CR, ATMCI_CR_SWRST);
1794 1795 1796 1797 1798
	host->bus_hz = clk_get_rate(host->mck);
	clk_disable(host->mck);

	host->mapbase = regs->start;

1799
	tasklet_init(&host->tasklet, atmci_tasklet_func, (unsigned long)host);
1800

1801
	ret = request_irq(irq, atmci_interrupt, 0, dev_name(&pdev->dev), host);
1802 1803 1804
	if (ret)
		goto err_request_irq;

1805
	atmci_configure_dma(host);
1806

1807 1808
	platform_set_drvdata(pdev, host);

1809 1810 1811 1812 1813
	/* We need at least one slot to succeed */
	nr_slots = 0;
	ret = -ENODEV;
	if (pdata->slot[0].bus_width) {
		ret = atmci_init_slot(host, &pdata->slot[0],
1814
				0, ATMCI_SDCSEL_SLOT_A, ATMCI_SDIOIRQA);
1815 1816 1817 1818 1819
		if (!ret)
			nr_slots++;
	}
	if (pdata->slot[1].bus_width) {
		ret = atmci_init_slot(host, &pdata->slot[1],
1820
				1, ATMCI_SDCSEL_SLOT_B, ATMCI_SDIOIRQB);
1821 1822
		if (!ret)
			nr_slots++;
1823 1824
	}

1825 1826
	if (!nr_slots) {
		dev_err(&pdev->dev, "init failed: no slot defined\n");
1827
		goto err_init_slot;
1828
	}
1829

1830 1831 1832
	dev_info(&pdev->dev,
			"Atmel MCI controller at 0x%08lx irq %d, %u slots\n",
			host->mapbase, irq, nr_slots);
H
Haavard Skinnemoen 已提交
1833

1834 1835
	return 0;

1836
err_init_slot:
1837
#ifdef CONFIG_MMC_ATMELMCI_DMA
1838 1839
	if (host->dma.chan)
		dma_release_channel(host->dma.chan);
1840
#endif
1841
	free_irq(irq, host);
1842 1843 1844 1845 1846
err_request_irq:
	iounmap(host->regs);
err_ioremap:
	clk_put(host->mck);
err_clk_get:
1847
	kfree(host);
1848 1849 1850 1851 1852
	return ret;
}

static int __exit atmci_remove(struct platform_device *pdev)
{
1853 1854
	struct atmel_mci	*host = platform_get_drvdata(pdev);
	unsigned int		i;
1855 1856 1857

	platform_set_drvdata(pdev, NULL);

1858
	for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
1859 1860 1861
		if (host->slot[i])
			atmci_cleanup_slot(host->slot[i], i);
	}
1862

1863
	clk_enable(host->mck);
1864 1865 1866
	atmci_writel(host, IDR, ~0UL);
	atmci_writel(host, CR, ATMCI_CR_MCIDIS);
	atmci_readl(host, SR);
1867
	clk_disable(host->mck);
1868

1869
#ifdef CONFIG_MMC_ATMELMCI_DMA
1870 1871
	if (host->dma.chan)
		dma_release_channel(host->dma.chan);
1872 1873
#endif

1874 1875
	free_irq(platform_get_irq(pdev, 0), host);
	iounmap(host->regs);
1876

1877 1878
	clk_put(host->mck);
	kfree(host);
1879 1880 1881 1882

	return 0;
}

1883 1884 1885 1886 1887 1888
#ifdef CONFIG_PM
static int atmci_suspend(struct device *dev)
{
	struct atmel_mci *host = dev_get_drvdata(dev);
	int i;

1889
	 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919
		struct atmel_mci_slot *slot = host->slot[i];
		int ret;

		if (!slot)
			continue;
		ret = mmc_suspend_host(slot->mmc);
		if (ret < 0) {
			while (--i >= 0) {
				slot = host->slot[i];
				if (slot
				&& test_bit(ATMCI_SUSPENDED, &slot->flags)) {
					mmc_resume_host(host->slot[i]->mmc);
					clear_bit(ATMCI_SUSPENDED, &slot->flags);
				}
			}
			return ret;
		} else {
			set_bit(ATMCI_SUSPENDED, &slot->flags);
		}
	}

	return 0;
}

static int atmci_resume(struct device *dev)
{
	struct atmel_mci *host = dev_get_drvdata(dev);
	int i;
	int ret = 0;

1920
	for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943
		struct atmel_mci_slot *slot = host->slot[i];
		int err;

		slot = host->slot[i];
		if (!slot)
			continue;
		if (!test_bit(ATMCI_SUSPENDED, &slot->flags))
			continue;
		err = mmc_resume_host(slot->mmc);
		if (err < 0)
			ret = err;
		else
			clear_bit(ATMCI_SUSPENDED, &slot->flags);
	}

	return ret;
}
static SIMPLE_DEV_PM_OPS(atmci_pm, atmci_suspend, atmci_resume);
#define ATMCI_PM_OPS	(&atmci_pm)
#else
#define ATMCI_PM_OPS	NULL
#endif

1944 1945 1946 1947
static struct platform_driver atmci_driver = {
	.remove		= __exit_p(atmci_remove),
	.driver		= {
		.name		= "atmel_mci",
1948
		.pm		= ATMCI_PM_OPS,
1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961
	},
};

static int __init atmci_init(void)
{
	return platform_driver_probe(&atmci_driver, atmci_probe);
}

static void __exit atmci_exit(void)
{
	platform_driver_unregister(&atmci_driver);
}

1962
late_initcall(atmci_init); /* try to load after dma driver when built-in */
1963 1964 1965
module_exit(atmci_exit);

MODULE_DESCRIPTION("Atmel Multimedia Card Interface driver");
J
Jean Delvare 已提交
1966
MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
1967
MODULE_LICENSE("GPL v2");