fimc-core.h 20.2 KB
Newer Older
1
/*
2
 * Copyright (C) 2010 - 2012 Samsung Electronics Co., Ltd.
3 4 5 6 7 8 9 10 11
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#ifndef FIMC_CORE_H_
#define FIMC_CORE_H_

12 13
/*#define DEBUG*/

14
#include <linux/platform_device.h>
15
#include <linux/sched.h>
16
#include <linux/spinlock.h>
17
#include <linux/types.h>
18
#include <linux/videodev2.h>
19
#include <linux/io.h>
20
#include <asm/sizes.h>
21 22

#include <media/media-entity.h>
23
#include <media/videobuf2-core.h>
24
#include <media/v4l2-ctrls.h>
25 26
#include <media/v4l2-device.h>
#include <media/v4l2-mem2mem.h>
27
#include <media/v4l2-mediabus.h>
28
#include <media/s5p_fimc.h>
29

30
#define dbg(fmt, args...) \
31
	pr_debug("%s:%d: " fmt "\n", __func__, __LINE__, ##args)
32

33 34
/* Time to wait for next frame VSYNC interrupt while stopping operation. */
#define FIMC_SHUTDOWN_TIMEOUT	((100*HZ)/1000)
35
#define MAX_FIMC_CLOCKS		2
36
#define FIMC_MODULE_NAME	"s5p-fimc"
37
#define FIMC_MAX_DEVS		4
38 39 40
#define FIMC_MAX_OUT_BUFS	4
#define SCALER_MAX_HRATIO	64
#define SCALER_MAX_VRATIO	64
41
#define DMA_MIN_SIZE		8
42
#define FIMC_CAMIF_MAX_HEIGHT	0x2000
43

44 45 46 47 48 49
/* indices to the clocks array */
enum {
	CLK_BUS,
	CLK_GATE,
};

50
enum fimc_dev_flags {
51 52 53
	ST_LPM,
	/* m2m node */
	ST_M2M_RUN,
54
	ST_M2M_PEND,
55 56 57
	ST_M2M_SUSPENDING,
	ST_M2M_SUSPENDED,
	/* capture node */
58 59 60
	ST_CAPT_PEND,
	ST_CAPT_RUN,
	ST_CAPT_STREAM,
61
	ST_CAPT_ISP_STREAM,
62
	ST_CAPT_SUSPENDED,
63
	ST_CAPT_SHUT,
64
	ST_CAPT_BUSY,
65
	ST_CAPT_APPLY_CFG,
66
	ST_CAPT_JPEG,
67 68
};

69
#define fimc_m2m_active(dev) test_bit(ST_M2M_RUN, &(dev)->state)
70 71
#define fimc_m2m_pending(dev) test_bit(ST_M2M_PEND, &(dev)->state)

72 73
#define fimc_capture_running(dev) test_bit(ST_CAPT_RUN, &(dev)->state)
#define fimc_capture_pending(dev) test_bit(ST_CAPT_PEND, &(dev)->state)
74
#define fimc_capture_busy(dev) test_bit(ST_CAPT_BUSY, &(dev)->state)
75

76
enum fimc_datapath {
77 78 79 80 81 82
	FIMC_IO_NONE,
	FIMC_IO_CAMERA,
	FIMC_IO_DMA,
	FIMC_IO_LCDFIFO,
	FIMC_IO_WRITEBACK,
	FIMC_IO_ISP,
83 84 85
};

enum fimc_color_fmt {
86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101
	FIMC_FMT_RGB444 = 0x10,
	FIMC_FMT_RGB555,
	FIMC_FMT_RGB565,
	FIMC_FMT_RGB666,
	FIMC_FMT_RGB888,
	FIMC_FMT_RGB30_LOCAL,
	FIMC_FMT_YCBCR420 = 0x20,
	FIMC_FMT_YCBYCR422,
	FIMC_FMT_YCRYCB422,
	FIMC_FMT_CBYCRY422,
	FIMC_FMT_CRYCBY422,
	FIMC_FMT_YCBCR444_LOCAL,
	FIMC_FMT_JPEG = 0x40,
	FIMC_FMT_RAW8 = 0x80,
	FIMC_FMT_RAW10,
	FIMC_FMT_RAW12,
102 103
};

104 105
#define fimc_fmt_is_rgb(x) (!!((x) & 0x10))
#define fimc_fmt_is_jpeg(x) (!!((x) & 0x40))
106

107 108 109
#define IS_M2M(__strt) ((__strt) == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE || \
			__strt == V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE)

110
/* The hardware context state. */
111 112 113
#define	FIMC_PARAMS		(1 << 0)
#define	FIMC_SRC_FMT		(1 << 3)
#define	FIMC_DST_FMT		(1 << 4)
114
#define	FIMC_COMPOSE		(1 << 5)
115 116 117
#define	FIMC_CTX_M2M		(1 << 16)
#define	FIMC_CTX_CAP		(1 << 17)
#define	FIMC_CTX_SHUT		(1 << 18)
118 119 120 121 122 123 124 125

/* Image conversion flags */
#define	FIMC_IN_DMA_ACCESS_TILED	(1 << 0)
#define	FIMC_IN_DMA_ACCESS_LINEAR	(0 << 0)
#define	FIMC_OUT_DMA_ACCESS_TILED	(1 << 1)
#define	FIMC_OUT_DMA_ACCESS_LINEAR	(0 << 1)
#define	FIMC_SCAN_MODE_PROGRESSIVE	(0 << 2)
#define	FIMC_SCAN_MODE_INTERLACED	(1 << 2)
126 127 128
/*
 * YCbCr data dynamic range for RGB-YUV color conversion.
 * Y/Cb/Cr: (0 ~ 255) */
129 130 131 132 133 134
#define	FIMC_COLOR_RANGE_WIDE		(0 << 3)
/* Y (16 ~ 235), Cb/Cr (16 ~ 240) */
#define	FIMC_COLOR_RANGE_NARROW		(1 << 3)

/**
 * struct fimc_fmt - the driver's internal color format data
135
 * @mbus_code: Media Bus pixel code, -1 if not applicable
136
 * @name: format description
137
 * @fourcc: the fourcc code for this format, 0 if not applicable
138
 * @color: the corresponding fimc_color_fmt
139 140
 * @memplanes: number of physically non-contiguous data planes
 * @colplanes: number of physically contiguous data planes
141 142
 * @depth: per plane driver's private 'number of bits per pixel'
 * @flags: flags indicating which operation mode format applies to
143 144
 */
struct fimc_fmt {
145
	enum v4l2_mbus_pixelcode mbus_code;
146 147 148
	char	*name;
	u32	fourcc;
	u32	color;
149 150 151
	u16	memplanes;
	u16	colplanes;
	u8	depth[VIDEO_MAX_PLANES];
152
	u16	flags;
153 154 155 156 157
#define FMT_FLAGS_CAM		(1 << 0)
#define FMT_FLAGS_M2M_IN	(1 << 1)
#define FMT_FLAGS_M2M_OUT	(1 << 2)
#define FMT_FLAGS_M2M		(1 << 1 | 1 << 2)
#define FMT_HAS_ALPHA		(1 << 3)
158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
};

/**
 * struct fimc_dma_offset - pixel offset information for DMA
 * @y_h:	y value horizontal offset
 * @y_v:	y value vertical offset
 * @cb_h:	cb value horizontal offset
 * @cb_v:	cb value vertical offset
 * @cr_h:	cr value horizontal offset
 * @cr_v:	cr value vertical offset
 */
struct fimc_dma_offset {
	int	y_h;
	int	y_v;
	int	cb_h;
	int	cb_v;
	int	cr_h;
	int	cr_v;
};

/**
179
 * struct fimc_effect - color effect information
180 181 182 183 184 185 186 187 188 189 190 191
 * @type:	effect type
 * @pat_cb:	cr value when type is "arbitrary"
 * @pat_cr:	cr value when type is "arbitrary"
 */
struct fimc_effect {
	u32	type;
	u8	pat_cb;
	u8	pat_cr;
};

/**
 * struct fimc_scaler - the configuration data for FIMC inetrnal scaler
192 193 194 195 196
 * @scaleup_h:		flag indicating scaling up horizontally
 * @scaleup_v:		flag indicating scaling up vertically
 * @copy_mode:		flag indicating transparent DMA transfer (no scaling
 *			and color format conversion)
 * @enabled:		flag indicating if the scaler is used
197 198 199 200 201 202 203 204
 * @hfactor:		horizontal shift factor
 * @vfactor:		vertical shift factor
 * @pre_hratio:		horizontal ratio of the prescaler
 * @pre_vratio:		vertical ratio of the prescaler
 * @pre_dst_width:	the prescaler's destination width
 * @pre_dst_height:	the prescaler's destination height
 * @main_hratio:	the main scaler's horizontal ratio
 * @main_vratio:	the main scaler's vertical ratio
205 206
 * @real_width:		source pixel (width - offset)
 * @real_height:	source pixel (height - offset)
207 208
 */
struct fimc_scaler {
209 210 211 212
	unsigned int scaleup_h:1;
	unsigned int scaleup_v:1;
	unsigned int copy_mode:1;
	unsigned int enabled:1;
213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238
	u32	hfactor;
	u32	vfactor;
	u32	pre_hratio;
	u32	pre_vratio;
	u32	pre_dst_width;
	u32	pre_dst_height;
	u32	main_hratio;
	u32	main_vratio;
	u32	real_width;
	u32	real_height;
};

/**
 * struct fimc_addr - the FIMC physical address set for DMA
 * @y:	 luminance plane physical address
 * @cb:	 Cb plane physical address
 * @cr:	 Cr plane physical address
 */
struct fimc_addr {
	u32	y;
	u32	cb;
	u32	cr;
};

/**
 * struct fimc_vid_buffer - the driver's video buffer
239
 * @vb:    v4l videobuf buffer
240
 * @list:  linked list structure for buffer queue
241 242
 * @paddr: precalculated physical address set
 * @index: buffer index for the output DMA engine
243 244
 */
struct fimc_vid_buffer {
245 246
	struct vb2_buffer	vb;
	struct list_head	list;
247 248
	struct fimc_addr	paddr;
	int			index;
249 250 251
};

/**
252
 * struct fimc_frame - source/target frame properties
253 254 255 256 257 258 259 260
 * @f_width:	image full width (virtual screen size)
 * @f_height:	image full height (virtual screen size)
 * @o_width:	original image width as set by S_FMT
 * @o_height:	original image height as set by S_FMT
 * @offs_h:	image horizontal pixel offset
 * @offs_v:	image vertical pixel offset
 * @width:	image pixel width
 * @height:	image pixel weight
261
 * @payload:	image size in bytes (w x h x bpp)
262
 * @paddr:	image frame buffer physical addresses
263
 * @dma_offset:	DMA offset in bytes
264
 * @fmt:	fimc color format pointer
265 266 267 268 269 270 271 272 273 274
 */
struct fimc_frame {
	u32	f_width;
	u32	f_height;
	u32	o_width;
	u32	o_height;
	u32	offs_h;
	u32	offs_v;
	u32	width;
	u32	height;
275
	unsigned long		payload[VIDEO_MAX_PLANES];
276 277 278
	struct fimc_addr	paddr;
	struct fimc_dma_offset	dma_offset;
	struct fimc_fmt		*fmt;
279
	u8			alpha;
280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
};

/**
 * struct fimc_m2m_device - v4l2 memory-to-memory device data
 * @vfd: the video device node for v4l2 m2m mode
 * @m2m_dev: v4l2 memory-to-memory device data
 * @ctx: hardware context data
 * @refcnt: the reference counter
 */
struct fimc_m2m_device {
	struct video_device	*vfd;
	struct v4l2_m2m_dev	*m2m_dev;
	struct fimc_ctx		*ctx;
	int			refcnt;
};

296 297 298 299
#define FIMC_SD_PAD_SINK	0
#define FIMC_SD_PAD_SOURCE	1
#define FIMC_SD_PADS_NUM	2

300 301 302 303
/**
 * struct fimc_vid_cap - camera capture device information
 * @ctx: hardware context data
 * @vfd: video device node for camera capture mode
304
 * @subdev: subdev exposing the FIMC processing block
305
 * @vd_pad: fimc video capture node pad
306 307
 * @sd_pads: fimc video processing block pads
 * @mf: media bus format at the FIMC camera input (and the scaler output) pad
308 309 310 311 312 313 314 315 316
 * @pending_buf_q: the pending buffer queue head
 * @active_buf_q: the queue head of buffers scheduled in hardware
 * @vbq: the capture am video buffer queue
 * @active_buf_cnt: number of video buffers scheduled in hardware
 * @buf_index: index for managing the output DMA buffers
 * @frame_count: the frame counter for statistics
 * @reqbufs_count: the number of buffers requested in REQBUFS ioctl
 * @input_index: input (camera sensor) index
 * @refcnt: driver's private reference counter
317
 * @input: capture input type, grp_id of the attached subdev
318
 * @user_subdev_api: true if subdevs are not configured by the host driver
319 320 321
 */
struct fimc_vid_cap {
	struct fimc_ctx			*ctx;
322
	struct vb2_alloc_ctx		*alloc_ctx;
323
	struct video_device		*vfd;
324
	struct v4l2_subdev		subdev;
325
	struct media_pad		vd_pad;
326 327
	struct v4l2_mbus_framefmt	mf;
	struct media_pad		sd_pads[FIMC_SD_PADS_NUM];
328 329
	struct list_head		pending_buf_q;
	struct list_head		active_buf_q;
330
	struct vb2_queue		vbq;
331 332 333 334 335 336
	int				active_buf_cnt;
	int				buf_index;
	unsigned int			frame_count;
	unsigned int			reqbufs_count;
	int				input_index;
	int				refcnt;
337
	u32				input;
338
	bool				user_subdev_api;
339 340
};

341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359
/**
 *  struct fimc_pix_limit - image pixel size limits in various IP configurations
 *
 *  @scaler_en_w: max input pixel width when the scaler is enabled
 *  @scaler_dis_w: max input pixel width when the scaler is disabled
 *  @in_rot_en_h: max input width with the input rotator is on
 *  @in_rot_dis_w: max input width with the input rotator is off
 *  @out_rot_en_w: max output width with the output rotator on
 *  @out_rot_dis_w: max output width with the output rotator off
 */
struct fimc_pix_limit {
	u16 scaler_en_w;
	u16 scaler_dis_w;
	u16 in_rot_en_h;
	u16 in_rot_dis_w;
	u16 out_rot_en_w;
	u16 out_rot_dis_w;
};

360
/**
361
 * struct fimc_variant - FIMC device variant information
362 363 364
 * @pix_hoff: indicate whether horizontal offset is in pixels or in bytes
 * @has_inp_rot: set if has input rotator
 * @has_out_rot: set if has output rotator
365
 * @has_cistatus2: 1 if CISTATUS2 register is present in this IP revision
366 367
 * @has_mainscaler_ext: 1 if extended mainscaler ratios in CIEXTEN register
 *			 are present in this IP revision
368
 * @has_cam_if: set if this instance has a camera input interface
369
 * @pix_limit: pixel size constraints for the scaler
370 371
 * @min_inp_pixsize: minimum input pixel size
 * @min_out_pixsize: minimum output pixel size
372
 * @hor_offs_align: horizontal pixel offset aligment
373
 * @min_vsize_align: minimum vertical pixel size alignment
374
 * @out_buf_count: the number of buffers in output DMA sequence
375
 */
376
struct fimc_variant {
377 378 379
	unsigned int	pix_hoff:1;
	unsigned int	has_inp_rot:1;
	unsigned int	has_out_rot:1;
380
	unsigned int	has_cistatus2:1;
381
	unsigned int	has_mainscaler_ext:1;
382
	unsigned int	has_cam_if:1;
383
	unsigned int	has_alpha:1;
384
	struct fimc_pix_limit *pix_limit;
385 386
	u16		min_inp_pixsize;
	u16		min_out_pixsize;
387
	u16		hor_offs_align;
388
	u16		min_vsize_align;
389
	u16		out_buf_count;
390 391 392
};

/**
393 394 395 396
 * struct fimc_drvdata - per device type driver data
 * @variant: variant information for this device
 * @num_entities: number of fimc instances available in a SoC
 * @lclk_frequency: local bus clock frequency
397
 */
398 399 400 401
struct fimc_drvdata {
	struct fimc_variant *variant[FIMC_MAX_DEVS];
	int num_entities;
	unsigned long lclk_frequency;
402 403
};

404 405
#define fimc_get_drvdata(_pdev) \
	((struct fimc_drvdata *) platform_get_device_id(_pdev)->driver_data)
406

407 408 409
struct fimc_ctx;

/**
410
 * struct fimc_dev - abstraction for FIMC entity
411 412 413
 * @slock:	the spinlock protecting this data structure
 * @lock:	the mutex protecting this data structure
 * @pdev:	pointer to the FIMC platform device
414
 * @pdata:	pointer to the device platform data
415
 * @variant:	the IP variant information
416
 * @id:		FIMC device index (0..FIMC_MAX_DEVS)
417
 * @clock:	clocks required for FIMC operation
418
 * @regs:	the mapped hardware registers
419
 * @irq_queue:	interrupt handler waitqueue
420
 * @v4l2_dev:	root v4l2_device
421
 * @m2m:	memory-to-memory V4L2 device information
422 423
 * @vid_cap:	camera capture device information
 * @state:	flags used to synchronize m2m and capture mode operation
424
 * @alloc_ctx:	videobuf2 memory allocator context
425
 * @pipeline:	fimc video capture pipeline data structure
426 427 428 429 430
 */
struct fimc_dev {
	spinlock_t			slock;
	struct mutex			lock;
	struct platform_device		*pdev;
431
	struct s5p_platform_fimc	*pdata;
432
	struct fimc_variant		*variant;
433 434
	u16				id;
	struct clk			*clock[MAX_FIMC_CLOCKS];
435
	void __iomem			*regs;
436
	wait_queue_head_t		irq_queue;
437
	struct v4l2_device		*v4l2_dev;
438
	struct fimc_m2m_device		m2m;
439
	struct fimc_vid_cap		vid_cap;
440
	unsigned long			state;
441
	struct vb2_alloc_ctx		*alloc_ctx;
442
	struct fimc_pipeline		pipeline;
443 444
};

445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468
/**
 * struct fimc_ctrls - v4l2 controls structure
 * @handler: the control handler
 * @colorfx: image effect control
 * @colorfx_cbcr: Cb/Cr coefficients control
 * @rotate: image rotation control
 * @hflip: horizontal flip control
 * @vflip: vertical flip control
 * @alpha: RGB alpha control
 * @ready: true if @handler is initialized
 */
struct fimc_ctrls {
	struct v4l2_ctrl_handler handler;
	struct {
		struct v4l2_ctrl *colorfx;
		struct v4l2_ctrl *colorfx_cbcr;
	};
	struct v4l2_ctrl *rotate;
	struct v4l2_ctrl *hflip;
	struct v4l2_ctrl *vflip;
	struct v4l2_ctrl *alpha;
	bool ready;
};

469 470 471 472 473 474 475 476 477 478 479 480 481
/**
 * fimc_ctx - the device context data
 * @s_frame:		source frame properties
 * @d_frame:		destination frame properties
 * @out_order_1p:	output 1-plane YCBCR order
 * @out_order_2p:	output 2-plane YCBCR order
 * @in_order_1p		input 1-plane YCBCR order
 * @in_order_2p:	input 2-plane YCBCR order
 * @in_path:		input mode (DMA or camera)
 * @out_path:		output mode (DMA or FIFO)
 * @scaler:		image scaler properties
 * @effect:		image effect
 * @rotation:		image clockwise rotation in degrees
482 483
 * @hflip:		indicates image horizontal flip if set
 * @vflip:		indicates image vertical flip if set
484
 * @flags:		additional flags for image conversion
485 486 487
 * @state:		flags to keep track of user configuration
 * @fimc_dev:		the FIMC device this context applies to
 * @m2m_ctx:		memory-to-memory device context
488
 * @fh:			v4l2 file handle
489
 * @ctrls:		v4l2 controls structure
490 491 492 493 494 495 496 497 498 499 500 501 502
 */
struct fimc_ctx {
	struct fimc_frame	s_frame;
	struct fimc_frame	d_frame;
	u32			out_order_1p;
	u32			out_order_2p;
	u32			in_order_1p;
	u32			in_order_2p;
	enum fimc_datapath	in_path;
	enum fimc_datapath	out_path;
	struct fimc_scaler	scaler;
	struct fimc_effect	effect;
	int			rotation;
503 504
	unsigned int		hflip:1;
	unsigned int		vflip:1;
505 506 507 508
	u32			flags;
	u32			state;
	struct fimc_dev		*fimc_dev;
	struct v4l2_m2m_ctx	*m2m_ctx;
509
	struct v4l2_fh		fh;
510
	struct fimc_ctrls	ctrls;
511 512
};

513 514
#define fh_to_ctx(__fh) container_of(__fh, struct fimc_ctx, fh)

515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541
static inline void set_frame_bounds(struct fimc_frame *f, u32 width, u32 height)
{
	f->o_width  = width;
	f->o_height = height;
	f->f_width  = width;
	f->f_height = height;
}

static inline void set_frame_crop(struct fimc_frame *f,
				  u32 left, u32 top, u32 width, u32 height)
{
	f->offs_h = left;
	f->offs_v = top;
	f->width  = width;
	f->height = height;
}

static inline u32 fimc_get_format_depth(struct fimc_fmt *ff)
{
	u32 i, depth = 0;

	if (ff != NULL)
		for (i = 0; i < ff->colplanes; i++)
			depth += ff->depth[i];
	return depth;
}

542 543 544 545 546 547 548 549 550 551 552 553
static inline bool fimc_capture_active(struct fimc_dev *fimc)
{
	unsigned long flags;
	bool ret;

	spin_lock_irqsave(&fimc->slock, flags);
	ret = !!(fimc->state & (1 << ST_CAPT_RUN) ||
		 fimc->state & (1 << ST_CAPT_PEND));
	spin_unlock_irqrestore(&fimc->slock, flags);
	return ret;
}

554
static inline void fimc_ctx_state_set(u32 state, struct fimc_ctx *ctx)
555 556 557
{
	unsigned long flags;

558
	spin_lock_irqsave(&ctx->fimc_dev->slock, flags);
559
	ctx->state |= state;
560
	spin_unlock_irqrestore(&ctx->fimc_dev->slock, flags);
561 562 563 564 565 566 567
}

static inline bool fimc_ctx_state_is_set(u32 mask, struct fimc_ctx *ctx)
{
	unsigned long flags;
	bool ret;

568
	spin_lock_irqsave(&ctx->fimc_dev->slock, flags);
569
	ret = (ctx->state & mask) == mask;
570
	spin_unlock_irqrestore(&ctx->fimc_dev->slock, flags);
571 572 573
	return ret;
}

574 575
static inline int tiled_fmt(struct fimc_fmt *fmt)
{
576
	return fmt->fourcc == V4L2_PIX_FMT_NV12MT;
577 578
}

579 580 581 582
/* Return the alpha component bit mask */
static inline int fimc_get_alpha_mask(struct fimc_fmt *fmt)
{
	switch (fmt->color) {
583 584 585
	case FIMC_FMT_RGB444:	return 0x0f;
	case FIMC_FMT_RGB555:	return 0x01;
	case FIMC_FMT_RGB888:	return 0xff;
586 587 588 589
	default:		return 0;
	};
}

590 591
static inline struct fimc_frame *ctx_get_frame(struct fimc_ctx *ctx,
					       enum v4l2_buf_type type)
592 593 594
{
	struct fimc_frame *frame;

595
	if (V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE == type) {
596
		if (fimc_ctx_state_is_set(FIMC_CTX_M2M, ctx))
597 598 599
			frame = &ctx->s_frame;
		else
			return ERR_PTR(-EINVAL);
600
	} else if (V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE == type) {
601 602
		frame = &ctx->d_frame;
	} else {
603
		v4l2_err(ctx->fimc_dev->v4l2_dev,
604 605 606 607 608 609 610
			"Wrong buffer/video queue type (%d)\n", type);
		return ERR_PTR(-EINVAL);
	}

	return frame;
}

611 612
/* -----------------------------------------------------*/
/* fimc-core.c */
613 614
int fimc_vidioc_enum_fmt_mplane(struct file *file, void *priv,
				struct v4l2_fmtdesc *f);
615 616 617
int fimc_ctrls_create(struct fimc_ctx *ctx);
void fimc_ctrls_delete(struct fimc_ctx *ctx);
void fimc_ctrls_activate(struct fimc_ctx *ctx, bool active);
618
void fimc_alpha_ctrl_update(struct fimc_ctx *ctx);
619
int fimc_fill_format(struct fimc_frame *frame, struct v4l2_format *f);
620 621
void fimc_adjust_mplane_format(struct fimc_fmt *fmt, u32 width, u32 height,
			       struct v4l2_pix_format_mplane *pix);
622
struct fimc_fmt *fimc_find_format(const u32 *pixelformat, const u32 *mbus_code,
623
				  unsigned int mask, int index);
624
struct fimc_fmt *fimc_get_format(unsigned int index);
625

626 627
int fimc_check_scaler_ratio(struct fimc_ctx *ctx, int sw, int sh,
			    int dw, int dh, int rotation);
628 629
int fimc_set_scaler_info(struct fimc_ctx *ctx);
int fimc_prepare_config(struct fimc_ctx *ctx, u32 flags);
630
int fimc_prepare_addr(struct fimc_ctx *ctx, struct vb2_buffer *vb,
631
		      struct fimc_frame *frame, struct fimc_addr *paddr);
632 633
void fimc_prepare_dma_offset(struct fimc_ctx *ctx, struct fimc_frame *f);
void fimc_set_yuv_order(struct fimc_ctx *ctx);
634
void fimc_fill_frame(struct fimc_frame *frame, struct v4l2_format *f);
635
void fimc_capture_irq_handler(struct fimc_dev *fimc, int deq_buf);
636

637 638 639
int fimc_register_m2m_device(struct fimc_dev *fimc,
			     struct v4l2_device *v4l2_dev);
void fimc_unregister_m2m_device(struct fimc_dev *fimc);
640 641
int fimc_register_driver(void);
void fimc_unregister_driver(void);
642

643 644 645 646
/* -----------------------------------------------------*/
/* fimc-m2m.c */
void fimc_m2m_job_finish(struct fimc_ctx *ctx, int vb_state);

647 648
/* -----------------------------------------------------*/
/* fimc-capture.c					*/
649 650
int fimc_initialize_capture_subdev(struct fimc_dev *fimc);
void fimc_unregister_capture_subdev(struct fimc_dev *fimc);
651
int fimc_capture_ctrls_create(struct fimc_dev *fimc);
652 653
void fimc_sensor_notify(struct v4l2_subdev *sd, unsigned int notification,
			void *arg);
654 655
int fimc_capture_suspend(struct fimc_dev *fimc);
int fimc_capture_resume(struct fimc_dev *fimc);
656

657
/*
658
 * Buffer list manipulation functions. Must be called with fimc.slock held.
659
 */
660 661 662 663 664 665 666

/**
 * fimc_active_queue_add - add buffer to the capture active buffers queue
 * @buf: buffer to add to the active buffers list
 */
static inline void fimc_active_queue_add(struct fimc_vid_cap *vid_cap,
					 struct fimc_vid_buffer *buf)
667
{
668
	list_add_tail(&buf->list, &vid_cap->active_buf_q);
669 670 671
	vid_cap->active_buf_cnt++;
}

672 673 674 675
/**
 * fimc_active_queue_pop - pop buffer from the capture active buffers queue
 *
 * The caller must assure the active_buf_q list is not empty.
676
 */
677 678
static inline struct fimc_vid_buffer *fimc_active_queue_pop(
				    struct fimc_vid_cap *vid_cap)
679 680 681
{
	struct fimc_vid_buffer *buf;
	buf = list_entry(vid_cap->active_buf_q.next,
682 683
			 struct fimc_vid_buffer, list);
	list_del(&buf->list);
684 685 686 687
	vid_cap->active_buf_cnt--;
	return buf;
}

688 689 690 691
/**
 * fimc_pending_queue_add - add buffer to the capture pending buffers queue
 * @buf: buffer to add to the pending buffers list
 */
692 693 694
static inline void fimc_pending_queue_add(struct fimc_vid_cap *vid_cap,
					  struct fimc_vid_buffer *buf)
{
695
	list_add_tail(&buf->list, &vid_cap->pending_buf_q);
696 697
}

698 699 700 701 702 703 704
/**
 * fimc_pending_queue_pop - pop buffer from the capture pending buffers queue
 *
 * The caller must assure the pending_buf_q list is not empty.
 */
static inline struct fimc_vid_buffer *fimc_pending_queue_pop(
				     struct fimc_vid_cap *vid_cap)
705 706 707
{
	struct fimc_vid_buffer *buf;
	buf = list_entry(vid_cap->pending_buf_q.next,
708 709
			struct fimc_vid_buffer, list);
	list_del(&buf->list);
710 711 712
	return buf;
}

713
#endif /* FIMC_CORE_H_ */