amdgpu_ib.c 13.1 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 *          Christian König
 */
#include <linux/seq_file.h>
#include <linux/slab.h>
31

A
Alex Deucher 已提交
32
#include <drm/amdgpu_drm.h>
33

A
Alex Deucher 已提交
34 35
#include "amdgpu.h"
#include "atom.h"
36
#include "amdgpu_trace.h"
A
Alex Deucher 已提交
37

38
#define AMDGPU_IB_TEST_TIMEOUT	msecs_to_jiffies(1000)
39
#define AMDGPU_IB_TEST_GFX_XGMI_TIMEOUT	msecs_to_jiffies(2000)
40

A
Alex Deucher 已提交
41 42 43 44 45 46 47 48 49 50 51 52 53
/*
 * IB
 * IBs (Indirect Buffers) and areas of GPU accessible memory where
 * commands are stored.  You can put a pointer to the IB in the
 * command ring and the hw will fetch the commands from the IB
 * and execute them.  Generally userspace acceleration drivers
 * produce command buffers which are send to the kernel and
 * put in IBs for execution by the requested ring.
 */

/**
 * amdgpu_ib_get - request an IB (Indirect Buffer)
 *
54 55
 * @adev: amdgpu_device pointer
 * @vm: amdgpu_vm pointer
A
Alex Deucher 已提交
56
 * @size: requested IB size
57
 * @pool_type: IB pool type (delayed, immediate, direct)
A
Alex Deucher 已提交
58 59 60 61 62 63
 * @ib: IB object returned
 *
 * Request an IB (all asics).  IBs are allocated using the
 * suballocator.
 * Returns 0 on success, error on failure.
 */
64
int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
65 66
		  unsigned size, enum amdgpu_ib_pool_type pool_type,
		  struct amdgpu_ib *ib)
A
Alex Deucher 已提交
67 68 69 70
{
	int r;

	if (size) {
71
		r = amdgpu_sa_bo_new(&adev->ib_pools[pool_type],
A
Alex Deucher 已提交
72 73 74 75 76 77 78
				      &ib->sa_bo, size, 256);
		if (r) {
			dev_err(adev->dev, "failed to get a new IB (%d)\n", r);
			return r;
		}

		ib->ptr = amdgpu_sa_bo_cpu_addr(ib->sa_bo);
79 80
		/* flush the cache before commit the IB */
		ib->flags = AMDGPU_IB_FLAG_EMIT_MEM_SYNC;
A
Alex Deucher 已提交
81 82 83 84 85 86 87 88 89 90 91 92 93

		if (!vm)
			ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
	}

	return 0;
}

/**
 * amdgpu_ib_free - free an IB (Indirect Buffer)
 *
 * @adev: amdgpu_device pointer
 * @ib: IB object to free
94
 * @f: the fence SA bo need wait on for the ib alloation
A
Alex Deucher 已提交
95 96 97
 *
 * Free an IB (all asics).
 */
98
void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
99
		    struct dma_fence *f)
A
Alex Deucher 已提交
100
{
101
	amdgpu_sa_bo_free(adev, &ib->sa_bo, f);
A
Alex Deucher 已提交
102 103 104 105 106
}

/**
 * amdgpu_ib_schedule - schedule an IB (Indirect Buffer) on the ring
 *
107
 * @ring: ring index the IB is associated with
A
Alex Deucher 已提交
108 109
 * @num_ibs: number of IBs to schedule
 * @ibs: IB objects to schedule
110
 * @job: job to schedule
111
 * @f: fence created during this submission
A
Alex Deucher 已提交
112 113 114 115 116 117 118 119 120 121 122 123 124 125
 *
 * Schedule an IB on the associated ring (all asics).
 * Returns 0 on success, error on failure.
 *
 * On SI, there are two parallel engines fed from the primary ring,
 * the CE (Constant Engine) and the DE (Drawing Engine).  Since
 * resource descriptors have moved to memory, the CE allows you to
 * prime the caches while the DE is updating register state so that
 * the resource descriptors will be already in cache when the draw is
 * processed.  To accomplish this, the userspace driver submits two
 * IBs, one for the CE and one for the DE.  If there is a CE IB (called
 * a CONST_IB), it will be put on the ring prior to the DE IB.  Prior
 * to SI there was just a DE IB.
 */
126
int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
127 128
		       struct amdgpu_ib *ibs, struct amdgpu_job *job,
		       struct dma_fence **f)
A
Alex Deucher 已提交
129
{
130
	struct amdgpu_device *adev = ring->adev;
A
Alex Deucher 已提交
131
	struct amdgpu_ib *ib = &ibs[0];
132
	struct dma_fence *tmp = NULL;
133
	bool skip_preamble, need_ctx_switch;
134 135
	unsigned patch_offset = ~0;
	struct amdgpu_vm *vm;
136
	uint64_t fence_ctx;
137
	uint32_t status = 0, alloc_size;
138
	unsigned fence_flags = 0;
139
	bool secure;
M
Monk Liu 已提交
140

141
	unsigned i;
A
Alex Deucher 已提交
142
	int r = 0;
M
Monk Liu 已提交
143
	bool need_pipe_sync = false;
A
Alex Deucher 已提交
144 145 146 147

	if (num_ibs == 0)
		return -EINVAL;

148 149
	/* ring tests don't use a job */
	if (job) {
150
		vm = job->vm;
151 152
		fence_ctx = job->base.s_fence ?
			job->base.s_fence->scheduled.context : 0;
153 154
	} else {
		vm = NULL;
155
		fence_ctx = 0;
156
	}
157

158
	if (!ring->sched.ready) {
159
		dev_err(adev->dev, "couldn't schedule ib on ring <%s>\n", ring->name);
A
Alex Deucher 已提交
160 161
		return -EINVAL;
	}
162

163
	if (vm && !job->vmid) {
164 165 166 167
		dev_err(adev->dev, "VM IB without ID\n");
		return -EINVAL;
	}

168 169 170 171 172 173
	if ((ib->flags & AMDGPU_IB_FLAGS_SECURE) &&
	    (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)) {
		dev_err(adev->dev, "secure submissions not supported on compute rings\n");
		return -EINVAL;
	}

174 175
	alloc_size = ring->funcs->emit_frame_size + num_ibs *
		ring->funcs->emit_ib_size;
176 177

	r = amdgpu_ring_alloc(ring, alloc_size);
A
Alex Deucher 已提交
178 179 180 181
	if (r) {
		dev_err(adev->dev, "scheduling IB failed (%d).\n", r);
		return r;
	}
182

183
	need_ctx_switch = ring->current_ctx != fence_ctx;
184
	if (ring->funcs->emit_pipeline_sync && job &&
185
	    ((tmp = amdgpu_sync_get_fence(&job->sched_sync)) ||
186
	     (amdgpu_sriov_vf(adev) && need_ctx_switch) ||
187
	     amdgpu_vm_need_pipeline_sync(ring, job))) {
M
Monk Liu 已提交
188
		need_pipe_sync = true;
189 190 191 192

		if (tmp)
			trace_amdgpu_ib_pipe_sync(job, tmp);

193 194
		dma_fence_put(tmp);
	}
A
Alex Deucher 已提交
195

196 197 198
	if ((ib->flags & AMDGPU_IB_FLAG_EMIT_MEM_SYNC) && ring->funcs->emit_mem_sync)
		ring->funcs->emit_mem_sync(ring);

199 200 201 202
	if (ring->funcs->emit_wave_limit &&
	    ring->hw_prio == AMDGPU_GFX_PIPE_PRIO_HIGH)
		ring->funcs->emit_wave_limit(ring, true);

203 204 205
	if (ring->funcs->insert_start)
		ring->funcs->insert_start(ring);

206
	if (job) {
M
Monk Liu 已提交
207
		r = amdgpu_vm_flush(ring, job, need_pipe_sync);
208 209 210 211
		if (r) {
			amdgpu_ring_undo(ring);
			return r;
		}
212
	}
213

214
	if (job && ring->funcs->init_cond_exec)
215 216
		patch_offset = amdgpu_ring_init_cond_exec(ring);

217
#ifdef CONFIG_X86_64
218
	if (!(adev->flags & AMD_IS_APU))
219
#endif
220 221 222 223 224 225
	{
		if (ring->funcs->emit_hdp_flush)
			amdgpu_ring_emit_hdp_flush(ring);
		else
			amdgpu_asic_flush_hdp(adev, ring);
	}
226

227 228 229
	if (need_ctx_switch)
		status |= AMDGPU_HAVE_CTX_SWITCH;

230
	skip_preamble = ring->current_ctx == fence_ctx;
231 232
	if (job && ring->funcs->emit_cntxcntl) {
		status |= job->preamble_status;
233
		status |= job->preemption_status;
234
		amdgpu_ring_emit_cntxcntl(ring, status);
235 236
	}

237 238
	/* Setup initial TMZiness and send it off.
	 */
239
	secure = false;
240 241 242 243 244
	if (job && ring->funcs->emit_frame_cntl) {
		secure = ib->flags & AMDGPU_IB_FLAGS_SECURE;
		amdgpu_ring_emit_frame_cntl(ring, true, secure);
	}

A
Alex Deucher 已提交
245
	for (i = 0; i < num_ibs; ++i) {
246
		ib = &ibs[i];
247 248

		/* drop preamble IBs if we don't have a context switch */
249
		if ((ib->flags & AMDGPU_IB_FLAG_PREAMBLE) &&
250 251 252 253
		    skip_preamble &&
		    !(status & AMDGPU_PREAMBLE_IB_PRESENT_FIRST) &&
		    !amdgpu_mcbp &&
		    !amdgpu_sriov_vf(adev)) /* for SRIOV preemption, Preamble CE ib must be inserted anyway */
254 255
			continue;

256 257 258 259 260
		if (job && ring->funcs->emit_frame_cntl) {
			if (secure != !!(ib->flags & AMDGPU_IB_FLAGS_SECURE)) {
				amdgpu_ring_emit_frame_cntl(ring, false, secure);
				secure = !secure;
				amdgpu_ring_emit_frame_cntl(ring, true, secure);
261 262 263
			}
		}

264 265
		amdgpu_ring_emit_ib(ring, job, ib, status);
		status &= ~AMDGPU_HAVE_CTX_SWITCH;
A
Alex Deucher 已提交
266 267
	}

268 269
	if (job && ring->funcs->emit_frame_cntl)
		amdgpu_ring_emit_frame_cntl(ring, false, secure);
270

271
#ifdef CONFIG_X86_64
272
	if (!(adev->flags & AMD_IS_APU))
273
#endif
274
		amdgpu_asic_invalidate_hdp(adev, ring);
275

276 277 278
	if (ib->flags & AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE)
		fence_flags |= AMDGPU_FENCE_FLAG_TC_WB_ONLY;

279 280 281 282 283 284
	/* wrap the last IB with fence */
	if (job && job->uf_addr) {
		amdgpu_ring_emit_fence(ring, job->uf_addr, job->uf_sequence,
				       fence_flags | AMDGPU_FENCE_FLAG_64BIT);
	}

285
	r = amdgpu_fence_emit(ring, f, fence_flags);
A
Alex Deucher 已提交
286 287
	if (r) {
		dev_err(adev->dev, "failed to emit fence (%d)\n", r);
288 289
		if (job && job->vmid)
			amdgpu_vmid_reset(adev, ring->funcs->vmhub, job->vmid);
290
		amdgpu_ring_undo(ring);
A
Alex Deucher 已提交
291 292 293
		return r;
	}

294 295 296
	if (ring->funcs->insert_end)
		ring->funcs->insert_end(ring);

M
Monk Liu 已提交
297 298 299
	if (patch_offset != ~0 && ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

300
	ring->current_ctx = fence_ctx;
301
	if (vm && ring->funcs->emit_switch_buffer)
302
		amdgpu_ring_emit_switch_buffer(ring);
303 304 305 306 307

	if (ring->funcs->emit_wave_limit &&
	    ring->hw_prio == AMDGPU_GFX_PIPE_PRIO_HIGH)
		ring->funcs->emit_wave_limit(ring, false);

308
	amdgpu_ring_commit(ring);
A
Alex Deucher 已提交
309 310 311 312 313 314 315 316 317 318 319 320 321 322
	return 0;
}

/**
 * amdgpu_ib_pool_init - Init the IB (Indirect Buffer) pool
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the suballocator to manage a pool of memory
 * for use as IBs (all asics).
 * Returns 0 on success, error on failure.
 */
int amdgpu_ib_pool_init(struct amdgpu_device *adev)
{
323
	unsigned size;
324
	int r, i;
A
Alex Deucher 已提交
325

326
	if (adev->ib_pool_ready)
A
Alex Deucher 已提交
327
		return 0;
328

329 330
	for (i = 0; i < AMDGPU_IB_POOL_MAX; i++) {
		if (i == AMDGPU_IB_POOL_DIRECT)
331
			size = PAGE_SIZE * 6;
332
		else
333 334 335 336 337 338 339
			size = AMDGPU_IB_POOL_SIZE;

		r = amdgpu_sa_bo_manager_init(adev, &adev->ib_pools[i],
					      size, AMDGPU_GPU_PAGE_SIZE,
					      AMDGPU_GEM_DOMAIN_GTT);
		if (r)
			goto error;
A
Alex Deucher 已提交
340 341
	}
	adev->ib_pool_ready = true;
342

A
Alex Deucher 已提交
343
	return 0;
344 345 346 347 348

error:
	while (i--)
		amdgpu_sa_bo_manager_fini(adev, &adev->ib_pools[i]);
	return r;
A
Alex Deucher 已提交
349 350 351 352 353 354 355 356 357 358 359 360
}

/**
 * amdgpu_ib_pool_fini - Free the IB (Indirect Buffer) pool
 *
 * @adev: amdgpu_device pointer
 *
 * Tear down the suballocator managing the pool of memory
 * for use as IBs (all asics).
 */
void amdgpu_ib_pool_fini(struct amdgpu_device *adev)
{
361 362
	int i;

363 364 365 366 367 368
	if (!adev->ib_pool_ready)
		return;

	for (i = 0; i < AMDGPU_IB_POOL_MAX; i++)
		amdgpu_sa_bo_manager_fini(adev, &adev->ib_pools[i]);
	adev->ib_pool_ready = false;
A
Alex Deucher 已提交
369 370 371 372 373 374 375 376 377 378 379 380 381 382
}

/**
 * amdgpu_ib_ring_tests - test IBs on the rings
 *
 * @adev: amdgpu_device pointer
 *
 * Test an IB (Indirect Buffer) on each ring.
 * If the test fails, disable the ring.
 * Returns 0 on success, error if the primary GFX ring
 * IB test fails.
 */
int amdgpu_ib_ring_tests(struct amdgpu_device *adev)
{
383
	long tmo_gfx, tmo_mm;
384 385
	int r, ret = 0;
	unsigned i;
386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403

	tmo_mm = tmo_gfx = AMDGPU_IB_TEST_TIMEOUT;
	if (amdgpu_sriov_vf(adev)) {
		/* for MM engines in hypervisor side they are not scheduled together
		 * with CP and SDMA engines, so even in exclusive mode MM engine could
		 * still running on other VF thus the IB TEST TIMEOUT for MM engines
		 * under SR-IOV should be set to a long time. 8 sec should be enough
		 * for the MM comes back to this VF.
		 */
		tmo_mm = 8 * AMDGPU_IB_TEST_TIMEOUT;
	}

	if (amdgpu_sriov_runtime(adev)) {
		/* for CP & SDMA engines since they are scheduled together so
		 * need to make the timeout width enough to cover the time
		 * cost waiting for it coming back under RUNTIME only
		*/
		tmo_gfx = 8 * AMDGPU_IB_TEST_TIMEOUT;
404 405
	} else if (adev->gmc.xgmi.hive_id) {
		tmo_gfx = AMDGPU_IB_TEST_GFX_XGMI_TIMEOUT;
406
	}
A
Alex Deucher 已提交
407

408
	for (i = 0; i < adev->num_rings; ++i) {
A
Alex Deucher 已提交
409
		struct amdgpu_ring *ring = adev->rings[i];
410
		long tmo;
A
Alex Deucher 已提交
411

412 413
		/* KIQ rings don't have an IB test because we never submit IBs
		 * to them and they have no interrupt support.
414
		 */
415
		if (!ring->sched.ready || !ring->funcs->test_ib)
416 417
			continue;

418 419 420 421 422
		/* MM engine need more time */
		if (ring->funcs->type == AMDGPU_RING_TYPE_UVD ||
			ring->funcs->type == AMDGPU_RING_TYPE_VCE ||
			ring->funcs->type == AMDGPU_RING_TYPE_UVD_ENC ||
			ring->funcs->type == AMDGPU_RING_TYPE_VCN_DEC ||
423 424
			ring->funcs->type == AMDGPU_RING_TYPE_VCN_ENC ||
			ring->funcs->type == AMDGPU_RING_TYPE_VCN_JPEG)
425 426 427 428 429
			tmo = tmo_mm;
		else
			tmo = tmo_gfx;

		r = amdgpu_ring_test_ib(ring, tmo);
430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446
		if (!r) {
			DRM_DEV_DEBUG(adev->dev, "ib test on %s succeeded\n",
				      ring->name);
			continue;
		}

		ring->sched.ready = false;
		DRM_DEV_ERROR(adev->dev, "IB test failed on %s (%d).\n",
			  ring->name, r);

		if (ring == &adev->gfx.gfx_ring[0]) {
			/* oh, oh, that's really bad */
			adev->accel_working = false;
			return r;

		} else {
			ret = r;
A
Alex Deucher 已提交
447 448
		}
	}
449
	return ret;
A
Alex Deucher 已提交
450 451 452 453 454 455 456
}

/*
 * Debugfs info
 */
#if defined(CONFIG_DEBUG_FS)

457
static int amdgpu_debugfs_sa_info_show(struct seq_file *m, void *unused)
A
Alex Deucher 已提交
458
{
459
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
A
Alex Deucher 已提交
460

461 462 463 464 465 466 467 468
	seq_printf(m, "--------------------- DELAYED --------------------- \n");
	amdgpu_sa_bo_dump_debug_info(&adev->ib_pools[AMDGPU_IB_POOL_DELAYED],
				     m);
	seq_printf(m, "-------------------- IMMEDIATE -------------------- \n");
	amdgpu_sa_bo_dump_debug_info(&adev->ib_pools[AMDGPU_IB_POOL_IMMEDIATE],
				     m);
	seq_printf(m, "--------------------- DIRECT ---------------------- \n");
	amdgpu_sa_bo_dump_debug_info(&adev->ib_pools[AMDGPU_IB_POOL_DIRECT], m);
A
Alex Deucher 已提交
469 470 471 472

	return 0;
}

473
DEFINE_SHOW_ATTRIBUTE(amdgpu_debugfs_sa_info);
A
Alex Deucher 已提交
474 475 476

#endif

477
void amdgpu_debugfs_sa_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
478 479
{
#if defined(CONFIG_DEBUG_FS)
480 481 482 483 484 485
	struct drm_minor *minor = adev_to_drm(adev)->primary;
	struct dentry *root = minor->debugfs_root;

	debugfs_create_file("amdgpu_sa_info", 0444, root, adev,
			    &amdgpu_debugfs_sa_info_fops);

A
Alex Deucher 已提交
486 487
#endif
}