cpufeature.h 5.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * Copyright (C) 2014 Linaro Ltd. <ard.biesheuvel@linaro.org>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#ifndef __ASM_CPUFEATURE_H
#define __ASM_CPUFEATURE_H

#include <asm/hwcap.h>
13
#include <asm/sysreg.h>
14 15 16 17 18 19 20 21 22 23 24

/*
 * In the arm64 world (as in the ARM world), elf_hwcap is used both internally
 * in the kernel and for user space to keep track of which optional features
 * are supported by the current system. So let's map feature 'x' to HWCAP_x.
 * Note that HWCAP_x constants are bit fields so we need to take the log.
 */

#define MAX_CPU_FEATURES	(8 * sizeof(elf_hwcap))
#define cpu_feature(x)		ilog2(HWCAP_ ## x)

25 26
#define ARM64_WORKAROUND_CLEAN_CACHE		0
#define ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE	1
27
#define ARM64_WORKAROUND_845719			2
28
#define ARM64_HAS_SYSREG_GIC_CPUIF		3
29
#define ARM64_HAS_PAN				4
30
#define ARM64_HAS_LSE_ATOMICS			5
31
#define ARM64_WORKAROUND_CAVIUM_23154		6
32
#define ARM64_WORKAROUND_834220			7
33
#define ARM64_HAS_NO_HW_PREFETCH		8
34
#define ARM64_HAS_UAO				9
35
#define ARM64_ALT_PAN_NOT_UAO			10
36

37
#define ARM64_NCAPS				11
38 39

#ifndef __ASSEMBLY__
40

41 42
#include <linux/kernel.h>

43 44 45 46 47 48 49 50 51 52
/* CPU feature register tracking */
enum ftr_type {
	FTR_EXACT,	/* Use a predefined safe value */
	FTR_LOWER_SAFE,	/* Smaller value is safe */
	FTR_HIGHER_SAFE,/* Bigger value is safe */
};

#define FTR_STRICT	true	/* SANITY check strict matching required */
#define FTR_NONSTRICT	false	/* SANITY check ignored */

53 54 55
#define FTR_SIGNED	true	/* Value should be treated as signed */
#define FTR_UNSIGNED	false	/* Value should be treated as unsigned */

56
struct arm64_ftr_bits {
57 58
	bool		sign;	/* Value is signed ? */
	bool		strict;	/* CPU Sanity check: strict matching required ? */
59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77
	enum ftr_type	type;
	u8		shift;
	u8		width;
	s64		safe_val; /* safe value for discrete features */
};

/*
 * @arm64_ftr_reg - Feature register
 * @strict_mask		Bits which should match across all CPUs for sanity.
 * @sys_val		Safe value across the CPUs (system view)
 */
struct arm64_ftr_reg {
	u32			sys_id;
	const char		*name;
	u64			strict_mask;
	u64			sys_val;
	struct arm64_ftr_bits	*ftr_bits;
};

78 79 80 81
struct arm64_cpu_capabilities {
	const char *desc;
	u16 capability;
	bool (*matches)(const struct arm64_cpu_capabilities *);
82
	void (*enable)(void *);		/* Called on all active CPUs */
83 84 85 86 87
	union {
		struct {	/* To be used for erratum handling only */
			u32 midr_model;
			u32 midr_range_min, midr_range_max;
		};
88 89

		struct {	/* Feature register checking */
90
			u32 sys_reg;
91 92 93 94
			u8 field_pos;
			u8 min_field_value;
			u8 hwcap_type;
			bool sign;
95
			unsigned long hwcap;
96
		};
97 98 99
	};
};

100
extern DECLARE_BITMAP(cpu_hwcaps, ARM64_NCAPS);
101

102 103 104 105 106
static inline bool cpu_have_feature(unsigned int num)
{
	return elf_hwcap & (1UL << num);
}

107 108
static inline bool cpus_have_cap(unsigned int num)
{
109
	if (num >= ARM64_NCAPS)
110 111 112 113 114 115
		return false;
	return test_bit(num, cpu_hwcaps);
}

static inline void cpus_set_cap(unsigned int num)
{
116
	if (num >= ARM64_NCAPS)
117
		pr_warn("Attempt to set an illegal CPU capability (%d >= %d)\n",
118
			num, ARM64_NCAPS);
119 120 121 122
	else
		__set_bit(num, cpu_hwcaps);
}

123
static inline int __attribute_const__
124
cpuid_feature_extract_signed_field_width(u64 features, int field, int width)
125
{
126 127 128 129
	return (s64)(features << (64 - width - field)) >> (64 - width);
}

static inline int __attribute_const__
130
cpuid_feature_extract_signed_field(u64 features, int field)
131
{
132
	return cpuid_feature_extract_signed_field_width(features, field, 4);
133 134
}

135 136 137 138 139 140 141 142 143 144 145 146
static inline unsigned int __attribute_const__
cpuid_feature_extract_unsigned_field_width(u64 features, int field, int width)
{
	return (u64)(features << (64 - width - field)) >> (64 - width);
}

static inline unsigned int __attribute_const__
cpuid_feature_extract_unsigned_field(u64 features, int field)
{
	return cpuid_feature_extract_unsigned_field_width(features, field, 4);
}

147 148 149 150 151
static inline u64 arm64_ftr_mask(struct arm64_ftr_bits *ftrp)
{
	return (u64)GENMASK(ftrp->shift + ftrp->width - 1, ftrp->shift);
}

152 153 154 155 156 157 158 159
static inline int __attribute_const__
cpuid_feature_extract_field(u64 features, int field, bool sign)
{
	return (sign) ?
		cpuid_feature_extract_signed_field(features, field) :
		cpuid_feature_extract_unsigned_field(features, field);
}

160 161
static inline s64 arm64_ftr_value(struct arm64_ftr_bits *ftrp, u64 val)
{
162
	return (s64)cpuid_feature_extract_field(val, ftrp->shift, ftrp->sign);
163 164
}

165
static inline bool id_aa64mmfr0_mixed_endian_el0(u64 mmfr0)
166
{
167 168
	return cpuid_feature_extract_unsigned_field(mmfr0, ID_AA64MMFR0_BIGENDEL_SHIFT) == 0x1 ||
		cpuid_feature_extract_unsigned_field(mmfr0, ID_AA64MMFR0_BIGENDEL0_SHIFT) == 0x1;
169 170
}

171
void __init setup_cpu_features(void);
172

173
void update_cpu_capabilities(const struct arm64_cpu_capabilities *caps,
174
			    const char *info);
175
void check_local_cpu_errata(void);
176 177

void verify_local_cpu_capabilities(void);
178

179 180
u64 read_system_reg(u32 id);

181 182
static inline bool cpu_supports_mixed_endian_el0(void)
{
183
	return id_aa64mmfr0_mixed_endian_el0(read_cpuid(SYS_ID_AA64MMFR0_EL1));
184 185 186 187 188 189
}

static inline bool system_supports_mixed_endian_el0(void)
{
	return id_aa64mmfr0_mixed_endian_el0(read_system_reg(SYS_ID_AA64MMFR0_EL1));
}
190

191 192
#endif /* __ASSEMBLY__ */

193
#endif