davinci-mcasp.c 63.1 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
 *
 * Multi-channel Audio Serial Port Driver
 *
 * Author: Nirmal Pandey <n-pandey@ti.com>,
 *         Suresh Rajashekara <suresh.r@ti.com>
 *         Steve Chen <schen@.mvista.com>
 *
 * Copyright:   (C) 2009 MontaVista Software, Inc., <source@mvista.com>
 * Copyright:   (C) 2009  Texas Instruments, India
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/device.h>
18
#include <linux/slab.h>
19 20
#include <linux/delay.h>
#include <linux/io.h>
21
#include <linux/clk.h>
22
#include <linux/pm_runtime.h>
23 24 25
#include <linux/of.h>
#include <linux/of_platform.h>
#include <linux/of_device.h>
26
#include <linux/platform_data/davinci_asp.h>
27
#include <linux/math64.h>
28
#include <linux/bitmap.h>
29
#include <linux/gpio/driver.h>
30

31
#include <sound/asoundef.h>
32 33 34 35 36
#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/initval.h>
#include <sound/soc.h>
37
#include <sound/dmaengine_pcm.h>
38

39
#include "edma-pcm.h"
40
#include "sdma-pcm.h"
41 42
#include "davinci-mcasp.h"

43 44
#define MCASP_MAX_AFIFO_DEPTH	64

45
#ifdef CONFIG_PM
46 47 48 49 50 51 52
static u32 context_regs[] = {
	DAVINCI_MCASP_TXFMCTL_REG,
	DAVINCI_MCASP_RXFMCTL_REG,
	DAVINCI_MCASP_TXFMT_REG,
	DAVINCI_MCASP_RXFMT_REG,
	DAVINCI_MCASP_ACLKXCTL_REG,
	DAVINCI_MCASP_ACLKRCTL_REG,
53 54
	DAVINCI_MCASP_AHCLKXCTL_REG,
	DAVINCI_MCASP_AHCLKRCTL_REG,
55
	DAVINCI_MCASP_PDIR_REG,
56
	DAVINCI_MCASP_PFUNC_REG,
57 58 59 60
	DAVINCI_MCASP_RXMASK_REG,
	DAVINCI_MCASP_TXMASK_REG,
	DAVINCI_MCASP_RXTDM_REG,
	DAVINCI_MCASP_TXTDM_REG,
61 62
};

63
struct davinci_mcasp_context {
64
	u32	config_regs[ARRAY_SIZE(context_regs)];
65 66
	u32	afifo_regs[2]; /* for read/write fifo control registers */
	u32	*xrsr_regs; /* for serializer configuration */
67
	bool	pm_state;
68
};
69
#endif
70

71 72 73 74 75
struct davinci_mcasp_ruledata {
	struct davinci_mcasp *mcasp;
	int serializers;
};

76
struct davinci_mcasp {
77
	struct snd_dmaengine_dai_dma_data dma_data[2];
78
	void __iomem *base;
79
	u32 fifo_base;
80
	struct device *dev;
81
	struct snd_pcm_substream *substreams[2];
82
	unsigned int dai_fmt;
83 84 85

	/* McASP specific data */
	int	tdm_slots;
86 87
	u32	tdm_mask[2];
	int	slot_width;
88
	u8	op_mode;
89
	u8	dismod;
90 91 92
	u8	num_serializer;
	u8	*serial_dir;
	u8	version;
93
	u8	bclk_div;
94
	int	streams;
95
	u32	irq_request[2];
96
	int	dma_request[2];
97

98 99
	int	sysclk_freq;
	bool	bclk_master;
100
	u32	auxclk_fs_ratio;
101

102 103
	unsigned long pdir; /* Pin direction bitfield */

104 105 106 107
	/* McASP FIFO related */
	u8	txnumevt;
	u8	rxnumevt;

108 109
	bool	dat_port;

110 111
	/* Used for comstraint setting on the second stream */
	u32	channels;
112
	int	max_format_width;
113
	u8	active_serializers[2];
114

115 116 117 118
#ifdef CONFIG_GPIOLIB
	struct gpio_chip gpio_chip;
#endif

119
#ifdef CONFIG_PM
120
	struct davinci_mcasp_context context;
121
#endif
122 123

	struct davinci_mcasp_ruledata ruledata[2];
124
	struct snd_pcm_hw_constraint_list chconstr[2];
125 126
};

127 128
static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val)
129
{
130
	void __iomem *reg = mcasp->base + offset;
131 132 133
	__raw_writel(__raw_readl(reg) | val, reg);
}

134 135
static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val)
136
{
137
	void __iomem *reg = mcasp->base + offset;
138 139 140
	__raw_writel((__raw_readl(reg) & ~(val)), reg);
}

141 142
static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val, u32 mask)
143
{
144
	void __iomem *reg = mcasp->base + offset;
145 146 147
	__raw_writel((__raw_readl(reg) & ~mask) | val, reg);
}

148 149
static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
				 u32 val)
150
{
151
	__raw_writel(val, mcasp->base + offset);
152 153
}

154
static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
155
{
156
	return (u32)__raw_readl(mcasp->base + offset);
157 158
}

159
static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
160 161 162
{
	int i = 0;

163
	mcasp_set_bits(mcasp, ctl_reg, val);
164 165 166 167

	/* programming GBLCTL needs to read back from GBLCTL and verfiy */
	/* loop count is to avoid the lock-up */
	for (i = 0; i < 1000; i++) {
168
		if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
169 170 171
			break;
	}

172
	if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
173 174 175
		printk(KERN_ERR "GBLCTL write error\n");
}

176 177
static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
{
178 179
	u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
	u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
180 181 182 183

	return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
}

184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199
static inline void mcasp_set_clk_pdir(struct davinci_mcasp *mcasp, bool enable)
{
	u32 bit = PIN_BIT_AMUTE;

	for_each_set_bit_from(bit, &mcasp->pdir, PIN_BIT_AFSR + 1) {
		if (enable)
			mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(bit));
		else
			mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(bit));
	}
}

static inline void mcasp_set_axr_pdir(struct davinci_mcasp *mcasp, bool enable)
{
	u32 bit;

200
	for_each_set_bit(bit, &mcasp->pdir, PIN_BIT_AMUTE) {
201 202 203 204 205 206 207
		if (enable)
			mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(bit));
		else
			mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(bit));
	}
}

208
static void mcasp_start_rx(struct davinci_mcasp *mcasp)
209
{
210 211 212 213 214 215 216
	if (mcasp->rxnumevt) {	/* enable FIFO */
		u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;

		mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
		mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
	}

217
	/* Start clocks */
218 219
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
220 221 222 223 224 225
	/*
	 * When ASYNC == 0 the transmit and receive sections operate
	 * synchronously from the transmit clock and frame sync. We need to make
	 * sure that the TX signlas are enabled when starting reception.
	 */
	if (mcasp_is_synchronous(mcasp)) {
226 227
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
228
		mcasp_set_clk_pdir(mcasp, true);
229 230
	}

231
	/* Activate serializer(s) */
232
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
233
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
234
	/* Release RX state machine */
235
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
236
	/* Release Frame Sync generator */
237
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
238
	if (mcasp_is_synchronous(mcasp))
239
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
240 241 242 243

	/* enable receive IRQs */
	mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
		       mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
244 245
}

246
static void mcasp_start_tx(struct davinci_mcasp *mcasp)
247
{
248 249
	u32 cnt;

250 251 252 253 254 255 256
	if (mcasp->txnumevt) {	/* enable FIFO */
		u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;

		mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
		mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
	}

257
	/* Start clocks */
258 259
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
260 261
	mcasp_set_clk_pdir(mcasp, true);

262
	/* Activate serializer(s) */
263
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
264
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
265

266
	/* wait for XDATA to be cleared */
267
	cnt = 0;
268 269
	while ((mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG) & XRDATA) &&
	       (cnt < 100000))
270 271
		cnt++;

272 273
	mcasp_set_axr_pdir(mcasp, true);

274 275 276 277
	/* Release TX state machine */
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
	/* Release Frame Sync generator */
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
278 279 280 281

	/* enable transmit IRQs */
	mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
		       mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
282 283
}

284
static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
285
{
286 287
	mcasp->streams++;

288
	if (stream == SNDRV_PCM_STREAM_PLAYBACK)
289
		mcasp_start_tx(mcasp);
290
	else
291
		mcasp_start_rx(mcasp);
292 293
}

294
static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
295
{
296 297 298 299
	/* disable IRQ sources */
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
		       mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);

300 301 302 303
	/*
	 * In synchronous mode stop the TX clocks if no other stream is
	 * running
	 */
304 305
	if (mcasp_is_synchronous(mcasp) && !mcasp->streams) {
		mcasp_set_clk_pdir(mcasp, false);
306
		mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
307
	}
308

309 310
	mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
311 312 313 314 315 316

	if (mcasp->rxnumevt) {	/* disable FIFO */
		u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;

		mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
	}
317 318
}

319
static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
320
{
321 322
	u32 val = 0;

323 324 325 326
	/* disable IRQ sources */
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
		       mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);

327 328 329 330 331 332
	/*
	 * In synchronous mode keep TX clocks running if the capture stream is
	 * still running.
	 */
	if (mcasp_is_synchronous(mcasp) && mcasp->streams)
		val =  TXHCLKRST | TXCLKRST | TXFSRST;
333 334 335
	else
		mcasp_set_clk_pdir(mcasp, false);

336

337 338
	mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
339 340 341 342 343 344

	if (mcasp->txnumevt) {	/* disable FIFO */
		u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;

		mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
	}
345 346

	mcasp_set_axr_pdir(mcasp, false);
347 348
}

349
static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
350
{
351 352
	mcasp->streams--;

353
	if (stream == SNDRV_PCM_STREAM_PLAYBACK)
354
		mcasp_stop_tx(mcasp);
355
	else
356
		mcasp_stop_rx(mcasp);
357 358
}

359 360 361 362 363 364 365 366 367 368 369 370 371 372
static irqreturn_t davinci_mcasp_tx_irq_handler(int irq, void *data)
{
	struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
	struct snd_pcm_substream *substream;
	u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK];
	u32 handled_mask = 0;
	u32 stat;

	stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG);
	if (stat & XUNDRN & irq_mask) {
		dev_warn(mcasp->dev, "Transmit buffer underflow\n");
		handled_mask |= XUNDRN;

		substream = mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK];
373 374
		if (substream)
			snd_pcm_stop_xrun(substream);
375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403
	}

	if (!handled_mask)
		dev_warn(mcasp->dev, "unhandled tx event. txstat: 0x%08x\n",
			 stat);

	if (stat & XRERR)
		handled_mask |= XRERR;

	/* Ack the handled event only */
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, handled_mask);

	return IRQ_RETVAL(handled_mask);
}

static irqreturn_t davinci_mcasp_rx_irq_handler(int irq, void *data)
{
	struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
	struct snd_pcm_substream *substream;
	u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE];
	u32 handled_mask = 0;
	u32 stat;

	stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG);
	if (stat & ROVRN & irq_mask) {
		dev_warn(mcasp->dev, "Receive buffer overflow\n");
		handled_mask |= ROVRN;

		substream = mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE];
404 405
		if (substream)
			snd_pcm_stop_xrun(substream);
406 407 408 409 410 411 412 413 414 415 416 417 418 419 420
	}

	if (!handled_mask)
		dev_warn(mcasp->dev, "unhandled rx event. rxstat: 0x%08x\n",
			 stat);

	if (stat & XRERR)
		handled_mask |= XRERR;

	/* Ack the handled event only */
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, handled_mask);

	return IRQ_RETVAL(handled_mask);
}

421 422 423 424 425 426 427 428 429 430 431 432 433 434
static irqreturn_t davinci_mcasp_common_irq_handler(int irq, void *data)
{
	struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
	irqreturn_t ret = IRQ_NONE;

	if (mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK])
		ret = davinci_mcasp_tx_irq_handler(irq, data);

	if (mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE])
		ret |= davinci_mcasp_rx_irq_handler(irq, data);

	return ret;
}

435 436 437
static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
					 unsigned int fmt)
{
438
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
439
	int ret = 0;
440
	u32 data_delay;
441
	bool fs_pol_rising;
442
	bool inv_fs = false;
443

444 445 446
	if (!fmt)
		return 0;

447
	pm_runtime_get_sync(mcasp->dev);
448
	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
449 450 451 452 453 454
	case SND_SOC_DAIFMT_DSP_A:
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
		/* 1st data bit occur one ACLK cycle after the frame sync */
		data_delay = 1;
		break;
455 456
	case SND_SOC_DAIFMT_DSP_B:
	case SND_SOC_DAIFMT_AC97:
457 458
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
459 460
		/* No delay after FS */
		data_delay = 0;
461
		break;
462
	case SND_SOC_DAIFMT_I2S:
463
		/* configure a full-word SYNC pulse (LRCLK) */
464 465
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
466 467
		/* 1st data bit occur one ACLK cycle after the frame sync */
		data_delay = 1;
468 469
		/* FS need to be inverted */
		inv_fs = true;
470
		break;
471
	case SND_SOC_DAIFMT_RIGHT_J:
472 473 474 475 476 477 478
	case SND_SOC_DAIFMT_LEFT_J:
		/* configure a full-word SYNC pulse (LRCLK) */
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
		/* No delay after FS */
		data_delay = 0;
		break;
479 480 481
	default:
		ret = -EINVAL;
		goto out;
482 483
	}

484 485 486 487 488
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
		       FSXDLY(3));
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
		       FSRDLY(3));

489 490 491
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBS_CFS:
		/* codec is clock and frame slave */
492 493
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
494

495 496
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
497

498 499 500 501 502 503 504
		/* BCLK */
		set_bit(PIN_BIT_ACLKX, &mcasp->pdir);
		set_bit(PIN_BIT_ACLKR, &mcasp->pdir);
		/* Frame Sync */
		set_bit(PIN_BIT_AFSX, &mcasp->pdir);
		set_bit(PIN_BIT_AFSR, &mcasp->pdir);

505
		mcasp->bclk_master = 1;
506
		break;
507 508 509 510 511 512 513 514
	case SND_SOC_DAIFMT_CBS_CFM:
		/* codec is clock slave and frame master */
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);

		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);

515 516 517 518 519 520 521
		/* BCLK */
		set_bit(PIN_BIT_ACLKX, &mcasp->pdir);
		set_bit(PIN_BIT_ACLKR, &mcasp->pdir);
		/* Frame Sync */
		clear_bit(PIN_BIT_AFSX, &mcasp->pdir);
		clear_bit(PIN_BIT_AFSR, &mcasp->pdir);

522 523
		mcasp->bclk_master = 1;
		break;
524 525
	case SND_SOC_DAIFMT_CBM_CFS:
		/* codec is clock master and frame slave */
526 527
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
528

529 530
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
531

532 533 534 535 536 537 538
		/* BCLK */
		clear_bit(PIN_BIT_ACLKX, &mcasp->pdir);
		clear_bit(PIN_BIT_ACLKR, &mcasp->pdir);
		/* Frame Sync */
		set_bit(PIN_BIT_AFSX, &mcasp->pdir);
		set_bit(PIN_BIT_AFSR, &mcasp->pdir);

539
		mcasp->bclk_master = 0;
540
		break;
541 542
	case SND_SOC_DAIFMT_CBM_CFM:
		/* codec is clock and frame master */
543 544
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
545

546 547
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
548

549 550 551 552 553 554 555
		/* BCLK */
		clear_bit(PIN_BIT_ACLKX, &mcasp->pdir);
		clear_bit(PIN_BIT_ACLKR, &mcasp->pdir);
		/* Frame Sync */
		clear_bit(PIN_BIT_AFSX, &mcasp->pdir);
		clear_bit(PIN_BIT_AFSR, &mcasp->pdir);

556
		mcasp->bclk_master = 0;
557 558
		break;
	default:
559 560
		ret = -EINVAL;
		goto out;
561 562 563 564
	}

	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
	case SND_SOC_DAIFMT_IB_NF:
565
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
566
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
567
		fs_pol_rising = true;
568 569
		break;
	case SND_SOC_DAIFMT_NB_IF:
570
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
571
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
572
		fs_pol_rising = false;
573 574
		break;
	case SND_SOC_DAIFMT_IB_IF:
575
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
576
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
577
		fs_pol_rising = false;
578 579
		break;
	case SND_SOC_DAIFMT_NB_NF:
580 581
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
582
		fs_pol_rising = true;
583 584
		break;
	default:
585
		ret = -EINVAL;
586 587 588
		goto out;
	}

589 590 591
	if (inv_fs)
		fs_pol_rising = !fs_pol_rising;

592 593 594 595 596 597
	if (fs_pol_rising) {
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
	} else {
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
598
	}
599 600

	mcasp->dai_fmt = fmt;
601
out:
602
	pm_runtime_put(mcasp->dev);
603
	return ret;
604 605
}

606
static int __davinci_mcasp_set_clkdiv(struct davinci_mcasp *mcasp, int div_id,
607
				      int div, bool explicit)
608
{
609
	pm_runtime_get_sync(mcasp->dev);
610
	switch (div_id) {
611
	case MCASP_CLKDIV_AUXCLK:			/* MCLK divider */
612
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
613
			       AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
614
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
615 616 617
			       AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
		break;

618
	case MCASP_CLKDIV_BCLK:			/* BCLK divider */
619
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
620
			       ACLKXDIV(div - 1), ACLKXDIV_MASK);
621
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
622
			       ACLKRDIV(div - 1), ACLKRDIV_MASK);
623 624
		if (explicit)
			mcasp->bclk_div = div;
625 626
		break;

627 628
	case MCASP_CLKDIV_BCLK_FS_RATIO:
		/*
629 630 631 632 633 634 635 636 637 638 639 640 641 642
		 * BCLK/LRCLK ratio descries how many bit-clock cycles
		 * fit into one frame. The clock ratio is given for a
		 * full period of data (for I2S format both left and
		 * right channels), so it has to be divided by number
		 * of tdm-slots (for I2S - divided by 2).
		 * Instead of storing this ratio, we calculate a new
		 * tdm_slot width by dividing the the ratio by the
		 * number of configured tdm slots.
		 */
		mcasp->slot_width = div / mcasp->tdm_slots;
		if (div % mcasp->tdm_slots)
			dev_warn(mcasp->dev,
				 "%s(): BCLK/LRCLK %d is not divisible by %d tdm slots",
				 __func__, div, mcasp->tdm_slots);
643 644
		break;

645 646 647 648
	default:
		return -EINVAL;
	}

649
	pm_runtime_put(mcasp->dev);
650 651 652
	return 0;
}

653 654 655
static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
				    int div)
{
656 657 658
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);

	return __davinci_mcasp_set_clkdiv(mcasp, div_id, div, 1);
659 660
}

661 662 663
static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
				    unsigned int freq, int dir)
{
664
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
665

666
	pm_runtime_get_sync(mcasp->dev);
667
	if (dir == SND_SOC_CLOCK_OUT) {
668 669
		mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
670
		set_bit(PIN_BIT_AHCLKX, &mcasp->pdir);
671
	} else {
672 673
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
674
		clear_bit(PIN_BIT_AHCLKX, &mcasp->pdir);
675 676
	}

677 678
	mcasp->sysclk_freq = freq;

679
	pm_runtime_put(mcasp->dev);
680 681 682
	return 0;
}

683 684 685 686 687 688 689 690 691 692 693 694
/* All serializers must have equal number of channels */
static int davinci_mcasp_ch_constraint(struct davinci_mcasp *mcasp, int stream,
				       int serializers)
{
	struct snd_pcm_hw_constraint_list *cl = &mcasp->chconstr[stream];
	unsigned int *list = (unsigned int *) cl->list;
	int slots = mcasp->tdm_slots;
	int i, count = 0;

	if (mcasp->tdm_mask[stream])
		slots = hweight32(mcasp->tdm_mask[stream]);

695
	for (i = 1; i <= slots; i++)
696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753
		list[count++] = i;

	for (i = 2; i <= serializers; i++)
		list[count++] = i*slots;

	cl->count = count;

	return 0;
}

static int davinci_mcasp_set_ch_constraints(struct davinci_mcasp *mcasp)
{
	int rx_serializers = 0, tx_serializers = 0, ret, i;

	for (i = 0; i < mcasp->num_serializer; i++)
		if (mcasp->serial_dir[i] == TX_MODE)
			tx_serializers++;
		else if (mcasp->serial_dir[i] == RX_MODE)
			rx_serializers++;

	ret = davinci_mcasp_ch_constraint(mcasp, SNDRV_PCM_STREAM_PLAYBACK,
					  tx_serializers);
	if (ret)
		return ret;

	ret = davinci_mcasp_ch_constraint(mcasp, SNDRV_PCM_STREAM_CAPTURE,
					  rx_serializers);

	return ret;
}


static int davinci_mcasp_set_tdm_slot(struct snd_soc_dai *dai,
				      unsigned int tx_mask,
				      unsigned int rx_mask,
				      int slots, int slot_width)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);

	dev_dbg(mcasp->dev,
		 "%s() tx_mask 0x%08x rx_mask 0x%08x slots %d width %d\n",
		 __func__, tx_mask, rx_mask, slots, slot_width);

	if (tx_mask >= (1<<slots) || rx_mask >= (1<<slots)) {
		dev_err(mcasp->dev,
			"Bad tdm mask tx: 0x%08x rx: 0x%08x slots %d\n",
			tx_mask, rx_mask, slots);
		return -EINVAL;
	}

	if (slot_width &&
	    (slot_width < 8 || slot_width > 32 || slot_width % 4 != 0)) {
		dev_err(mcasp->dev, "%s: Unsupported slot_width %d\n",
			__func__, slot_width);
		return -EINVAL;
	}

	mcasp->tdm_slots = slots;
754 755
	mcasp->tdm_mask[SNDRV_PCM_STREAM_PLAYBACK] = tx_mask;
	mcasp->tdm_mask[SNDRV_PCM_STREAM_CAPTURE] = rx_mask;
756 757 758 759 760
	mcasp->slot_width = slot_width;

	return davinci_mcasp_set_ch_constraints(mcasp);
}

761
static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
762
				       int sample_width)
763
{
764
	u32 fmt;
765
	u32 tx_rotate, rx_rotate, slot_width;
766
	u32 mask = (1ULL << sample_width) - 1;
767

768 769
	if (mcasp->slot_width)
		slot_width = mcasp->slot_width;
770 771
	else if (mcasp->max_format_width)
		slot_width = mcasp->max_format_width;
772 773
	else
		slot_width = sample_width;
774
	/*
775 776 777 778 779 780 781
	 * TX rotation:
	 * right aligned formats: rotate w/ slot_width
	 * left aligned formats: rotate w/ sample_width
	 *
	 * RX rotation:
	 * right aligned formats: no rotation needed
	 * left aligned formats: rotate w/ (slot_width - sample_width)
782
	 */
783 784 785 786 787 788
	if ((mcasp->dai_fmt & SND_SOC_DAIFMT_FORMAT_MASK) ==
	    SND_SOC_DAIFMT_RIGHT_J) {
		tx_rotate = (slot_width / 4) & 0x7;
		rx_rotate = 0;
	} else {
		tx_rotate = (sample_width / 4) & 0x7;
789
		rx_rotate = (slot_width - sample_width) / 4;
790
	}
791

792
	/* mapping of the XSSZ bit-field as described in the datasheet */
793
	fmt = (slot_width >> 1) - 1;
794

795
	if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
796 797 798 799 800 801 802 803 804
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
			       RXSSZ(0x0F));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
			       TXSSZ(0x0F));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
			       TXROT(7));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
			       RXROT(7));
		mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
805 806
	}

807
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
808

809 810 811
	return 0;
}

812
static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
813
				 int period_words, int channels)
814
{
815
	struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
816
	int i;
817 818
	u8 tx_ser = 0;
	u8 rx_ser = 0;
819
	u8 slots = mcasp->tdm_slots;
820
	u8 max_active_serializers = (channels + slots - 1) / slots;
821
	u8 max_rx_serializers, max_tx_serializers;
822
	int active_serializers, numevt;
823
	u32 reg;
824
	/* Default configuration */
825
	if (mcasp->version < MCASP_VERSION_3)
826
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
827 828

	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
829 830
		mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
831 832 833
		max_tx_serializers = max_active_serializers;
		max_rx_serializers =
			mcasp->active_serializers[SNDRV_PCM_STREAM_CAPTURE];
834
	} else {
835 836
		mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
837 838 839
		max_tx_serializers =
			mcasp->active_serializers[SNDRV_PCM_STREAM_PLAYBACK];
		max_rx_serializers = max_active_serializers;
840 841
	}

842
	for (i = 0; i < mcasp->num_serializer; i++) {
843 844
		mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
			       mcasp->serial_dir[i]);
845
		if (mcasp->serial_dir[i] == TX_MODE &&
846
					tx_ser < max_tx_serializers) {
847
			mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
848
				       mcasp->dismod, DISMOD_MASK);
849
			set_bit(PIN_BIT_AXR(i), &mcasp->pdir);
850
			tx_ser++;
851
		} else if (mcasp->serial_dir[i] == RX_MODE &&
852
					rx_ser < max_rx_serializers) {
853
			clear_bit(PIN_BIT_AXR(i), &mcasp->pdir);
854
			rx_ser++;
855 856
		} else {
			/* Inactive or unused pin, set it to inactive */
857 858
			mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
				       SRMOD_INACTIVE, SRMOD_MASK);
859 860 861 862 863
			/* If unused, set DISMOD for the pin */
			if (mcasp->serial_dir[i] != INACTIVE_MODE)
				mcasp_mod_bits(mcasp,
					       DAVINCI_MCASP_XRSRCTL_REG(i),
					       mcasp->dismod, DISMOD_MASK);
864
			clear_bit(PIN_BIT_AXR(i), &mcasp->pdir);
865 866 867
		}
	}

868 869 870 871 872 873 874 875 876
	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
		active_serializers = tx_ser;
		numevt = mcasp->txnumevt;
		reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
	} else {
		active_serializers = rx_ser;
		numevt = mcasp->rxnumevt;
		reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
	}
877

878
	if (active_serializers < max_active_serializers) {
879
		dev_warn(mcasp->dev, "stream has more channels (%d) than are "
880 881
			 "enabled in mcasp (%d)\n", channels,
			 active_serializers * slots);
882 883 884
		return -EINVAL;
	}

885
	/* AFIFO is not in use */
886 887
	if (!numevt) {
		/* Configure the burst size for platform drivers */
888 889 890 891 892 893 894 895 896 897 898
		if (active_serializers > 1) {
			/*
			 * If more than one serializers are in use we have one
			 * DMA request to provide data for all serializers.
			 * For example if three serializers are enabled the DMA
			 * need to transfer three words per DMA request.
			 */
			dma_data->maxburst = active_serializers;
		} else {
			dma_data->maxburst = 0;
		}
899 900

		goto out;
901
	}
902

903 904 905 906 907 908 909 910 911 912 913 914
	if (period_words % active_serializers) {
		dev_err(mcasp->dev, "Invalid combination of period words and "
			"active serializers: %d, %d\n", period_words,
			active_serializers);
		return -EINVAL;
	}

	/*
	 * Calculate the optimal AFIFO depth for platform side:
	 * The number of words for numevt need to be in steps of active
	 * serializers.
	 */
915 916
	numevt = (numevt / active_serializers) * active_serializers;

917 918 919
	while (period_words % numevt && numevt > 0)
		numevt -= active_serializers;
	if (numevt <= 0)
920
		numevt = active_serializers;
921

922 923
	mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
	mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
924

925
	/* Configure the burst size for platform drivers */
926 927
	if (numevt == 1)
		numevt = 0;
928 929
	dma_data->maxburst = numevt;

930 931 932
out:
	mcasp->active_serializers[stream] = active_serializers;

933
	return 0;
934 935
}

936 937
static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream,
			      int channels)
938 939
{
	int i, active_slots;
940 941
	int total_slots;
	int active_serializers;
942
	u32 mask = 0;
943
	u32 busel = 0;
944

945 946 947 948
	total_slots = mcasp->tdm_slots;

	/*
	 * If more than one serializer is needed, then use them with
949 950 951
	 * all the specified tdm_slots. Otherwise, one serializer can
	 * cope with the transaction using just as many slots as there
	 * are channels in the stream.
952
	 */
953 954 955 956
	if (mcasp->tdm_mask[stream]) {
		active_slots = hweight32(mcasp->tdm_mask[stream]);
		active_serializers = (channels + active_slots - 1) /
			active_slots;
957
		if (active_serializers == 1)
958
			active_slots = channels;
959 960 961 962 963
		for (i = 0; i < total_slots; i++) {
			if ((1 << i) & mcasp->tdm_mask[stream]) {
				mask |= (1 << i);
				if (--active_slots <= 0)
					break;
964 965 966 967 968 969 970 971
			}
		}
	} else {
		active_serializers = (channels + total_slots - 1) / total_slots;
		if (active_serializers == 1)
			active_slots = channels;
		else
			active_slots = total_slots;
972

973 974 975
		for (i = 0; i < active_slots; i++)
			mask |= (1 << i);
	}
976

977
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
978

979 980 981
	if (!mcasp->dat_port)
		busel = TXSEL;

982 983 984 985 986 987 988 989 990 991
	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
		mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
			       FSXMOD(total_slots), FSXMOD(0x1FF));
	} else if (stream == SNDRV_PCM_STREAM_CAPTURE) {
		mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
			       FSRMOD(total_slots), FSRMOD(0x1FF));
992 993 994 995 996 997 998 999
		/*
		 * If McASP is set to be TX/RX synchronous and the playback is
		 * not running already we need to configure the TX slots in
		 * order to have correct FSX on the bus
		 */
		if (mcasp_is_synchronous(mcasp) && !mcasp->channels)
			mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
				       FSXMOD(total_slots), FSXMOD(0x1FF));
1000
	}
1001 1002

	return 0;
1003 1004 1005
}

/* S/PDIF */
1006 1007
static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
			      unsigned int rate)
1008
{
1009 1010 1011
	u32 cs_value = 0;
	u8 *cs_bytes = (u8*) &cs_value;

1012 1013
	/* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
	   and LSB first */
1014
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
1015 1016

	/* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
1017
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
1018 1019

	/* Set the TX tdm : for all the slots */
1020
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
1021 1022

	/* Set the TX clock controls : div = 1 and internal */
1023
	mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
1024

1025
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
1026 1027

	/* Only 44100 and 48000 are valid, both have the same setting */
1028
	mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
1029 1030

	/* Enable the DIT */
1031
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
1032

1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072
	/* Set S/PDIF channel status bits */
	cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
	cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;

	switch (rate) {
	case 22050:
		cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
		break;
	case 24000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
		break;
	case 32000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
		break;
	case 44100:
		cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
		break;
	case 48000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
		break;
	case 88200:
		cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
		break;
	case 96000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
		break;
	case 176400:
		cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
		break;
	case 192000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
		break;
	default:
		printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
		return -EINVAL;
	}

	mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);

1073
	return 0;
1074 1075
}

1076
static int davinci_mcasp_calc_clk_div(struct davinci_mcasp *mcasp,
1077
				      unsigned int sysclk_freq,
1078
				      unsigned int bclk_freq, bool set)
1079
{
1080 1081 1082
	u32 reg = mcasp_get_reg(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG);
	int div = sysclk_freq / bclk_freq;
	int rem = sysclk_freq % bclk_freq;
1083
	int error_ppm;
1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
	int aux_div = 1;

	if (div > (ACLKXDIV_MASK + 1)) {
		if (reg & AHCLKXE) {
			aux_div = div / (ACLKXDIV_MASK + 1);
			if (div % (ACLKXDIV_MASK + 1))
				aux_div++;

			sysclk_freq /= aux_div;
			div = sysclk_freq / bclk_freq;
			rem = sysclk_freq % bclk_freq;
		} else if (set) {
			dev_warn(mcasp->dev, "Too fast reference clock (%u)\n",
				 sysclk_freq);
		}
	}
1100 1101 1102

	if (rem != 0) {
		if (div == 0 ||
1103 1104
		    ((sysclk_freq / div) - bclk_freq) >
		    (bclk_freq - (sysclk_freq / (div+1)))) {
1105 1106 1107 1108
			div++;
			rem = rem - bclk_freq;
		}
	}
1109 1110
	error_ppm = (div*1000000 + (int)div64_long(1000000LL*rem,
		     (int)bclk_freq)) / div - 1000000;
1111

1112 1113 1114 1115 1116 1117
	if (set) {
		if (error_ppm)
			dev_info(mcasp->dev, "Sample-rate is off by %d PPM\n",
				 error_ppm);

		__davinci_mcasp_set_clkdiv(mcasp, MCASP_CLKDIV_BCLK, div, 0);
1118 1119 1120
		if (reg & AHCLKXE)
			__davinci_mcasp_set_clkdiv(mcasp, MCASP_CLKDIV_AUXCLK,
						   aux_div, 0);
1121
	}
1122

1123
	return error_ppm;
1124 1125
}

1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161
static inline u32 davinci_mcasp_tx_delay(struct davinci_mcasp *mcasp)
{
	if (!mcasp->txnumevt)
		return 0;

	return mcasp_get_reg(mcasp, mcasp->fifo_base + MCASP_WFIFOSTS_OFFSET);
}

static inline u32 davinci_mcasp_rx_delay(struct davinci_mcasp *mcasp)
{
	if (!mcasp->rxnumevt)
		return 0;

	return mcasp_get_reg(mcasp, mcasp->fifo_base + MCASP_RFIFOSTS_OFFSET);
}

static snd_pcm_sframes_t davinci_mcasp_delay(
			struct snd_pcm_substream *substream,
			struct snd_soc_dai *cpu_dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
	u32 fifo_use;

	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
		fifo_use = davinci_mcasp_tx_delay(mcasp);
	else
		fifo_use = davinci_mcasp_rx_delay(mcasp);

	/*
	 * Divide the used locations with the channel count to get the
	 * FIFO usage in samples (don't care about partial samples in the
	 * buffer).
	 */
	return fifo_use / substream->runtime->channels;
}

1162 1163 1164 1165
static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
					struct snd_pcm_hw_params *params,
					struct snd_soc_dai *cpu_dai)
{
1166
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
1167
	int word_length;
1168
	int channels = params_channels(params);
1169
	int period_size = params_period_size(params);
1170
	int ret;
1171

1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202
	switch (params_format(params)) {
	case SNDRV_PCM_FORMAT_U8:
	case SNDRV_PCM_FORMAT_S8:
		word_length = 8;
		break;

	case SNDRV_PCM_FORMAT_U16_LE:
	case SNDRV_PCM_FORMAT_S16_LE:
		word_length = 16;
		break;

	case SNDRV_PCM_FORMAT_U24_3LE:
	case SNDRV_PCM_FORMAT_S24_3LE:
		word_length = 24;
		break;

	case SNDRV_PCM_FORMAT_U24_LE:
	case SNDRV_PCM_FORMAT_S24_LE:
		word_length = 24;
		break;

	case SNDRV_PCM_FORMAT_U32_LE:
	case SNDRV_PCM_FORMAT_S32_LE:
		word_length = 32;
		break;

	default:
		printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
		return -EINVAL;
	}

1203 1204 1205 1206
	ret = davinci_mcasp_set_dai_fmt(cpu_dai, mcasp->dai_fmt);
	if (ret)
		return ret;

1207 1208 1209 1210 1211
	/*
	 * If mcasp is BCLK master, and a BCLK divider was not provided by
	 * the machine driver, we need to calculate the ratio.
	 */
	if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
1212
		int slots = mcasp->tdm_slots;
1213 1214 1215
		int rate = params_rate(params);
		int sbits = params_width(params);

1216 1217 1218
		if (mcasp->slot_width)
			sbits = mcasp->slot_width;

1219 1220
		davinci_mcasp_calc_clk_div(mcasp, mcasp->sysclk_freq,
					   rate * sbits * slots, true);
1221 1222
	}

1223 1224
	ret = mcasp_common_hw_param(mcasp, substream->stream,
				    period_size * channels, channels);
1225 1226 1227
	if (ret)
		return ret;

1228
	if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
1229
		ret = mcasp_dit_hw_param(mcasp, params_rate(params));
1230
	else
1231 1232
		ret = mcasp_i2s_hw_param(mcasp, substream->stream,
					 channels);
1233 1234 1235

	if (ret)
		return ret;
1236

1237
	davinci_config_channel_size(mcasp, word_length);
1238

1239
	if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE) {
1240
		mcasp->channels = channels;
1241 1242 1243
		if (!mcasp->max_format_width)
			mcasp->max_format_width = word_length;
	}
1244

1245 1246 1247 1248 1249 1250
	return 0;
}

static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
				     int cmd, struct snd_soc_dai *cpu_dai)
{
1251
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
1252 1253 1254 1255
	int ret = 0;

	switch (cmd) {
	case SNDRV_PCM_TRIGGER_RESUME:
1256 1257
	case SNDRV_PCM_TRIGGER_START:
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1258
		davinci_mcasp_start(mcasp, substream->stream);
1259 1260
		break;
	case SNDRV_PCM_TRIGGER_SUSPEND:
1261
	case SNDRV_PCM_TRIGGER_STOP:
1262
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
1263
		davinci_mcasp_stop(mcasp, substream->stream);
1264 1265 1266 1267 1268 1269 1270 1271 1272
		break;

	default:
		ret = -EINVAL;
	}

	return ret;
}

1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
static int davinci_mcasp_hw_rule_slot_width(struct snd_pcm_hw_params *params,
					    struct snd_pcm_hw_rule *rule)
{
	struct davinci_mcasp_ruledata *rd = rule->private;
	struct snd_mask *fmt = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
	struct snd_mask nfmt;
	int i, slot_width;

	snd_mask_none(&nfmt);
	slot_width = rd->mcasp->slot_width;

	for (i = 0; i <= SNDRV_PCM_FORMAT_LAST; i++) {
		if (snd_mask_test(fmt, i)) {
			if (snd_pcm_format_width(i) <= slot_width) {
				snd_mask_set(&nfmt, i);
			}
		}
	}

	return snd_mask_refine(fmt, &nfmt);
}

1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316
static int davinci_mcasp_hw_rule_format_width(struct snd_pcm_hw_params *params,
					      struct snd_pcm_hw_rule *rule)
{
	struct davinci_mcasp_ruledata *rd = rule->private;
	struct snd_mask *fmt = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
	struct snd_mask nfmt;
	int i, format_width;

	snd_mask_none(&nfmt);
	format_width = rd->mcasp->max_format_width;

	for (i = 0; i <= SNDRV_PCM_FORMAT_LAST; i++) {
		if (snd_mask_test(fmt, i)) {
			if (snd_pcm_format_width(i) == format_width) {
				snd_mask_set(&nfmt, i);
			}
		}
	}

	return snd_mask_refine(fmt, &nfmt);
}

1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330
static const unsigned int davinci_mcasp_dai_rates[] = {
	8000, 11025, 16000, 22050, 32000, 44100, 48000, 64000,
	88200, 96000, 176400, 192000,
};

#define DAVINCI_MAX_RATE_ERROR_PPM 1000

static int davinci_mcasp_hw_rule_rate(struct snd_pcm_hw_params *params,
				      struct snd_pcm_hw_rule *rule)
{
	struct davinci_mcasp_ruledata *rd = rule->private;
	struct snd_interval *ri =
		hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
	int sbits = params_width(params);
1331
	int slots = rd->mcasp->tdm_slots;
1332 1333
	struct snd_interval range;
	int i;
1334

1335 1336 1337
	if (rd->mcasp->slot_width)
		sbits = rd->mcasp->slot_width;

1338 1339
	snd_interval_any(&range);
	range.empty = 1;
1340 1341

	for (i = 0; i < ARRAY_SIZE(davinci_mcasp_dai_rates); i++) {
1342
		if (snd_interval_test(ri, davinci_mcasp_dai_rates[i])) {
1343 1344 1345
			uint bclk_freq = sbits * slots *
					 davinci_mcasp_dai_rates[i];
			unsigned int sysclk_freq;
1346 1347
			int ppm;

1348 1349 1350 1351 1352 1353 1354 1355
			if (rd->mcasp->auxclk_fs_ratio)
				sysclk_freq =  davinci_mcasp_dai_rates[i] *
					       rd->mcasp->auxclk_fs_ratio;
			else
				sysclk_freq = rd->mcasp->sysclk_freq;

			ppm = davinci_mcasp_calc_clk_div(rd->mcasp, sysclk_freq,
							 bclk_freq, false);
1356 1357 1358 1359 1360 1361 1362
			if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
				if (range.empty) {
					range.min = davinci_mcasp_dai_rates[i];
					range.empty = 0;
				}
				range.max = davinci_mcasp_dai_rates[i];
			}
1363 1364
		}
	}
1365

1366
	dev_dbg(rd->mcasp->dev,
1367 1368
		"Frequencies %d-%d -> %d-%d for %d sbits and %d tdm slots\n",
		ri->min, ri->max, range.min, range.max, sbits, slots);
1369

1370 1371
	return snd_interval_refine(hw_param_interval(params, rule->var),
				   &range);
1372 1373 1374 1375 1376 1377 1378 1379 1380
}

static int davinci_mcasp_hw_rule_format(struct snd_pcm_hw_params *params,
					struct snd_pcm_hw_rule *rule)
{
	struct davinci_mcasp_ruledata *rd = rule->private;
	struct snd_mask *fmt = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
	struct snd_mask nfmt;
	int rate = params_rate(params);
1381
	int slots = rd->mcasp->tdm_slots;
1382 1383 1384 1385
	int i, count = 0;

	snd_mask_none(&nfmt);

1386
	for (i = 0; i <= SNDRV_PCM_FORMAT_LAST; i++) {
1387
		if (snd_mask_test(fmt, i)) {
1388
			uint sbits = snd_pcm_format_width(i);
1389
			unsigned int sysclk_freq;
1390 1391
			int ppm;

1392 1393 1394 1395 1396 1397
			if (rd->mcasp->auxclk_fs_ratio)
				sysclk_freq =  rate *
					       rd->mcasp->auxclk_fs_ratio;
			else
				sysclk_freq = rd->mcasp->sysclk_freq;

1398 1399 1400
			if (rd->mcasp->slot_width)
				sbits = rd->mcasp->slot_width;

1401
			ppm = davinci_mcasp_calc_clk_div(rd->mcasp, sysclk_freq,
1402 1403
							 sbits * slots * rate,
							 false);
1404 1405 1406 1407 1408 1409 1410
			if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
				snd_mask_set(&nfmt, i);
				count++;
			}
		}
	}
	dev_dbg(rd->mcasp->dev,
1411 1412
		"%d possible sample format for %d Hz and %d tdm slots\n",
		count, rate, slots);
1413 1414 1415 1416

	return snd_mask_refine(fmt, &nfmt);
}

1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430
static int davinci_mcasp_hw_rule_min_periodsize(
		struct snd_pcm_hw_params *params, struct snd_pcm_hw_rule *rule)
{
	struct snd_interval *period_size = hw_param_interval(params,
						SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
	struct snd_interval frames;

	snd_interval_any(&frames);
	frames.min = 64;
	frames.integer = 1;

	return snd_interval_refine(period_size, &frames);
}

1431 1432 1433 1434
static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
				 struct snd_soc_dai *cpu_dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
1435 1436
	struct davinci_mcasp_ruledata *ruledata =
					&mcasp->ruledata[substream->stream];
1437
	u32 max_channels = 0;
1438
	int i, dir, ret;
1439 1440
	int tdm_slots = mcasp->tdm_slots;

1441 1442 1443
	/* Do not allow more then one stream per direction */
	if (mcasp->substreams[substream->stream])
		return -EBUSY;
1444

1445 1446
	mcasp->substreams[substream->stream] = substream;

1447 1448 1449
	if (mcasp->tdm_mask[substream->stream])
		tdm_slots = hweight32(mcasp->tdm_mask[substream->stream]);

1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
	if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
		return 0;

	/*
	 * Limit the maximum allowed channels for the first stream:
	 * number of serializers for the direction * tdm slots per serializer
	 */
	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
		dir = TX_MODE;
	else
		dir = RX_MODE;

	for (i = 0; i < mcasp->num_serializer; i++) {
		if (mcasp->serial_dir[i] == dir)
			max_channels++;
	}
1466
	ruledata->serializers = max_channels;
1467
	ruledata->mcasp = mcasp;
1468
	max_channels *= tdm_slots;
1469 1470
	/*
	 * If the already active stream has less channels than the calculated
1471 1472 1473 1474
	 * limit based on the seirializers * tdm_slots, and only one serializer
	 * is in use we need to use that as a constraint for the second stream.
	 * Otherwise (first stream or less allowed channels or more than one
	 * serializer in use) we use the calculated constraint.
1475
	 */
1476 1477
	if (mcasp->channels && mcasp->channels < max_channels &&
	    ruledata->serializers == 1)
1478
		max_channels = mcasp->channels;
1479 1480 1481 1482 1483 1484
	/*
	 * But we can always allow channels upto the amount of
	 * the available tdm_slots.
	 */
	if (max_channels < tdm_slots)
		max_channels = tdm_slots;
1485 1486 1487

	snd_pcm_hw_constraint_minmax(substream->runtime,
				     SNDRV_PCM_HW_PARAM_CHANNELS,
1488
				     0, max_channels);
1489

1490 1491 1492 1493
	snd_pcm_hw_constraint_list(substream->runtime,
				   0, SNDRV_PCM_HW_PARAM_CHANNELS,
				   &mcasp->chconstr[substream->stream]);

1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507
	if (mcasp->max_format_width) {
		/*
		 * Only allow formats which require same amount of bits on the
		 * bus as the currently running stream
		 */
		ret = snd_pcm_hw_rule_add(substream->runtime, 0,
					  SNDRV_PCM_HW_PARAM_FORMAT,
					  davinci_mcasp_hw_rule_format_width,
					  ruledata,
					  SNDRV_PCM_HW_PARAM_FORMAT, -1);
		if (ret)
			return ret;
	}
	else if (mcasp->slot_width) {
1508 1509 1510 1511 1512 1513 1514 1515 1516
		/* Only allow formats require <= slot_width bits on the bus */
		ret = snd_pcm_hw_rule_add(substream->runtime, 0,
					  SNDRV_PCM_HW_PARAM_FORMAT,
					  davinci_mcasp_hw_rule_slot_width,
					  ruledata,
					  SNDRV_PCM_HW_PARAM_FORMAT, -1);
		if (ret)
			return ret;
	}
1517

1518 1519 1520 1521 1522 1523 1524 1525
	/*
	 * If we rely on implicit BCLK divider setting we should
	 * set constraints based on what we can provide.
	 */
	if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
		ret = snd_pcm_hw_rule_add(substream->runtime, 0,
					  SNDRV_PCM_HW_PARAM_RATE,
					  davinci_mcasp_hw_rule_rate,
1526
					  ruledata,
1527
					  SNDRV_PCM_HW_PARAM_FORMAT, -1);
1528 1529 1530 1531 1532
		if (ret)
			return ret;
		ret = snd_pcm_hw_rule_add(substream->runtime, 0,
					  SNDRV_PCM_HW_PARAM_FORMAT,
					  davinci_mcasp_hw_rule_format,
1533
					  ruledata,
1534
					  SNDRV_PCM_HW_PARAM_RATE, -1);
1535 1536 1537 1538
		if (ret)
			return ret;
	}

1539 1540 1541 1542 1543
	snd_pcm_hw_rule_add(substream->runtime, 0,
			    SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
			    davinci_mcasp_hw_rule_min_periodsize, NULL,
			    SNDRV_PCM_HW_PARAM_PERIOD_SIZE, -1);

1544 1545 1546 1547 1548 1549 1550 1551
	return 0;
}

static void davinci_mcasp_shutdown(struct snd_pcm_substream *substream,
				   struct snd_soc_dai *cpu_dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);

1552
	mcasp->substreams[substream->stream] = NULL;
1553
	mcasp->active_serializers[substream->stream] = 0;
1554

1555 1556 1557
	if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
		return;

1558
	if (!cpu_dai->active) {
1559
		mcasp->channels = 0;
1560 1561
		mcasp->max_format_width = 0;
	}
1562 1563
}

1564
static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
1565 1566
	.startup	= davinci_mcasp_startup,
	.shutdown	= davinci_mcasp_shutdown,
1567
	.trigger	= davinci_mcasp_trigger,
1568
	.delay		= davinci_mcasp_delay,
1569 1570
	.hw_params	= davinci_mcasp_hw_params,
	.set_fmt	= davinci_mcasp_set_dai_fmt,
1571
	.set_clkdiv	= davinci_mcasp_set_clkdiv,
1572
	.set_sysclk	= davinci_mcasp_set_sysclk,
1573
	.set_tdm_slot	= davinci_mcasp_set_tdm_slot,
1574 1575
};

1576 1577 1578 1579
static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);

1580 1581
	dai->playback_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
	dai->capture_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
1582 1583 1584 1585

	return 0;
}

1586 1587
#define DAVINCI_MCASP_RATES	SNDRV_PCM_RATE_8000_192000

1588 1589 1590 1591
#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
				SNDRV_PCM_FMTBIT_U8 | \
				SNDRV_PCM_FMTBIT_S16_LE | \
				SNDRV_PCM_FMTBIT_U16_LE | \
1592 1593 1594 1595
				SNDRV_PCM_FMTBIT_S24_LE | \
				SNDRV_PCM_FMTBIT_U24_LE | \
				SNDRV_PCM_FMTBIT_S24_3LE | \
				SNDRV_PCM_FMTBIT_U24_3LE | \
1596 1597 1598
				SNDRV_PCM_FMTBIT_S32_LE | \
				SNDRV_PCM_FMTBIT_U32_LE)

1599
static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
1600
	{
1601
		.name		= "davinci-mcasp.0",
1602
		.probe		= davinci_mcasp_dai_probe,
1603
		.playback	= {
1604
			.channels_min	= 1,
1605
			.channels_max	= 32 * 16,
1606
			.rates 		= DAVINCI_MCASP_RATES,
1607
			.formats	= DAVINCI_MCASP_PCM_FMTS,
1608 1609
		},
		.capture 	= {
1610
			.channels_min 	= 1,
1611
			.channels_max	= 32 * 16,
1612
			.rates 		= DAVINCI_MCASP_RATES,
1613
			.formats	= DAVINCI_MCASP_PCM_FMTS,
1614 1615 1616
		},
		.ops 		= &davinci_mcasp_dai_ops,

1617
		.symmetric_rates	= 1,
1618 1619
	},
	{
1620
		.name		= "davinci-mcasp.1",
1621
		.probe		= davinci_mcasp_dai_probe,
1622 1623 1624 1625
		.playback 	= {
			.channels_min	= 1,
			.channels_max	= 384,
			.rates		= DAVINCI_MCASP_RATES,
1626
			.formats	= DAVINCI_MCASP_PCM_FMTS,
1627 1628 1629 1630 1631 1632
		},
		.ops 		= &davinci_mcasp_dai_ops,
	},

};

1633 1634 1635 1636
static const struct snd_soc_component_driver davinci_mcasp_component = {
	.name		= "davinci-mcasp",
};

1637
/* Some HW specific values and defaults. The rest is filled in from DT. */
1638
static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
1639 1640 1641 1642 1643
	.tx_dma_offset = 0x400,
	.rx_dma_offset = 0x400,
	.version = MCASP_VERSION_1,
};

1644
static struct davinci_mcasp_pdata da830_mcasp_pdata = {
1645 1646 1647 1648 1649
	.tx_dma_offset = 0x2000,
	.rx_dma_offset = 0x2000,
	.version = MCASP_VERSION_2,
};

1650
static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
1651 1652 1653 1654 1655
	.tx_dma_offset = 0,
	.rx_dma_offset = 0,
	.version = MCASP_VERSION_3,
};

1656
static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
1657 1658 1659
	/* The CFG port offset will be calculated if it is needed */
	.tx_dma_offset = 0,
	.rx_dma_offset = 0,
1660 1661 1662
	.version = MCASP_VERSION_4,
};

1663 1664 1665
static const struct of_device_id mcasp_dt_ids[] = {
	{
		.compatible = "ti,dm646x-mcasp-audio",
1666
		.data = &dm646x_mcasp_pdata,
1667 1668 1669
	},
	{
		.compatible = "ti,da830-mcasp-audio",
1670
		.data = &da830_mcasp_pdata,
1671
	},
1672
	{
1673
		.compatible = "ti,am33xx-mcasp-audio",
1674
		.data = &am33xx_mcasp_pdata,
1675
	},
1676 1677 1678 1679
	{
		.compatible = "ti,dra7-mcasp-audio",
		.data = &dra7_mcasp_pdata,
	},
1680 1681 1682 1683
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, mcasp_dt_ids);

1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697
static int mcasp_reparent_fck(struct platform_device *pdev)
{
	struct device_node *node = pdev->dev.of_node;
	struct clk *gfclk, *parent_clk;
	const char *parent_name;
	int ret;

	if (!node)
		return 0;

	parent_name = of_get_property(node, "fck_parent", NULL);
	if (!parent_name)
		return 0;

1698 1699
	dev_warn(&pdev->dev, "Update the bindings to use assigned-clocks!\n");

1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725
	gfclk = clk_get(&pdev->dev, "fck");
	if (IS_ERR(gfclk)) {
		dev_err(&pdev->dev, "failed to get fck\n");
		return PTR_ERR(gfclk);
	}

	parent_clk = clk_get(NULL, parent_name);
	if (IS_ERR(parent_clk)) {
		dev_err(&pdev->dev, "failed to get parent clock\n");
		ret = PTR_ERR(parent_clk);
		goto err1;
	}

	ret = clk_set_parent(gfclk, parent_clk);
	if (ret) {
		dev_err(&pdev->dev, "failed to reparent fck\n");
		goto err2;
	}

err2:
	clk_put(parent_clk);
err1:
	clk_put(gfclk);
	return ret;
}

1726
static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
1727 1728 1729
						struct platform_device *pdev)
{
	struct device_node *np = pdev->dev.of_node;
1730
	struct davinci_mcasp_pdata *pdata = NULL;
1731
	const struct of_device_id *match =
1732
			of_match_device(mcasp_dt_ids, &pdev->dev);
1733
	struct of_phandle_args dma_spec;
1734 1735 1736 1737 1738 1739 1740

	const u32 *of_serial_dir32;
	u32 val;
	int i, ret = 0;

	if (pdev->dev.platform_data) {
		pdata = pdev->dev.platform_data;
1741
		pdata->dismod = DISMOD_LOW;
1742 1743
		return pdata;
	} else if (match) {
1744 1745 1746 1747 1748 1749
		pdata = devm_kmemdup(&pdev->dev, match->data, sizeof(*pdata),
				     GFP_KERNEL);
		if (!pdata) {
			ret = -ENOMEM;
			return pdata;
		}
1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760
	} else {
		/* control shouldn't reach here. something is wrong */
		ret = -EINVAL;
		goto nodata;
	}

	ret = of_property_read_u32(np, "op-mode", &val);
	if (ret >= 0)
		pdata->op_mode = val;

	ret = of_property_read_u32(np, "tdm-slots", &val);
1761 1762 1763 1764 1765 1766 1767 1768
	if (ret >= 0) {
		if (val < 2 || val > 32) {
			dev_err(&pdev->dev,
				"tdm-slots must be in rage [2-32]\n");
			ret = -EINVAL;
			goto nodata;
		}

1769
		pdata->tdm_slots = val;
1770
	}
1771 1772 1773 1774

	of_serial_dir32 = of_get_property(np, "serial-dir", &val);
	val /= sizeof(u32);
	if (of_serial_dir32) {
1775 1776 1777
		u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
						 (sizeof(*of_serial_dir) * val),
						 GFP_KERNEL);
1778 1779 1780 1781 1782
		if (!of_serial_dir) {
			ret = -ENOMEM;
			goto nodata;
		}

1783
		for (i = 0; i < val; i++)
1784 1785
			of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);

1786
		pdata->num_serializer = val;
1787 1788 1789
		pdata->serial_dir = of_serial_dir;
	}

1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800
	ret = of_property_match_string(np, "dma-names", "tx");
	if (ret < 0)
		goto nodata;

	ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
					 &dma_spec);
	if (ret < 0)
		goto nodata;

	pdata->tx_dma_channel = dma_spec.args[0];

1801 1802 1803 1804 1805
	/* RX is not valid in DIT mode */
	if (pdata->op_mode != DAVINCI_MCASP_DIT_MODE) {
		ret = of_property_match_string(np, "dma-names", "rx");
		if (ret < 0)
			goto nodata;
1806

1807 1808 1809 1810
		ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
						 &dma_spec);
		if (ret < 0)
			goto nodata;
1811

1812 1813
		pdata->rx_dma_channel = dma_spec.args[0];
	}
1814

1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830
	ret = of_property_read_u32(np, "tx-num-evt", &val);
	if (ret >= 0)
		pdata->txnumevt = val;

	ret = of_property_read_u32(np, "rx-num-evt", &val);
	if (ret >= 0)
		pdata->rxnumevt = val;

	ret = of_property_read_u32(np, "sram-size-playback", &val);
	if (ret >= 0)
		pdata->sram_size_playback = val;

	ret = of_property_read_u32(np, "sram-size-capture", &val);
	if (ret >= 0)
		pdata->sram_size_capture = val;

1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842
	ret = of_property_read_u32(np, "dismod", &val);
	if (ret >= 0) {
		if (val == 0 || val == 2 || val == 3) {
			pdata->dismod = DISMOD_VAL(val);
		} else {
			dev_warn(&pdev->dev, "Invalid dismod value: %u\n", val);
			pdata->dismod = DISMOD_LOW;
		}
	} else {
		pdata->dismod = DISMOD_LOW;
	}

1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853
	return  pdata;

nodata:
	if (ret < 0) {
		dev_err(&pdev->dev, "Error populating platform data, err %d\n",
			ret);
		pdata = NULL;
	}
	return  pdata;
}

1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877
enum {
	PCM_EDMA,
	PCM_SDMA,
};
static const char *sdma_prefix = "ti,omap";

static int davinci_mcasp_get_dma_type(struct davinci_mcasp *mcasp)
{
	struct dma_chan *chan;
	const char *tmp;
	int ret = PCM_EDMA;

	if (!mcasp->dev->of_node)
		return PCM_EDMA;

	tmp = mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK].filter_data;
	chan = dma_request_slave_channel_reason(mcasp->dev, tmp);
	if (IS_ERR(chan)) {
		if (PTR_ERR(chan) != -EPROBE_DEFER)
			dev_err(mcasp->dev,
				"Can't verify DMA configuration (%ld)\n",
				PTR_ERR(chan));
		return PTR_ERR(chan);
	}
1878 1879
	if (WARN_ON(!chan->device || !chan->device->dev))
		return -EINVAL;
1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897

	if (chan->device->dev->of_node)
		ret = of_property_read_string(chan->device->dev->of_node,
					      "compatible", &tmp);
	else
		dev_dbg(mcasp->dev, "DMA controller has no of-node\n");

	dma_release_channel(chan);
	if (ret)
		return ret;

	dev_dbg(mcasp->dev, "DMA controller compatible = \"%s\"\n", tmp);
	if (!strncmp(tmp, sdma_prefix, strlen(sdma_prefix)))
		return PCM_SDMA;

	return PCM_EDMA;
}

1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943
static u32 davinci_mcasp_txdma_offset(struct davinci_mcasp_pdata *pdata)
{
	int i;
	u32 offset = 0;

	if (pdata->version != MCASP_VERSION_4)
		return pdata->tx_dma_offset;

	for (i = 0; i < pdata->num_serializer; i++) {
		if (pdata->serial_dir[i] == TX_MODE) {
			if (!offset) {
				offset = DAVINCI_MCASP_TXBUF_REG(i);
			} else {
				pr_err("%s: Only one serializer allowed!\n",
				       __func__);
				break;
			}
		}
	}

	return offset;
}

static u32 davinci_mcasp_rxdma_offset(struct davinci_mcasp_pdata *pdata)
{
	int i;
	u32 offset = 0;

	if (pdata->version != MCASP_VERSION_4)
		return pdata->rx_dma_offset;

	for (i = 0; i < pdata->num_serializer; i++) {
		if (pdata->serial_dir[i] == RX_MODE) {
			if (!offset) {
				offset = DAVINCI_MCASP_RXBUF_REG(i);
			} else {
				pr_err("%s: Only one serializer allowed!\n",
				       __func__);
				break;
			}
		}
	}

	return offset;
}

1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084
#ifdef CONFIG_GPIOLIB
static int davinci_mcasp_gpio_request(struct gpio_chip *chip, unsigned offset)
{
	struct davinci_mcasp *mcasp = gpiochip_get_data(chip);

	if (mcasp->num_serializer && offset < mcasp->num_serializer &&
	    mcasp->serial_dir[offset] != INACTIVE_MODE) {
		dev_err(mcasp->dev, "AXR%u pin is  used for audio\n", offset);
		return -EBUSY;
	}

	/* Do not change the PIN yet */

	return pm_runtime_get_sync(mcasp->dev);
}

static void davinci_mcasp_gpio_free(struct gpio_chip *chip, unsigned offset)
{
	struct davinci_mcasp *mcasp = gpiochip_get_data(chip);

	/* Set the direction to input */
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(offset));

	/* Set the pin as McASP pin */
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_PFUNC_REG, BIT(offset));

	pm_runtime_put_sync(mcasp->dev);
}

static int davinci_mcasp_gpio_direction_out(struct gpio_chip *chip,
					    unsigned offset, int value)
{
	struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
	u32 val;

	if (value)
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDOUT_REG, BIT(offset));
	else
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDOUT_REG, BIT(offset));

	val = mcasp_get_reg(mcasp, DAVINCI_MCASP_PFUNC_REG);
	if (!(val & BIT(offset))) {
		/* Set the pin as GPIO pin */
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PFUNC_REG, BIT(offset));

		/* Set the direction to output */
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(offset));
	}

	return 0;
}

static void davinci_mcasp_gpio_set(struct gpio_chip *chip, unsigned offset,
				  int value)
{
	struct davinci_mcasp *mcasp = gpiochip_get_data(chip);

	if (value)
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDOUT_REG, BIT(offset));
	else
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDOUT_REG, BIT(offset));
}

static int davinci_mcasp_gpio_direction_in(struct gpio_chip *chip,
					   unsigned offset)
{
	struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
	u32 val;

	val = mcasp_get_reg(mcasp, DAVINCI_MCASP_PFUNC_REG);
	if (!(val & BIT(offset))) {
		/* Set the direction to input */
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(offset));

		/* Set the pin as GPIO pin */
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PFUNC_REG, BIT(offset));
	}

	return 0;
}

static int davinci_mcasp_gpio_get(struct gpio_chip *chip, unsigned offset)
{
	struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
	u32 val;

	val = mcasp_get_reg(mcasp, DAVINCI_MCASP_PDSET_REG);
	if (val & BIT(offset))
		return 1;

	return 0;
}

static int davinci_mcasp_gpio_get_direction(struct gpio_chip *chip,
					    unsigned offset)
{
	struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
	u32 val;

	val = mcasp_get_reg(mcasp, DAVINCI_MCASP_PDIR_REG);
	if (val & BIT(offset))
		return 0;

	return 1;
}

static const struct gpio_chip davinci_mcasp_template_chip = {
	.owner			= THIS_MODULE,
	.request		= davinci_mcasp_gpio_request,
	.free			= davinci_mcasp_gpio_free,
	.direction_output	= davinci_mcasp_gpio_direction_out,
	.set			= davinci_mcasp_gpio_set,
	.direction_input	= davinci_mcasp_gpio_direction_in,
	.get			= davinci_mcasp_gpio_get,
	.get_direction		= davinci_mcasp_gpio_get_direction,
	.base			= -1,
	.ngpio			= 32,
};

static int davinci_mcasp_init_gpiochip(struct davinci_mcasp *mcasp)
{
	if (!of_property_read_bool(mcasp->dev->of_node, "gpio-controller"))
		return 0;

	mcasp->gpio_chip = davinci_mcasp_template_chip;
	mcasp->gpio_chip.label = dev_name(mcasp->dev);
	mcasp->gpio_chip.parent = mcasp->dev;
#ifdef CONFIG_OF_GPIO
	mcasp->gpio_chip.of_node = mcasp->dev->of_node;
#endif

	return devm_gpiochip_add_data(mcasp->dev, &mcasp->gpio_chip, mcasp);
}

#else /* CONFIG_GPIOLIB */
static inline int davinci_mcasp_init_gpiochip(struct davinci_mcasp *mcasp)
{
	return 0;
}
#endif /* CONFIG_GPIOLIB */

2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100
static int davinci_mcasp_get_dt_params(struct davinci_mcasp *mcasp)
{
	struct device_node *np = mcasp->dev->of_node;
	int ret;
	u32 val;

	if (!np)
		return 0;

	ret = of_property_read_u32(np, "auxclk-fs-ratio", &val);
	if (ret >= 0)
		mcasp->auxclk_fs_ratio = val;

	return 0;
}

2101 2102
static int davinci_mcasp_probe(struct platform_device *pdev)
{
2103
	struct snd_dmaengine_dai_dma_data *dma_data;
2104
	struct resource *mem, *res, *dat;
2105
	struct davinci_mcasp_pdata *pdata;
2106
	struct davinci_mcasp *mcasp;
2107
	char *irq_name;
2108
	int *dma;
2109
	int irq;
2110
	int ret;
2111

2112 2113 2114 2115 2116
	if (!pdev->dev.platform_data && !pdev->dev.of_node) {
		dev_err(&pdev->dev, "No platform data supplied\n");
		return -EINVAL;
	}

2117
	mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
2118
			   GFP_KERNEL);
2119
	if (!mcasp)
2120 2121
		return	-ENOMEM;

2122 2123 2124 2125 2126 2127
	pdata = davinci_mcasp_set_pdata_from_of(pdev);
	if (!pdata) {
		dev_err(&pdev->dev, "no platform data\n");
		return -EINVAL;
	}

2128
	mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
2129
	if (!mem) {
2130
		dev_warn(mcasp->dev,
2131 2132 2133 2134 2135 2136
			 "\"mpu\" mem resource not found, using index 0\n");
		mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
		if (!mem) {
			dev_err(&pdev->dev, "no mem resource?\n");
			return -ENODEV;
		}
2137 2138
	}

2139 2140 2141
	mcasp->base = devm_ioremap_resource(&pdev->dev, mem);
	if (IS_ERR(mcasp->base))
		return PTR_ERR(mcasp->base);
2142

2143
	pm_runtime_enable(&pdev->dev);
2144

2145
	mcasp->op_mode = pdata->op_mode;
2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160
	/* sanity check for tdm slots parameter */
	if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE) {
		if (pdata->tdm_slots < 2) {
			dev_err(&pdev->dev, "invalid tdm slots: %d\n",
				pdata->tdm_slots);
			mcasp->tdm_slots = 2;
		} else if (pdata->tdm_slots > 32) {
			dev_err(&pdev->dev, "invalid tdm slots: %d\n",
				pdata->tdm_slots);
			mcasp->tdm_slots = 32;
		} else {
			mcasp->tdm_slots = pdata->tdm_slots;
		}
	}

2161
	mcasp->num_serializer = pdata->num_serializer;
2162
#ifdef CONFIG_PM
2163 2164
	mcasp->context.xrsr_regs = devm_kcalloc(&pdev->dev,
					mcasp->num_serializer, sizeof(u32),
2165
					GFP_KERNEL);
2166 2167 2168 2169
	if (!mcasp->context.xrsr_regs) {
		ret = -ENOMEM;
		goto err;
	}
2170
#endif
2171 2172 2173 2174
	mcasp->serial_dir = pdata->serial_dir;
	mcasp->version = pdata->version;
	mcasp->txnumevt = pdata->txnumevt;
	mcasp->rxnumevt = pdata->rxnumevt;
2175
	mcasp->dismod = pdata->dismod;
2176

2177
	mcasp->dev = &pdev->dev;
2178

2179 2180
	irq = platform_get_irq_byname(pdev, "common");
	if (irq >= 0) {
2181
		irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_common",
2182
					  dev_name(&pdev->dev));
2183 2184 2185 2186
		if (!irq_name) {
			ret = -ENOMEM;
			goto err;
		}
2187 2188
		ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
						davinci_mcasp_common_irq_handler,
2189 2190
						IRQF_ONESHOT | IRQF_SHARED,
						irq_name, mcasp);
2191 2192 2193 2194 2195 2196 2197 2198 2199
		if (ret) {
			dev_err(&pdev->dev, "common IRQ request failed\n");
			goto err;
		}

		mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
		mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
	}

2200 2201
	irq = platform_get_irq_byname(pdev, "rx");
	if (irq >= 0) {
2202
		irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_rx",
2203
					  dev_name(&pdev->dev));
2204 2205 2206 2207
		if (!irq_name) {
			ret = -ENOMEM;
			goto err;
		}
2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220
		ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
						davinci_mcasp_rx_irq_handler,
						IRQF_ONESHOT, irq_name, mcasp);
		if (ret) {
			dev_err(&pdev->dev, "RX IRQ request failed\n");
			goto err;
		}

		mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
	}

	irq = platform_get_irq_byname(pdev, "tx");
	if (irq >= 0) {
2221
		irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_tx",
2222
					  dev_name(&pdev->dev));
2223 2224 2225 2226
		if (!irq_name) {
			ret = -ENOMEM;
			goto err;
		}
2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237
		ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
						davinci_mcasp_tx_irq_handler,
						IRQF_ONESHOT, irq_name, mcasp);
		if (ret) {
			dev_err(&pdev->dev, "TX IRQ request failed\n");
			goto err;
		}

		mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
	}

2238
	dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
2239 2240
	if (dat)
		mcasp->dat_port = true;
2241

2242
	dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
2243
	if (dat)
2244
		dma_data->addr = dat->start;
2245
	else
2246
		dma_data->addr = mem->start + davinci_mcasp_txdma_offset(pdata);
2247

2248
	dma = &mcasp->dma_request[SNDRV_PCM_STREAM_PLAYBACK];
2249
	res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
2250
	if (res)
2251
		*dma = res->start;
2252
	else
2253
		*dma = pdata->tx_dma_channel;
2254

2255 2256 2257 2258
	/* dmaengine filter data for DT and non-DT boot */
	if (pdev->dev.of_node)
		dma_data->filter_data = "tx";
	else
2259
		dma_data->filter_data = dma;
2260

2261 2262 2263 2264
	/* RX is not valid in DIT mode */
	if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
		dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
		if (dat)
2265
			dma_data->addr = dat->start;
2266
		else
2267 2268
			dma_data->addr =
				mem->start + davinci_mcasp_rxdma_offset(pdata);
2269

2270
		dma = &mcasp->dma_request[SNDRV_PCM_STREAM_CAPTURE];
2271 2272
		res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
		if (res)
2273
			*dma = res->start;
2274
		else
2275
			*dma = pdata->rx_dma_channel;
2276 2277 2278 2279 2280

		/* dmaengine filter data for DT and non-DT boot */
		if (pdev->dev.of_node)
			dma_data->filter_data = "rx";
		else
2281
			dma_data->filter_data = dma;
2282
	}
2283

2284 2285
	if (mcasp->version < MCASP_VERSION_3) {
		mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
2286
		/* dma_params->dma_addr is pointing to the data port address */
2287 2288 2289 2290
		mcasp->dat_port = true;
	} else {
		mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
	}
2291

2292 2293 2294 2295 2296 2297 2298 2299
	/* Allocate memory for long enough list for all possible
	 * scenarios. Maximum number tdm slots is 32 and there cannot
	 * be more serializers than given in the configuration.  The
	 * serializer directions could be taken into account, but it
	 * would make code much more complex and save only couple of
	 * bytes.
	 */
	mcasp->chconstr[SNDRV_PCM_STREAM_PLAYBACK].list =
2300 2301 2302
		devm_kcalloc(mcasp->dev,
			     32 + mcasp->num_serializer - 1,
			     sizeof(unsigned int),
2303 2304 2305
			     GFP_KERNEL);

	mcasp->chconstr[SNDRV_PCM_STREAM_CAPTURE].list =
2306 2307 2308
		devm_kcalloc(mcasp->dev,
			     32 + mcasp->num_serializer - 1,
			     sizeof(unsigned int),
2309 2310 2311
			     GFP_KERNEL);

	if (!mcasp->chconstr[SNDRV_PCM_STREAM_PLAYBACK].list ||
2312 2313 2314 2315
	    !mcasp->chconstr[SNDRV_PCM_STREAM_CAPTURE].list) {
		ret = -ENOMEM;
		goto err;
	}
2316 2317

	ret = davinci_mcasp_set_ch_constraints(mcasp);
2318 2319 2320
	if (ret)
		goto err;

2321
	dev_set_drvdata(&pdev->dev, mcasp);
2322 2323 2324

	mcasp_reparent_fck(pdev);

2325 2326 2327 2328 2329 2330 2331 2332 2333
	/* All PINS as McASP */
	pm_runtime_get_sync(mcasp->dev);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
	pm_runtime_put(mcasp->dev);

	ret = davinci_mcasp_init_gpiochip(mcasp);
	if (ret)
		goto err;

2334 2335 2336 2337
	ret = davinci_mcasp_get_dt_params(mcasp);
	if (ret)
		return -EINVAL;

2338 2339 2340
	ret = devm_snd_soc_register_component(&pdev->dev,
					&davinci_mcasp_component,
					&davinci_mcasp_dai[pdata->op_mode], 1);
2341 2342

	if (ret != 0)
2343
		goto err;
2344

2345 2346 2347
	ret = davinci_mcasp_get_dma_type(mcasp);
	switch (ret) {
	case PCM_EDMA:
2348
		ret = edma_pcm_platform_register(&pdev->dev);
2349 2350
		break;
	case PCM_SDMA:
2351
		ret = sdma_pcm_platform_register(&pdev->dev, "tx", "rx");
2352
		break;
2353
	default:
2354 2355 2356
		dev_err(&pdev->dev, "No DMA controller found (%d)\n", ret);
	case -EPROBE_DEFER:
		goto err;
2357 2358 2359 2360 2361
		break;
	}

	if (ret) {
		dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
2362
		goto err;
2363 2364
	}

2365 2366
	return 0;

2367
err:
2368
	pm_runtime_disable(&pdev->dev);
2369 2370 2371 2372 2373
	return ret;
}

static int davinci_mcasp_remove(struct platform_device *pdev)
{
2374
	pm_runtime_disable(&pdev->dev);
2375 2376 2377 2378

	return 0;
}

2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439
#ifdef CONFIG_PM
static int davinci_mcasp_runtime_suspend(struct device *dev)
{
	struct davinci_mcasp *mcasp = dev_get_drvdata(dev);
	struct davinci_mcasp_context *context = &mcasp->context;
	u32 reg;
	int i;

	for (i = 0; i < ARRAY_SIZE(context_regs); i++)
		context->config_regs[i] = mcasp_get_reg(mcasp, context_regs[i]);

	if (mcasp->txnumevt) {
		reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
		context->afifo_regs[0] = mcasp_get_reg(mcasp, reg);
	}
	if (mcasp->rxnumevt) {
		reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
		context->afifo_regs[1] = mcasp_get_reg(mcasp, reg);
	}

	for (i = 0; i < mcasp->num_serializer; i++)
		context->xrsr_regs[i] = mcasp_get_reg(mcasp,
						DAVINCI_MCASP_XRSRCTL_REG(i));

	return 0;
}

static int davinci_mcasp_runtime_resume(struct device *dev)
{
	struct davinci_mcasp *mcasp = dev_get_drvdata(dev);
	struct davinci_mcasp_context *context = &mcasp->context;
	u32 reg;
	int i;

	for (i = 0; i < ARRAY_SIZE(context_regs); i++)
		mcasp_set_reg(mcasp, context_regs[i], context->config_regs[i]);

	if (mcasp->txnumevt) {
		reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
		mcasp_set_reg(mcasp, reg, context->afifo_regs[0]);
	}
	if (mcasp->rxnumevt) {
		reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
		mcasp_set_reg(mcasp, reg, context->afifo_regs[1]);
	}

	for (i = 0; i < mcasp->num_serializer; i++)
		mcasp_set_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
			      context->xrsr_regs[i]);

	return 0;
}

#endif

static const struct dev_pm_ops davinci_mcasp_pm_ops = {
	SET_RUNTIME_PM_OPS(davinci_mcasp_runtime_suspend,
			   davinci_mcasp_runtime_resume,
			   NULL)
};

2440 2441 2442 2443 2444
static struct platform_driver davinci_mcasp_driver = {
	.probe		= davinci_mcasp_probe,
	.remove		= davinci_mcasp_remove,
	.driver		= {
		.name	= "davinci-mcasp",
2445
		.pm     = &davinci_mcasp_pm_ops,
2446
		.of_match_table = mcasp_dt_ids,
2447 2448 2449
	},
};

2450
module_platform_driver(davinci_mcasp_driver);
2451 2452 2453 2454

MODULE_AUTHOR("Steve Chen");
MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
MODULE_LICENSE("GPL");