mmio_context.c 18.3 KB
Newer Older
Z
Zhi Wang 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36
/*
 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 *
 * Authors:
 *    Eddie Dong <eddie.dong@intel.com>
 *    Kevin Tian <kevin.tian@intel.com>
 *
 * Contributors:
 *    Zhi Wang <zhi.a.wang@intel.com>
 *    Changbin Du <changbin.du@intel.com>
 *    Zhenyu Wang <zhenyuw@linux.intel.com>
 *    Tina Zhang <tina.zhang@intel.com>
 *    Bing Niu <bing.niu@intel.com>
 *
 */

#include "i915_drv.h"
37
#include "gt/intel_context.h"
38
#include "gt/intel_ring.h"
39
#include "gvt.h"
40
#include "trace.h"
Z
Zhi Wang 已提交
41

42 43
#define GEN9_MOCS_SIZE		64

44
/* Raw offset is appened to each line for convenience. */
45
static struct engine_mmio gen8_engine_mmio_list[] __cacheline_aligned = {
46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72
	{RCS0, GFX_MODE_GEN7, 0xffff, false}, /* 0x229c */
	{RCS0, GEN9_CTX_PREEMPT_REG, 0x0, false}, /* 0x2248 */
	{RCS0, HWSTAM, 0x0, false}, /* 0x2098 */
	{RCS0, INSTPM, 0xffff, true}, /* 0x20c0 */
	{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 0), 0, false}, /* 0x24d0 */
	{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 1), 0, false}, /* 0x24d4 */
	{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 2), 0, false}, /* 0x24d8 */
	{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 3), 0, false}, /* 0x24dc */
	{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 4), 0, false}, /* 0x24e0 */
	{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 5), 0, false}, /* 0x24e4 */
	{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 6), 0, false}, /* 0x24e8 */
	{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 7), 0, false}, /* 0x24ec */
	{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 8), 0, false}, /* 0x24f0 */
	{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 9), 0, false}, /* 0x24f4 */
	{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 10), 0, false}, /* 0x24f8 */
	{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 11), 0, false}, /* 0x24fc */
	{RCS0, CACHE_MODE_1, 0xffff, true}, /* 0x7004 */
	{RCS0, GEN7_GT_MODE, 0xffff, true}, /* 0x7008 */
	{RCS0, CACHE_MODE_0_GEN7, 0xffff, true}, /* 0x7000 */
	{RCS0, GEN7_COMMON_SLICE_CHICKEN1, 0xffff, true}, /* 0x7010 */
	{RCS0, HDC_CHICKEN0, 0xffff, true}, /* 0x7300 */
	{RCS0, VF_GUARDBAND, 0xffff, true}, /* 0x83a4 */

	{BCS0, RING_GFX_MODE(BLT_RING_BASE), 0xffff, false}, /* 0x2229c */
	{BCS0, RING_MI_MODE(BLT_RING_BASE), 0xffff, false}, /* 0x2209c */
	{BCS0, RING_INSTPM(BLT_RING_BASE), 0xffff, false}, /* 0x220c0 */
	{BCS0, RING_HWSTAM(BLT_RING_BASE), 0x0, false}, /* 0x22098 */
73
	{BCS0, RING_EXCC(BLT_RING_BASE), 0xffff, false}, /* 0x22028 */
74
	{RCS0, INVALID_MMIO_REG, 0, false } /* Terminated */
Z
Zhi Wang 已提交
75 76
};

77
static struct engine_mmio gen9_engine_mmio_list[] __cacheline_aligned = {
78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112
	{RCS0, GFX_MODE_GEN7, 0xffff, false}, /* 0x229c */
	{RCS0, GEN9_CTX_PREEMPT_REG, 0x0, false}, /* 0x2248 */
	{RCS0, HWSTAM, 0x0, false}, /* 0x2098 */
	{RCS0, INSTPM, 0xffff, true}, /* 0x20c0 */
	{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 0), 0, false}, /* 0x24d0 */
	{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 1), 0, false}, /* 0x24d4 */
	{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 2), 0, false}, /* 0x24d8 */
	{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 3), 0, false}, /* 0x24dc */
	{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 4), 0, false}, /* 0x24e0 */
	{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 5), 0, false}, /* 0x24e4 */
	{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 6), 0, false}, /* 0x24e8 */
	{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 7), 0, false}, /* 0x24ec */
	{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 8), 0, false}, /* 0x24f0 */
	{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 9), 0, false}, /* 0x24f4 */
	{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 10), 0, false}, /* 0x24f8 */
	{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 11), 0, false}, /* 0x24fc */
	{RCS0, CACHE_MODE_1, 0xffff, true}, /* 0x7004 */
	{RCS0, GEN7_GT_MODE, 0xffff, true}, /* 0x7008 */
	{RCS0, CACHE_MODE_0_GEN7, 0xffff, true}, /* 0x7000 */
	{RCS0, GEN7_COMMON_SLICE_CHICKEN1, 0xffff, true}, /* 0x7010 */
	{RCS0, HDC_CHICKEN0, 0xffff, true}, /* 0x7300 */
	{RCS0, VF_GUARDBAND, 0xffff, true}, /* 0x83a4 */

	{RCS0, GEN8_PRIVATE_PAT_LO, 0, false}, /* 0x40e0 */
	{RCS0, GEN8_PRIVATE_PAT_HI, 0, false}, /* 0x40e4 */
	{RCS0, GEN8_CS_CHICKEN1, 0xffff, true}, /* 0x2580 */
	{RCS0, COMMON_SLICE_CHICKEN2, 0xffff, true}, /* 0x7014 */
	{RCS0, GEN9_CS_DEBUG_MODE1, 0xffff, false}, /* 0x20ec */
	{RCS0, GEN8_L3SQCREG4, 0, false}, /* 0xb118 */
	{RCS0, GEN7_HALF_SLICE_CHICKEN1, 0xffff, true}, /* 0xe100 */
	{RCS0, HALF_SLICE_CHICKEN2, 0xffff, true}, /* 0xe180 */
	{RCS0, HALF_SLICE_CHICKEN3, 0xffff, true}, /* 0xe184 */
	{RCS0, GEN9_HALF_SLICE_CHICKEN5, 0xffff, true}, /* 0xe188 */
	{RCS0, GEN9_HALF_SLICE_CHICKEN7, 0xffff, true}, /* 0xe194 */
	{RCS0, GEN8_ROW_CHICKEN, 0xffff, true}, /* 0xe4f0 */
113 114 115 116 117 118
	{RCS0, TRVATTL3PTRDW(0), 0, true}, /* 0x4de0 */
	{RCS0, TRVATTL3PTRDW(1), 0, true}, /* 0x4de4 */
	{RCS0, TRNULLDETCT, 0, true}, /* 0x4de8 */
	{RCS0, TRINVTILEDETCT, 0, true}, /* 0x4dec */
	{RCS0, TRVADR, 0, true}, /* 0x4df0 */
	{RCS0, TRTTE, 0, true}, /* 0x4df4 */
119
	{RCS0, _MMIO(0x4dfc), 0, true},
120 121 122 123 124

	{BCS0, RING_GFX_MODE(BLT_RING_BASE), 0xffff, false}, /* 0x2229c */
	{BCS0, RING_MI_MODE(BLT_RING_BASE), 0xffff, false}, /* 0x2209c */
	{BCS0, RING_INSTPM(BLT_RING_BASE), 0xffff, false}, /* 0x220c0 */
	{BCS0, RING_HWSTAM(BLT_RING_BASE), 0x0, false}, /* 0x22098 */
125
	{BCS0, RING_EXCC(BLT_RING_BASE), 0xffff, false}, /* 0x22028 */
126 127 128 129 130 131 132 133 134 135 136 137

	{VCS1, RING_EXCC(GEN8_BSD2_RING_BASE), 0xffff, false}, /* 0x1c028 */

	{VECS0, RING_EXCC(VEBOX_RING_BASE), 0xffff, false}, /* 0x1a028 */

	{RCS0, GEN8_HDC_CHICKEN1, 0xffff, true}, /* 0x7304 */
	{RCS0, GEN9_CTX_PREEMPT_REG, 0x0, false}, /* 0x2248 */
	{RCS0, GEN7_UCGCTL4, 0x0, false}, /* 0x940c */
	{RCS0, GAMT_CHKN_BIT_REG, 0x0, false}, /* 0x4ab8 */

	{RCS0, GEN9_GAMT_ECO_REG_RW_IA, 0x0, false}, /* 0x4ab0 */
	{RCS0, GEN9_CSFE_CHICKEN1_RCS, 0xffff, false}, /* 0x20d4 */
138
	{RCS0, _MMIO(0x20D8), 0xffff, true}, /* 0x20d8 */
139 140 141 142 143

	{RCS0, GEN8_GARBCNTL, 0x0, false}, /* 0xb004 */
	{RCS0, GEN7_FF_THREAD_MODE, 0x0, false}, /* 0x20a0 */
	{RCS0, FF_SLICE_CS_CHICKEN2, 0xffff, false}, /* 0x20e4 */
	{RCS0, INVALID_MMIO_REG, 0, false } /* Terminated */
Z
Zhi Wang 已提交
144 145
};

146 147
static struct {
	bool initialized;
148 149
	u32 control_table[I915_NUM_ENGINES][GEN9_MOCS_SIZE];
	u32 l3cc_table[GEN9_MOCS_SIZE / 2];
150 151
} gen9_render_mocs;

152 153 154 155 156 157 158 159
static u32 gen9_mocs_mmio_offset_list[] = {
	[RCS0]  = 0xc800,
	[VCS0]  = 0xc900,
	[VCS1]  = 0xca00,
	[BCS0]  = 0xcc00,
	[VECS0] = 0xcb00,
};

160
static void load_render_mocs(const struct intel_engine_cs *engine)
161
{
162 163
	struct intel_gvt *gvt = engine->i915->gvt;
	struct intel_uncore *uncore = engine->uncore;
164 165
	u32 cnt = gvt->engine_mmio_list.mocs_mmio_offset_list_cnt;
	u32 *regs = gvt->engine_mmio_list.mocs_mmio_offset_list;
166
	i915_reg_t offset;
167 168
	int ring_id, i;

169 170 171 172 173
	/* Platform doesn't have mocs mmios. */
	if (!regs)
		return;

	for (ring_id = 0; ring_id < cnt; ring_id++) {
174
		if (!HAS_ENGINE(engine->gt, ring_id))
175
			continue;
176

177
		offset.reg = regs[ring_id];
178
		for (i = 0; i < GEN9_MOCS_SIZE; i++) {
179
			gen9_render_mocs.control_table[ring_id][i] =
180
				intel_uncore_read_fw(uncore, offset);
181 182 183 184 185
			offset.reg += 4;
		}
	}

	offset.reg = 0xb020;
186
	for (i = 0; i < GEN9_MOCS_SIZE / 2; i++) {
187
		gen9_render_mocs.l3cc_table[i] =
188
			intel_uncore_read_fw(uncore, offset);
189 190 191 192
		offset.reg += 4;
	}
	gen9_render_mocs.initialized = true;
}
Z
Zhi Wang 已提交
193

194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218
static int
restore_context_mmio_for_inhibit(struct intel_vgpu *vgpu,
				 struct i915_request *req)
{
	u32 *cs;
	int ret;
	struct engine_mmio *mmio;
	struct intel_gvt *gvt = vgpu->gvt;
	int ring_id = req->engine->id;
	int count = gvt->engine_mmio_list.ctx_mmio_count[ring_id];

	if (count == 0)
		return 0;

	ret = req->engine->emit_flush(req, EMIT_BARRIER);
	if (ret)
		return ret;

	cs = intel_ring_begin(req, count * 2 + 2);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = MI_LOAD_REGISTER_IMM(count);
	for (mmio = gvt->engine_mmio_list.mmio;
	     i915_mmio_reg_valid(mmio->reg); mmio++) {
219
		if (mmio->id != ring_id || !mmio->in_context)
220 221 222
			continue;

		*cs++ = i915_mmio_reg_offset(mmio->reg);
223
		*cs++ = vgpu_vreg_t(vgpu, mmio->reg) | (mmio->mask << 16);
224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
		gvt_dbg_core("add lri reg pair 0x%x:0x%x in inhibit ctx, vgpu:%d, rind_id:%d\n",
			      *(cs-2), *(cs-1), vgpu->id, ring_id);
	}

	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);

	ret = req->engine->emit_flush(req, EMIT_BARRIER);
	if (ret)
		return ret;

	return 0;
}

static int
restore_render_mocs_control_for_inhibit(struct intel_vgpu *vgpu,
					struct i915_request *req)
{
	unsigned int index;
	u32 *cs;

	cs = intel_ring_begin(req, 2 * GEN9_MOCS_SIZE + 2);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = MI_LOAD_REGISTER_IMM(GEN9_MOCS_SIZE);

	for (index = 0; index < GEN9_MOCS_SIZE; index++) {
		*cs++ = i915_mmio_reg_offset(GEN9_GFX_MOCS(index));
		*cs++ = vgpu_vreg_t(vgpu, GEN9_GFX_MOCS(index));
		gvt_dbg_core("add lri reg pair 0x%x:0x%x in inhibit ctx, vgpu:%d, rind_id:%d\n",
			      *(cs-2), *(cs-1), vgpu->id, req->engine->id);

	}

	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);

	return 0;
}

static int
restore_render_mocs_l3cc_for_inhibit(struct intel_vgpu *vgpu,
				     struct i915_request *req)
{
	unsigned int index;
	u32 *cs;

	cs = intel_ring_begin(req, 2 * GEN9_MOCS_SIZE / 2 + 2);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = MI_LOAD_REGISTER_IMM(GEN9_MOCS_SIZE / 2);

	for (index = 0; index < GEN9_MOCS_SIZE / 2; index++) {
		*cs++ = i915_mmio_reg_offset(GEN9_LNCFCMOCS(index));
		*cs++ = vgpu_vreg_t(vgpu, GEN9_LNCFCMOCS(index));
		gvt_dbg_core("add lri reg pair 0x%x:0x%x in inhibit ctx, vgpu:%d, rind_id:%d\n",
			      *(cs-2), *(cs-1), vgpu->id, req->engine->id);

	}

	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);

	return 0;
}

/*
 * Use lri command to initialize the mmio which is in context state image for
 * inhibit context, it contains tracked engine mmio, render_mocs and
 * render_mocs_l3cc.
 */
int intel_vgpu_restore_inhibit_context(struct intel_vgpu *vgpu,
				       struct i915_request *req)
{
	int ret;
	u32 *cs;

	cs = intel_ring_begin(req, 2);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);

	ret = restore_context_mmio_for_inhibit(vgpu, req);
	if (ret)
		goto out;

	/* no MOCS register in context except render engine */
316
	if (req->engine->id != RCS0)
317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
		goto out;

	ret = restore_render_mocs_control_for_inhibit(vgpu, req);
	if (ret)
		goto out;

	ret = restore_render_mocs_l3cc_for_inhibit(vgpu, req);
	if (ret)
		goto out;

out:
	cs = intel_ring_begin(req, 2);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);

	return ret;
}

339 340 341 342 343 344 345 346
static u32 gen8_tlb_mmio_offset_list[] = {
	[RCS0]  = 0x4260,
	[VCS0]  = 0x4264,
	[VCS1]  = 0x4268,
	[BCS0]  = 0x426c,
	[VECS0] = 0x4270,
};

347 348
static void handle_tlb_pending_event(struct intel_vgpu *vgpu,
				     const struct intel_engine_cs *engine)
Z
Zhi Wang 已提交
349
{
350
	struct intel_uncore *uncore = engine->uncore;
351
	struct intel_vgpu_submission *s = &vgpu->submission;
352 353
	u32 *regs = vgpu->gvt->engine_mmio_list.tlb_mmio_offset_list;
	u32 cnt = vgpu->gvt->engine_mmio_list.tlb_mmio_offset_list_cnt;
354
	enum forcewake_domains fw;
Z
Zhi Wang 已提交
355 356
	i915_reg_t reg;

357 358 359
	if (!regs)
		return;

360
	if (drm_WARN_ON(&engine->i915->drm, engine->id >= cnt))
Z
Zhi Wang 已提交
361 362
		return;

363
	if (!test_and_clear_bit(engine->id, (void *)s->tlb_handle_pending))
Z
Zhi Wang 已提交
364 365
		return;

366
	reg = _MMIO(regs[engine->id]);
Z
Zhi Wang 已提交
367

368 369 370 371 372
	/* WaForceWakeRenderDuringMmioTLBInvalidate:skl
	 * we need to put a forcewake when invalidating RCS TLB caches,
	 * otherwise device can go to RC6 state and interrupt invalidation
	 * process
	 */
373
	fw = intel_uncore_forcewake_for_reg(uncore, reg,
374
					    FW_REG_READ | FW_REG_WRITE);
375
	if (engine->id == RCS0 && INTEL_GEN(engine->i915) >= 9)
376
		fw |= FORCEWAKE_RENDER;
Z
Zhi Wang 已提交
377

378
	intel_uncore_forcewake_get(uncore, fw);
379

380
	intel_uncore_write_fw(uncore, reg, 0x1);
381

382 383 384
	if (wait_for_atomic(intel_uncore_read_fw(uncore, reg) == 0, 50))
		gvt_vgpu_err("timeout in invalidate ring %s tlb\n",
			     engine->name);
385
	else
386
		vgpu_vreg_t(vgpu, reg) = 0;
Z
Zhi Wang 已提交
387

388
	intel_uncore_forcewake_put(uncore, fw);
389

390
	gvt_dbg_core("invalidate TLB for ring %s\n", engine->name);
Z
Zhi Wang 已提交
391 392
}

393
static void switch_mocs(struct intel_vgpu *pre, struct intel_vgpu *next,
394
			const struct intel_engine_cs *engine)
Z
Zhi Wang 已提交
395 396
{
	u32 regs[] = {
397 398 399 400 401
		[RCS0]  = 0xc800,
		[VCS0]  = 0xc900,
		[VCS1]  = 0xca00,
		[BCS0]  = 0xcc00,
		[VECS0] = 0xcb00,
Z
Zhi Wang 已提交
402
	};
403 404 405
	struct intel_uncore *uncore = engine->uncore;
	i915_reg_t offset, l3_offset;
	u32 old_v, new_v;
Z
Zhi Wang 已提交
406 407
	int i;

408
	if (drm_WARN_ON(&engine->i915->drm, engine->id >= ARRAY_SIZE(regs)))
Z
Zhi Wang 已提交
409 410
		return;

411
	if (engine->id == RCS0 && IS_GEN(engine->i915, 9))
412 413
		return;

414
	if (!pre && !gen9_render_mocs.initialized)
415
		load_render_mocs(engine);
Z
Zhi Wang 已提交
416

417
	offset.reg = regs[engine->id];
418
	for (i = 0; i < GEN9_MOCS_SIZE; i++) {
419
		if (pre)
420
			old_v = vgpu_vreg_t(pre, offset);
421
		else
422
			old_v = gen9_render_mocs.control_table[engine->id][i];
423
		if (next)
424
			new_v = vgpu_vreg_t(next, offset);
425
		else
426
			new_v = gen9_render_mocs.control_table[engine->id][i];
427 428

		if (old_v != new_v)
429
			intel_uncore_write_fw(uncore, offset, new_v);
Z
Zhi Wang 已提交
430 431 432 433

		offset.reg += 4;
	}

434
	if (engine->id == RCS0) {
Z
Zhi Wang 已提交
435
		l3_offset.reg = 0xb020;
436
		for (i = 0; i < GEN9_MOCS_SIZE / 2; i++) {
437
			if (pre)
438
				old_v = vgpu_vreg_t(pre, l3_offset);
439
			else
440
				old_v = gen9_render_mocs.l3cc_table[i];
441
			if (next)
442
				new_v = vgpu_vreg_t(next, l3_offset);
443
			else
444
				new_v = gen9_render_mocs.l3cc_table[i];
445 446

			if (old_v != new_v)
447
				intel_uncore_write_fw(uncore, l3_offset, new_v);
448

Z
Zhi Wang 已提交
449 450 451 452 453
			l3_offset.reg += 4;
		}
	}
}

454 455
#define CTX_CONTEXT_CONTROL_VAL	0x03

456
bool is_inhibit_context(struct intel_context *ce)
457
{
458
	const u32 *reg_state = ce->lrc_reg_state;
459 460 461 462 463 464 465
	u32 inhibit_mask =
		_MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT);

	return inhibit_mask ==
		(reg_state[CTX_CONTEXT_CONTROL_VAL] & inhibit_mask);
}

466 467 468
/* Switch ring mmio values (context). */
static void switch_mmio(struct intel_vgpu *pre,
			struct intel_vgpu *next,
469
			const struct intel_engine_cs *engine)
Z
Zhi Wang 已提交
470
{
471
	struct intel_uncore *uncore = engine->uncore;
472
	struct intel_vgpu_submission *s;
473
	struct engine_mmio *mmio;
474
	u32 old_v, new_v;
Z
Zhi Wang 已提交
475

476 477
	if (INTEL_GEN(engine->i915) >= 9)
		switch_mocs(pre, next, engine);
Z
Zhi Wang 已提交
478

479
	for (mmio = engine->i915->gvt->engine_mmio_list.mmio;
480
	     i915_mmio_reg_valid(mmio->reg); mmio++) {
481
		if (mmio->id != engine->id)
Z
Zhi Wang 已提交
482
			continue;
483 484
		/*
		 * No need to do save or restore of the mmio which is in context
485
		 * state image on gen9, it's initialized by lri command and
486 487
		 * save or restore with context together.
		 */
488
		if (IS_GEN(engine->i915, 9) && mmio->in_context)
489 490
			continue;

491 492
		// save
		if (pre) {
493 494
			vgpu_vreg_t(pre, mmio->reg) =
				intel_uncore_read_fw(uncore, mmio->reg);
495
			if (mmio->mask)
496
				vgpu_vreg_t(pre, mmio->reg) &=
497
					~(mmio->mask << 16);
498
			old_v = vgpu_vreg_t(pre, mmio->reg);
499 500 501 502
		} else {
			old_v = mmio->value =
				intel_uncore_read_fw(uncore, mmio->reg);
		}
503 504 505 506 507

		// restore
		if (next) {
			s = &next->submission;
			/*
508 509 510
			 * No need to restore the mmio which is in context state
			 * image if it's not inhibit context, it will restore
			 * itself.
511 512
			 */
			if (mmio->in_context &&
513
			    !is_inhibit_context(s->shadow[engine->id]))
514 515 516
				continue;

			if (mmio->mask)
517
				new_v = vgpu_vreg_t(next, mmio->reg) |
518
					(mmio->mask << 16);
519
			else
520
				new_v = vgpu_vreg_t(next, mmio->reg);
521 522 523 524 525 526 527 528
		} else {
			if (mmio->in_context)
				continue;
			if (mmio->mask)
				new_v = mmio->value | (mmio->mask << 16);
			else
				new_v = mmio->value;
		}
529

530
		intel_uncore_write_fw(uncore, mmio->reg, new_v);
Z
Zhi Wang 已提交
531

532 533 534
		trace_render_mmio(pre ? pre->id : 0,
				  next ? next->id : 0,
				  "switch",
535
				  i915_mmio_reg_offset(mmio->reg),
536
				  old_v, new_v);
Z
Zhi Wang 已提交
537
	}
538 539

	if (next)
540
		handle_tlb_pending_event(next, engine);
Z
Zhi Wang 已提交
541
}
542 543 544 545 546

/**
 * intel_gvt_switch_render_mmio - switch mmio context of specific engine
 * @pre: the last vGPU that own the engine
 * @next: the vGPU to switch to
547
 * @engine: the engine
548 549 550 551 552
 *
 * If pre is null indicates that host own the engine. If next is null
 * indicates that we are switching to host workload.
 */
void intel_gvt_switch_mmio(struct intel_vgpu *pre,
553 554
			   struct intel_vgpu *next,
			   const struct intel_engine_cs *engine)
555
{
556 557
	if (WARN(!pre && !next, "switch ring %s from host to HOST\n",
		 engine->name))
558 559
		return;

560
	gvt_dbg_render("switch ring %s from %s to %s\n", engine->name,
561 562
		       pre ? "vGPU" : "host", next ? "vGPU" : "HOST");

563 564 565 566 567
	/**
	 * We are using raw mmio access wrapper to improve the
	 * performace for batch mmio read/write, so we need
	 * handle forcewake mannually.
	 */
568 569 570
	intel_uncore_forcewake_get(engine->uncore, FORCEWAKE_ALL);
	switch_mmio(pre, next, engine);
	intel_uncore_forcewake_put(engine->uncore, FORCEWAKE_ALL);
571
}
572 573 574 575 576 577 578 579

/**
 * intel_gvt_init_engine_mmio_context - Initiate the engine mmio list
 * @gvt: GVT device
 *
 */
void intel_gvt_init_engine_mmio_context(struct intel_gvt *gvt)
{
580 581
	struct engine_mmio *mmio;

582
	if (INTEL_GEN(gvt->gt->i915) >= 9) {
583
		gvt->engine_mmio_list.mmio = gen9_engine_mmio_list;
584 585 586 587 588
		gvt->engine_mmio_list.tlb_mmio_offset_list = gen8_tlb_mmio_offset_list;
		gvt->engine_mmio_list.tlb_mmio_offset_list_cnt = ARRAY_SIZE(gen8_tlb_mmio_offset_list);
		gvt->engine_mmio_list.mocs_mmio_offset_list = gen9_mocs_mmio_offset_list;
		gvt->engine_mmio_list.mocs_mmio_offset_list_cnt = ARRAY_SIZE(gen9_mocs_mmio_offset_list);
	} else {
589
		gvt->engine_mmio_list.mmio = gen8_engine_mmio_list;
590 591 592
		gvt->engine_mmio_list.tlb_mmio_offset_list = gen8_tlb_mmio_offset_list;
		gvt->engine_mmio_list.tlb_mmio_offset_list_cnt = ARRAY_SIZE(gen8_tlb_mmio_offset_list);
	}
593 594 595

	for (mmio = gvt->engine_mmio_list.mmio;
	     i915_mmio_reg_valid(mmio->reg); mmio++) {
596
		if (mmio->in_context) {
597
			gvt->engine_mmio_list.ctx_mmio_count[mmio->id]++;
598 599
			intel_gvt_mmio_set_in_ctx(gvt, mmio->reg.reg);
		}
600
	}
601
}