cgx.h 3.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13
/* SPDX-License-Identifier: GPL-2.0
 * Marvell OcteonTx2 CGX driver
 *
 * Copyright (C) 2018 Marvell International Ltd.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#ifndef CGX_H
#define CGX_H

14
#include "mbox.h"
15 16
#include "cgx_fw_if.h"

17
 /* PCI device IDs */
18
#define	PCI_DEVID_OCTEONTX2_CGX		0xA059
19 20

/* PCI BAR nos */
21 22 23 24 25 26 27
#define PCI_CFG_REG_BAR_NUM		0

#define MAX_CGX				3
#define MAX_LMAC_PER_CGX		4
#define CGX_OFFSET(x)			((x) * MAX_LMAC_PER_CGX)

/* Registers */
28 29 30 31
#define CGXX_CMRX_CFG			0x00
#define  CMR_EN					BIT_ULL(55)
#define  DATA_PKT_TX_EN				BIT_ULL(53)
#define  DATA_PKT_RX_EN				BIT_ULL(54)
32 33
#define  CGX_LMAC_TYPE_SHIFT			40
#define  CGX_LMAC_TYPE_MASK			0xF
34 35 36
#define CGXX_CMRX_INT			0x040
#define  FW_CGX_INT				BIT_ULL(1)
#define CGXX_CMRX_INT_ENA_W1S		0x058
37
#define CGXX_CMRX_RX_ID_MAP		0x060
38
#define CGXX_CMRX_RX_STAT0		0x070
39
#define CGXX_CMRX_RX_LMACS		0x128
40 41 42 43 44 45 46 47 48
#define CGXX_CMRX_RX_DMAC_CTL0		0x1F8
#define  CGX_DMAC_CTL0_CAM_ENABLE		BIT_ULL(3)
#define  CGX_DMAC_CAM_ACCEPT			BIT_ULL(3)
#define  CGX_DMAC_MCAST_MODE			BIT_ULL(1)
#define  CGX_DMAC_BCAST_MODE			BIT_ULL(0)
#define CGXX_CMRX_RX_DMAC_CAM0		0x200
#define  CGX_DMAC_CAM_ADDR_ENABLE		BIT_ULL(48)
#define CGXX_CMRX_RX_DMAC_CAM1		0x400
#define CGX_RX_DMAC_ADR_MASK			GENMASK_ULL(47, 0)
49
#define CGXX_CMRX_TX_STAT0		0x700
50 51 52
#define CGXX_SCRATCH0_REG		0x1050
#define CGXX_SCRATCH1_REG		0x1058
#define CGX_CONST			0x2000
53 54 55 56
#define CGXX_SPUX_CONTROL1		0x10000
#define  CGXX_SPUX_CONTROL1_LBK			BIT_ULL(14)
#define CGXX_GMP_PCS_MRX_CTL		0x30000
#define  CGXX_GMP_PCS_MRX_CTL_LBK		BIT_ULL(14)
57 58 59 60 61 62 63 64

#define CGX_COMMAND_REG			CGXX_SCRATCH1_REG
#define CGX_EVENT_REG			CGXX_SCRATCH0_REG
#define CGX_CMD_TIMEOUT			2200 /* msecs */

#define CGX_NVEC			37
#define CGX_LMAC_FWI			0

65 66 67 68 69 70 71 72 73 74 75 76 77 78
enum LMAC_TYPE {
	LMAC_MODE_SGMII		= 0,
	LMAC_MODE_XAUI		= 1,
	LMAC_MODE_RXAUI		= 2,
	LMAC_MODE_10G_R		= 3,
	LMAC_MODE_40G_R		= 4,
	LMAC_MODE_QSGMII	= 6,
	LMAC_MODE_25G_R		= 7,
	LMAC_MODE_50G_R		= 8,
	LMAC_MODE_100G_R	= 9,
	LMAC_MODE_USXGMII	= 10,
	LMAC_MODE_MAX,
};

79
struct cgx_link_event {
80
	struct cgx_link_user_info link_uinfo;
81 82 83 84 85 86 87 88 89 90 91 92 93
	u8 cgx_id;
	u8 lmac_id;
};

/**
 * struct cgx_event_cb
 * @notify_link_chg:	callback for link change notification
 * @data:	data passed to callback function
 */
struct cgx_event_cb {
	int (*notify_link_chg)(struct cgx_link_event *event, void *data);
	void *data;
};
94 95 96

extern struct pci_driver cgx_driver;

97 98 99
int cgx_get_cgx_cnt(void);
int cgx_get_lmac_cnt(void *cgxd);
void *cgx_get_pdata(int cgx_id);
100
int cgx_lmac_evh_register(struct cgx_event_cb *cb, void *cgxd, int lmac_id);
101 102
int cgx_get_tx_stats(void *cgxd, int lmac_id, int idx, u64 *tx_stat);
int cgx_get_rx_stats(void *cgxd, int lmac_id, int idx, u64 *rx_stat);
103
int cgx_lmac_rx_tx_enable(void *cgxd, int lmac_id, bool enable);
104 105 106
int cgx_lmac_addr_set(u8 cgx_id, u8 lmac_id, u8 *mac_addr);
u64 cgx_lmac_addr_get(u8 cgx_id, u8 lmac_id);
void cgx_lmac_promisc_config(int cgx_id, int lmac_id, bool enable);
107
int cgx_lmac_internal_loopback(void *cgxd, int lmac_id, bool enable);
108 109
int cgx_get_link_info(void *cgxd, int lmac_id,
		      struct cgx_link_user_info *linfo);
110
#endif /* CGX_H */