nv2a.c 3.8 KB
Newer Older
1 2 3
#include "nv20.h"
#include "regs.h"

4 5
#include <engine/fifo.h>

6 7 8 9 10
/*******************************************************************************
 * PGRAPH context
 ******************************************************************************/

static int
11 12 13
nv2a_gr_context_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
		     struct nvkm_oclass *oclass, void *data, u32 size,
		     struct nvkm_object **pobject)
14
{
15
	struct nv20_gr_chan *chan;
16
	struct nvkm_gpuobj *image;
17 18
	int ret, i;

19 20
	ret = nvkm_gr_context_create(parent, engine, oclass, NULL, 0x36b0,
				     16, NVOBJ_FLAG_ZERO_ALLOC, &chan);
21 22 23 24
	*pobject = nv_object(chan);
	if (ret)
		return ret;

25
	chan->chid = nvkm_fifo_chan(parent)->chid;
26
	image = &chan->base.base.gpuobj;
27

28 29 30 31 32 33 34 35
	nvkm_kmap(image);
	nvkm_wo32(image, 0x0000, 0x00000001 | (chan->chid << 24));
	nvkm_wo32(image, 0x033c, 0xffff0000);
	nvkm_wo32(image, 0x03a0, 0x0fff0000);
	nvkm_wo32(image, 0x03a4, 0x0fff0000);
	nvkm_wo32(image, 0x047c, 0x00000101);
	nvkm_wo32(image, 0x0490, 0x00000111);
	nvkm_wo32(image, 0x04a8, 0x44400000);
36
	for (i = 0x04d4; i <= 0x04e0; i += 4)
37
		nvkm_wo32(image, i, 0x00030303);
38
	for (i = 0x04f4; i <= 0x0500; i += 4)
39
		nvkm_wo32(image, i, 0x00080000);
40
	for (i = 0x050c; i <= 0x0518; i += 4)
41
		nvkm_wo32(image, i, 0x01012000);
42
	for (i = 0x051c; i <= 0x0528; i += 4)
43
		nvkm_wo32(image, i, 0x000105b8);
44
	for (i = 0x052c; i <= 0x0538; i += 4)
45
		nvkm_wo32(image, i, 0x00080008);
46
	for (i = 0x055c; i <= 0x0598; i += 4)
47 48 49 50 51 52 53
		nvkm_wo32(image, i, 0x07ff0000);
	nvkm_wo32(image, 0x05a4, 0x4b7fffff);
	nvkm_wo32(image, 0x05fc, 0x00000001);
	nvkm_wo32(image, 0x0604, 0x00004000);
	nvkm_wo32(image, 0x0610, 0x00000001);
	nvkm_wo32(image, 0x0618, 0x00040000);
	nvkm_wo32(image, 0x061c, 0x00010000);
54
	for (i = 0x1a9c; i <= 0x22fc; i += 16) { /*XXX: check!! */
55 56 57
		nvkm_wo32(image, (i + 0), 0x10700ff9);
		nvkm_wo32(image, (i + 4), 0x0436086c);
		nvkm_wo32(image, (i + 8), 0x000c001b);
58
	}
59 60 61 62 63 64 65 66 67 68 69 70
	nvkm_wo32(image, 0x269c, 0x3f800000);
	nvkm_wo32(image, 0x26b0, 0x3f800000);
	nvkm_wo32(image, 0x26dc, 0x40000000);
	nvkm_wo32(image, 0x26e0, 0x3f800000);
	nvkm_wo32(image, 0x26e4, 0x3f000000);
	nvkm_wo32(image, 0x26ec, 0x40000000);
	nvkm_wo32(image, 0x26f0, 0x3f800000);
	nvkm_wo32(image, 0x26f8, 0xbf800000);
	nvkm_wo32(image, 0x2700, 0xbf800000);
	nvkm_wo32(image, 0x3024, 0x000fe000);
	nvkm_wo32(image, 0x30a0, 0x000003f8);
	nvkm_wo32(image, 0x33fc, 0x002fe000);
71
	for (i = 0x341c; i <= 0x3438; i += 4)
72 73
		nvkm_wo32(image, i, 0x001c527c);
	nvkm_done(image);
74 75 76
	return 0;
}

77
static struct nvkm_oclass
78
nv2a_gr_cclass = {
79
	.handle = NV_ENGCTX(GR, 0x2a),
80
	.ofuncs = &(struct nvkm_ofuncs) {
81
		.ctor = nv2a_gr_context_ctor,
82
		.dtor = _nvkm_gr_context_dtor,
83 84
		.init = nv20_gr_context_init,
		.fini = nv20_gr_context_fini,
85 86
		.rd32 = _nvkm_gr_context_rd32,
		.wr32 = _nvkm_gr_context_wr32,
87 88 89 90 91 92 93 94
	},
};

/*******************************************************************************
 * PGRAPH engine/subdev functions
 ******************************************************************************/

static int
95 96 97
nv2a_gr_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
	     struct nvkm_oclass *oclass, void *data, u32 size,
	     struct nvkm_object **pobject)
98
{
99
	struct nvkm_device *device = (void *)parent;
B
Ben Skeggs 已提交
100
	struct nv20_gr *gr;
101 102
	int ret;

B
Ben Skeggs 已提交
103 104
	ret = nvkm_gr_create(parent, engine, oclass, true, &gr);
	*pobject = nv_object(gr);
105 106 107
	if (ret)
		return ret;

108 109
	ret = nvkm_memory_new(device, NVKM_MEM_TARGET_INST, 32 * 4, 16, true,
			      &gr->ctxtab);
110 111 112
	if (ret)
		return ret;

B
Ben Skeggs 已提交
113 114 115 116 117
	nv_subdev(gr)->unit = 0x00001000;
	nv_subdev(gr)->intr = nv20_gr_intr;
	nv_engine(gr)->cclass = &nv2a_gr_cclass;
	nv_engine(gr)->sclass = nv25_gr_sclass;
	nv_engine(gr)->tile_prog = nv20_gr_tile_prog;
118 119 120
	return 0;
}

121
struct nvkm_oclass
122
nv2a_gr_oclass = {
123
	.handle = NV_ENGINE(GR, 0x2a),
124
	.ofuncs = &(struct nvkm_ofuncs) {
125 126 127
		.ctor = nv2a_gr_ctor,
		.dtor = nv20_gr_dtor,
		.init = nv20_gr_init,
128
		.fini = _nvkm_gr_fini,
129 130
	},
};