sh_pfc.h 10.6 KB
Newer Older
M
Magnus Damm 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13
/*
 * SuperH Pin Function Controller Support
 *
 * Copyright (c) 2008 Magnus Damm
 *
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 */

#ifndef __SH_PFC_H
#define __SH_PFC_H

14
#include <linux/bug.h>
15
#include <linux/pinctrl/pinconf-generic.h>
P
Paul Mundt 已提交
16
#include <linux/stringify.h>
M
Magnus Damm 已提交
17

18 19 20 21 22 23 24
enum {
	PINMUX_TYPE_NONE,
	PINMUX_TYPE_FUNCTION,
	PINMUX_TYPE_GPIO,
	PINMUX_TYPE_OUTPUT,
	PINMUX_TYPE_INPUT,
};
M
Magnus Damm 已提交
25

26 27 28 29
#define SH_PFC_PIN_CFG_INPUT		(1 << 0)
#define SH_PFC_PIN_CFG_OUTPUT		(1 << 1)
#define SH_PFC_PIN_CFG_PULL_UP		(1 << 2)
#define SH_PFC_PIN_CFG_PULL_DOWN	(1 << 3)
30
#define SH_PFC_PIN_CFG_IO_VOLTAGE	(1 << 4)
31
#define SH_PFC_PIN_CFG_NO_GPIO		(1 << 31)
32

33
struct sh_pfc_pin {
34
	u16 pin;
35
	u16 enum_id;
P
Paul Mundt 已提交
36
	const char *name;
37
	unsigned int configs;
M
Magnus Damm 已提交
38 39
};

40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
#define SH_PFC_PIN_GROUP(n)				\
	{						\
		.name = #n,				\
		.pins = n##_pins,			\
		.mux = n##_mux,				\
		.nr_pins = ARRAY_SIZE(n##_pins),	\
	}

struct sh_pfc_pin_group {
	const char *name;
	const unsigned int *pins;
	const unsigned int *mux;
	unsigned int nr_pins;
};

55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77
/*
 * Using union vin_data saves memory occupied by the VIN data pins.
 * VIN_DATA_PIN_GROUP() is  a macro  used  to describe the VIN pin groups
 * in this case.
 */
#define VIN_DATA_PIN_GROUP(n, s)				\
	{							\
		.name = #n#s,					\
		.pins = n##_pins.data##s,			\
		.mux = n##_mux.data##s,				\
		.nr_pins = ARRAY_SIZE(n##_pins.data##s),	\
	}

union vin_data {
	unsigned int data24[24];
	unsigned int data20[20];
	unsigned int data16[16];
	unsigned int data12[12];
	unsigned int data10[10];
	unsigned int data8[8];
	unsigned int data4[4];
};

78 79 80 81 82 83 84 85 86 87 88 89 90
#define SH_PFC_FUNCTION(n)				\
	{						\
		.name = #n,				\
		.groups = n##_groups,			\
		.nr_groups = ARRAY_SIZE(n##_groups),	\
	}

struct sh_pfc_function {
	const char *name;
	const char * const *groups;
	unsigned int nr_groups;
};

91
struct pinmux_func {
92
	u16 enum_id;
93 94 95
	const char *name;
};

M
Magnus Damm 已提交
96
struct pinmux_cfg_reg {
97
	u32 reg;
98
	u8 reg_width, field_width;
99
	const u16 *enum_ids;
100
	const u8 *var_field_width;
M
Magnus Damm 已提交
101 102 103 104
};

#define PINMUX_CFG_REG(name, r, r_width, f_width) \
	.reg = r, .reg_width = r_width, .field_width = f_width,		\
105
	.enum_ids = (const u16 [(r_width / f_width) * (1 << f_width)])
106 107 108

#define PINMUX_CFG_REG_VAR(name, r, r_width, var_fw0, var_fwn...) \
	.reg = r, .reg_width = r_width,	\
109
	.var_field_width = (const u8 [r_width]) \
110 111
		{ var_fw0, var_fwn, 0 }, \
	.enum_ids = (const u16 [])
M
Magnus Damm 已提交
112 113

struct pinmux_data_reg {
114
	u32 reg;
115
	u8 reg_width;
116
	const u16 *enum_ids;
M
Magnus Damm 已提交
117 118 119 120
};

#define PINMUX_DATA_REG(name, r, r_width) \
	.reg = r, .reg_width = r_width,	\
121
	.enum_ids = (const u16 [r_width]) \
M
Magnus Damm 已提交
122

M
Magnus Damm 已提交
123
struct pinmux_irq {
124
	const short *gpios;
M
Magnus Damm 已提交
125 126
};

127
#define PINMUX_IRQ(ids...)			   \
128
	{ .gpios = (const short []) { ids, -1 } }
M
Magnus Damm 已提交
129

M
Magnus Damm 已提交
130
struct pinmux_range {
131 132 133
	u16 begin;
	u16 end;
	u16 force;
M
Magnus Damm 已提交
134 135
};

136 137 138
struct sh_pfc;

struct sh_pfc_soc_operations {
139
	int (*init)(struct sh_pfc *pfc);
140 141 142
	unsigned int (*get_bias)(struct sh_pfc *pfc, unsigned int pin);
	void (*set_bias)(struct sh_pfc *pfc, unsigned int pin,
			 unsigned int bias);
143 144 145
	int (*get_io_voltage)(struct sh_pfc *pfc, unsigned int pin);
	int (*set_io_voltage)(struct sh_pfc *pfc, unsigned int pin,
			      u16 voltage_mV);
146 147
};

148
struct sh_pfc_soc_info {
L
Laurent Pinchart 已提交
149
	const char *name;
150 151
	const struct sh_pfc_soc_operations *ops;

M
Magnus Damm 已提交
152 153 154 155
	struct pinmux_range input;
	struct pinmux_range output;
	struct pinmux_range function;

L
Laurent Pinchart 已提交
156
	const struct sh_pfc_pin *pins;
157
	unsigned int nr_pins;
158 159 160 161 162
	const struct sh_pfc_pin_group *groups;
	unsigned int nr_groups;
	const struct sh_pfc_function *functions;
	unsigned int nr_functions;

163
#ifdef CONFIG_SUPERH
L
Laurent Pinchart 已提交
164
	const struct pinmux_func *func_gpios;
165
	unsigned int nr_func_gpios;
166
#endif
167

L
Laurent Pinchart 已提交
168 169
	const struct pinmux_cfg_reg *cfg_regs;
	const struct pinmux_data_reg *data_regs;
M
Magnus Damm 已提交
170

171
	const u16 *gpio_data;
M
Magnus Damm 已提交
172 173
	unsigned int gpio_data_size;

L
Laurent Pinchart 已提交
174
	const struct pinmux_irq *gpio_irq;
M
Magnus Damm 已提交
175 176
	unsigned int gpio_irq_size;

177
	u32 unlock_reg;
M
Magnus Damm 已提交
178 179
};

180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195
/* -----------------------------------------------------------------------------
 * Helper macros to create pin and port lists
 */

/*
 * sh_pfc_soc_info gpio_data array macros
 */

#define PINMUX_DATA(data_or_mark, ids...)	data_or_mark, ids, 0

#define PINMUX_IPSR_NOGP(ispr, fn)					\
	PINMUX_DATA(fn##_MARK, FN_##fn)
#define PINMUX_IPSR_DATA(ipsr, fn)					\
	PINMUX_DATA(fn##_MARK, FN_##fn, FN_##ipsr)
#define PINMUX_IPSR_NOGM(ispr, fn, ms)					\
	PINMUX_DATA(fn##_MARK, FN_##fn, FN_##ms)
196 197
#define PINMUX_IPSR_NOFN(ipsr, fn, ms)					\
	PINMUX_DATA(fn##_MARK, FN_##ipsr, FN_##ms)
198
#define PINMUX_IPSR_MSEL(ipsr, fn, ms)					\
199
	PINMUX_DATA(fn##_MARK, FN_##ms, FN_##ipsr, FN_##fn)
200 201 202 203 204

/*
 * GP port style (32 ports banks)
 */

205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225
#define PORT_GP_CFG_1(bank, pin, fn, sfx, cfg) fn(bank, pin, GP_##bank##_##pin, sfx, cfg)
#define PORT_GP_1(bank, pin, fn, sfx)	PORT_GP_CFG_1(bank, pin, fn, sfx, 0)

#define PORT_GP_CFG_32(bank, fn, sfx, cfg)				\
	PORT_GP_CFG_1(bank, 0,  fn, sfx, cfg), PORT_GP_CFG_1(bank, 1,  fn, sfx, cfg),	\
	PORT_GP_CFG_1(bank, 2,  fn, sfx, cfg), PORT_GP_CFG_1(bank, 3,  fn, sfx, cfg),	\
	PORT_GP_CFG_1(bank, 4,  fn, sfx, cfg), PORT_GP_CFG_1(bank, 5,  fn, sfx, cfg),	\
	PORT_GP_CFG_1(bank, 6,  fn, sfx, cfg), PORT_GP_CFG_1(bank, 7,  fn, sfx, cfg),	\
	PORT_GP_CFG_1(bank, 8,  fn, sfx, cfg), PORT_GP_CFG_1(bank, 9,  fn, sfx, cfg),	\
	PORT_GP_CFG_1(bank, 10, fn, sfx, cfg), PORT_GP_CFG_1(bank, 11, fn, sfx, cfg),	\
	PORT_GP_CFG_1(bank, 12, fn, sfx, cfg), PORT_GP_CFG_1(bank, 13, fn, sfx, cfg),	\
	PORT_GP_CFG_1(bank, 14, fn, sfx, cfg), PORT_GP_CFG_1(bank, 15, fn, sfx, cfg),	\
	PORT_GP_CFG_1(bank, 16, fn, sfx, cfg), PORT_GP_CFG_1(bank, 17, fn, sfx, cfg),	\
	PORT_GP_CFG_1(bank, 18, fn, sfx, cfg), PORT_GP_CFG_1(bank, 19, fn, sfx, cfg),	\
	PORT_GP_CFG_1(bank, 20, fn, sfx, cfg), PORT_GP_CFG_1(bank, 21, fn, sfx, cfg),	\
	PORT_GP_CFG_1(bank, 22, fn, sfx, cfg), PORT_GP_CFG_1(bank, 23, fn, sfx, cfg),	\
	PORT_GP_CFG_1(bank, 24, fn, sfx, cfg), PORT_GP_CFG_1(bank, 25, fn, sfx, cfg),	\
	PORT_GP_CFG_1(bank, 26, fn, sfx, cfg), PORT_GP_CFG_1(bank, 27, fn, sfx, cfg),	\
	PORT_GP_CFG_1(bank, 28, fn, sfx, cfg), PORT_GP_CFG_1(bank, 29, fn, sfx, cfg),	\
	PORT_GP_CFG_1(bank, 30, fn, sfx, cfg), PORT_GP_CFG_1(bank, 31, fn, sfx, cfg)
#define PORT_GP_32(bank, fn, sfx)	PORT_GP_CFG_32(bank, fn, sfx, 0)
226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245

#define PORT_GP_32_REV(bank, fn, sfx)					\
	PORT_GP_1(bank, 31, fn, sfx), PORT_GP_1(bank, 30, fn, sfx),	\
	PORT_GP_1(bank, 29, fn, sfx), PORT_GP_1(bank, 28, fn, sfx),	\
	PORT_GP_1(bank, 27, fn, sfx), PORT_GP_1(bank, 26, fn, sfx),	\
	PORT_GP_1(bank, 25, fn, sfx), PORT_GP_1(bank, 24, fn, sfx),	\
	PORT_GP_1(bank, 23, fn, sfx), PORT_GP_1(bank, 22, fn, sfx),	\
	PORT_GP_1(bank, 21, fn, sfx), PORT_GP_1(bank, 20, fn, sfx),	\
	PORT_GP_1(bank, 19, fn, sfx), PORT_GP_1(bank, 18, fn, sfx),	\
	PORT_GP_1(bank, 17, fn, sfx), PORT_GP_1(bank, 16, fn, sfx),	\
	PORT_GP_1(bank, 15, fn, sfx), PORT_GP_1(bank, 14, fn, sfx),	\
	PORT_GP_1(bank, 13, fn, sfx), PORT_GP_1(bank, 12, fn, sfx),	\
	PORT_GP_1(bank, 11, fn, sfx), PORT_GP_1(bank, 10, fn, sfx),	\
	PORT_GP_1(bank, 9,  fn, sfx), PORT_GP_1(bank, 8,  fn, sfx),	\
	PORT_GP_1(bank, 7,  fn, sfx), PORT_GP_1(bank, 6,  fn, sfx),	\
	PORT_GP_1(bank, 5,  fn, sfx), PORT_GP_1(bank, 4,  fn, sfx),	\
	PORT_GP_1(bank, 3,  fn, sfx), PORT_GP_1(bank, 2,  fn, sfx),	\
	PORT_GP_1(bank, 1,  fn, sfx), PORT_GP_1(bank, 0,  fn, sfx)

/* GP_ALL(suffix) - Expand to a list of GP_#_#_suffix */
246
#define _GP_ALL(bank, pin, name, sfx, cfg)	name##_##sfx
247 248 249
#define GP_ALL(str)			CPU_ALL_PORT(_GP_ALL, str)

/* PINMUX_GPIO_GP_ALL - Expand to a list of sh_pfc_pin entries */
250
#define _GP_GPIO(bank, _pin, _name, sfx, cfg)				\
251
	{								\
252
		.pin = (bank * 32) + _pin,				\
253 254
		.name = __stringify(_name),				\
		.enum_id = _name##_DATA,				\
255
		.configs = cfg,						\
256 257 258 259
	}
#define PINMUX_GPIO_GP_ALL()		CPU_ALL_PORT(_GP_GPIO, unused)

/* PINMUX_DATA_GP_ALL -  Expand to a list of name_DATA, name_FN marks */
260
#define _GP_DATA(bank, pin, name, sfx, cfg)	PINMUX_DATA(name##_DATA, name##_FN)
261 262 263 264 265 266
#define PINMUX_DATA_GP_ALL()		CPU_ALL_PORT(_GP_DATA, unused)

/*
 * PORT style (linear pin space)
 */

267
#define PORT_1(pn, fn, pfx, sfx) fn(pn, pfx, sfx)
268 269 270 271 272 273 274 275 276 277 278 279 280 281

#define PORT_10(pn, fn, pfx, sfx)					  \
	PORT_1(pn,   fn, pfx##0, sfx), PORT_1(pn+1, fn, pfx##1, sfx),	  \
	PORT_1(pn+2, fn, pfx##2, sfx), PORT_1(pn+3, fn, pfx##3, sfx),	  \
	PORT_1(pn+4, fn, pfx##4, sfx), PORT_1(pn+5, fn, pfx##5, sfx),	  \
	PORT_1(pn+6, fn, pfx##6, sfx), PORT_1(pn+7, fn, pfx##7, sfx),	  \
	PORT_1(pn+8, fn, pfx##8, sfx), PORT_1(pn+9, fn, pfx##9, sfx)

#define PORT_90(pn, fn, pfx, sfx)					  \
	PORT_10(pn+10, fn, pfx##1, sfx), PORT_10(pn+20, fn, pfx##2, sfx), \
	PORT_10(pn+30, fn, pfx##3, sfx), PORT_10(pn+40, fn, pfx##4, sfx), \
	PORT_10(pn+50, fn, pfx##5, sfx), PORT_10(pn+60, fn, pfx##6, sfx), \
	PORT_10(pn+70, fn, pfx##7, sfx), PORT_10(pn+80, fn, pfx##8, sfx), \
	PORT_10(pn+90, fn, pfx##9, sfx)
282

283
/* PORT_ALL(suffix) - Expand to a list of PORT_#_suffix */
284
#define _PORT_ALL(pn, pfx, sfx)		pfx##_##sfx
285
#define PORT_ALL(str)			CPU_ALL_PORT(_PORT_ALL, PORT, str)
286

287
/* PINMUX_GPIO - Expand to a sh_pfc_pin entry */
288 289 290
#define PINMUX_GPIO(_pin)						\
	[GPIO_##_pin] = {						\
		.pin = (u16)-1,						\
L
Laurent Pinchart 已提交
291
		.name = __stringify(GPIO_##_pin),			\
292
		.enum_id = _pin##_DATA,					\
293 294
	}

295
/* SH_PFC_PIN_CFG - Expand to a sh_pfc_pin entry (named PORT#) with config */
296
#define SH_PFC_PIN_CFG(_pin, cfgs)					\
297
	{								\
298 299 300
		.pin = _pin,						\
		.name = __stringify(PORT##_pin),			\
		.enum_id = PORT##_pin##_DATA,				\
301 302 303
		.configs = cfgs,					\
	}

304 305 306 307 308 309 310 311
/* SH_PFC_PIN_NAMED - Expand to a sh_pfc_pin entry with the given name */
#define SH_PFC_PIN_NAMED(row, col, _name)				\
	{								\
		.pin = PIN_NUMBER(row, col),				\
		.name = __stringify(PIN_##_name),			\
		.configs = SH_PFC_PIN_CFG_NO_GPIO,			\
	}

312 313 314
/* PINMUX_DATA_ALL - Expand to a list of PORT_name_DATA, PORT_name_FN0,
 *		     PORT_name_OUT, PORT_name_IN marks
 */
315
#define _PORT_DATA(pn, pfx, sfx)					\
316 317 318 319 320 321 322 323 324 325 326 327
	PINMUX_DATA(PORT##pfx##_DATA, PORT##pfx##_FN0,			\
		    PORT##pfx##_OUT, PORT##pfx##_IN)
#define PINMUX_DATA_ALL()		CPU_ALL_PORT(_PORT_DATA, , unused)

/* GPIO_FN(name) - Expand to a sh_pfc_pin entry for a function GPIO */
#define PINMUX_GPIO_FN(gpio, base, data_or_mark)			\
	[gpio - (base)] = {						\
		.name = __stringify(gpio),				\
		.enum_id = data_or_mark,				\
	}
#define GPIO_FN(str)							\
	PINMUX_GPIO_FN(GPIO_FN_##str, PINMUX_FN_BASE, str##_MARK)
328

329 330 331
/*
 * PORTnCR macro
 */
332 333
#define PORTCR(nr, reg)							\
	{								\
334 335 336 337 338 339 340 341 342 343 344 345 346
		PINMUX_CFG_REG_VAR("PORT" nr "CR", reg, 8, 2, 2, 1, 3) {\
			/* PULMD[1:0], handled by .set_bias() */	\
			0, 0, 0, 0,					\
			/* IE and OE */					\
			0, PORT##nr##_OUT, PORT##nr##_IN, 0,		\
			/* SEC, not supported */			\
			0, 0,						\
			/* PTMD[2:0] */					\
			PORT##nr##_FN0, PORT##nr##_FN1,			\
			PORT##nr##_FN2, PORT##nr##_FN3,			\
			PORT##nr##_FN4, PORT##nr##_FN5,			\
			PORT##nr##_FN6, PORT##nr##_FN7			\
		}							\
347
	}
348

M
Magnus Damm 已提交
349
#endif /* __SH_PFC_H */