io.h 13.3 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
2
 * arch/arm/mach-ixp4xx/include/mach/io.h
L
Linus Torvalds 已提交
3 4 5
 *
 * Author: Deepak Saxena <dsaxena@plexity.net>
 *
6
 * Copyright (C) 2002-2005  MontaVista Software, Inc.
L
Linus Torvalds 已提交
7 8 9 10 11 12 13 14 15
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#ifndef __ASM_ARM_ARCH_IO_H
#define __ASM_ARM_ARCH_IO_H

16 17
#include <linux/bitops.h>

18
#include <mach/hardware.h>
L
Linus Torvalds 已提交
19 20 21 22 23 24 25 26

extern int (*ixp4xx_pci_read)(u32 addr, u32 cmd, u32* data);
extern int ixp4xx_pci_write(u32 addr, u32 cmd, u32 data);


/*
 * IXP4xx provides two methods of accessing PCI memory space:
 *
27
 * 1) A direct mapped window from 0x48000000 to 0x4BFFFFFF (64MB).
L
Linus Torvalds 已提交
28 29 30
 *    To access PCI via this space, we simply ioremap() the BAR
 *    into the kernel and we can use the standard read[bwl]/write[bwl]
 *    macros. This is the preffered method due to speed but it
31 32
 *    limits the system to just 64MB of PCI memory. This can be
 *    problematic if using video cards and other memory-heavy targets.
L
Linus Torvalds 已提交
33
 *
34 35 36 37 38 39 40
 * 2) If > 64MB of memory space is required, the IXP4xx can use indirect
 *    registers to access the whole 4 GB of PCI memory space (as we do below
 *    for I/O transactions). This allows currently for up to 1 GB (0x10000000
 *    to 0x4FFFFFFF) of memory on the bus. The disadvantage of this is that
 *    every PCI access requires three local register accesses plus a spinlock,
 *    but in some cases the performance hit is acceptable. In addition, you
 *    cannot mmap() PCI devices in this case.
L
Linus Torvalds 已提交
41
 */
R
Rob Herring 已提交
42
#ifdef	CONFIG_IXP4XX_INDIRECT_PCI
L
Linus Torvalds 已提交
43 44 45 46 47 48 49

/*
 * In the case of using indirect PCI, we simply return the actual PCI
 * address and our read/write implementation use that to drive the 
 * access registers. If something outside of PCI is ioremap'd, we
 * fallback to the default.
 */
50

51
extern unsigned long pcibios_min_mem;
52 53
static inline int is_pci_memory(u32 addr)
{
54
	return (addr >= pcibios_min_mem) && (addr <= 0x4FFFFFFF);
55 56
}

57 58 59
#define writeb(v, p)			__indirect_writeb(v, p)
#define writew(v, p)			__indirect_writew(v, p)
#define writel(v, p)			__indirect_writel(v, p)
L
Linus Torvalds 已提交
60

61 62 63 64
#define writeb_relaxed(v, p)		__indirect_writeb(v, p)
#define writew_relaxed(v, p)		__indirect_writew(v, p)
#define writel_relaxed(v, p)		__indirect_writel(v, p)

65 66 67
#define writesb(p, v, l)		__indirect_writesb(p, v, l)
#define writesw(p, v, l)		__indirect_writesw(p, v, l)
#define writesl(p, v, l)		__indirect_writesl(p, v, l)
L
Linus Torvalds 已提交
68

69 70 71 72
#define readb(p)			__indirect_readb(p)
#define readw(p)			__indirect_readw(p)
#define readl(p)			__indirect_readl(p)

73 74 75 76
#define readb_relaxed(p)		__indirect_readb(p)
#define readw_relaxed(p)		__indirect_readw(p)
#define readl_relaxed(p)		__indirect_readl(p)

77 78 79 80 81
#define readsb(p, v, l)			__indirect_readsb(p, v, l)
#define readsw(p, v, l)			__indirect_readsw(p, v, l)
#define readsl(p, v, l)			__indirect_readsl(p, v, l)

static inline void __indirect_writeb(u8 value, volatile void __iomem *p)
L
Linus Torvalds 已提交
82
{
83
	u32 addr = (u32)p;
L
Linus Torvalds 已提交
84 85
	u32 n, byte_enables, data;

86
	if (!is_pci_memory(addr)) {
87
		__raw_writeb(value, p);
L
Linus Torvalds 已提交
88 89 90 91 92 93 94 95 96
		return;
	}

	n = addr % 4;
	byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
	data = value << (8*n);
	ixp4xx_pci_write(addr, byte_enables | NP_CMD_MEMWRITE, data);
}

97 98
static inline void __indirect_writesb(volatile void __iomem *bus_addr,
				      const u8 *vaddr, int count)
L
Linus Torvalds 已提交
99 100 101 102 103
{
	while (count--)
		writeb(*vaddr++, bus_addr);
}

104
static inline void __indirect_writew(u16 value, volatile void __iomem *p)
L
Linus Torvalds 已提交
105
{
106
	u32 addr = (u32)p;
L
Linus Torvalds 已提交
107 108
	u32 n, byte_enables, data;

109
	if (!is_pci_memory(addr)) {
110
		__raw_writew(value, p);
L
Linus Torvalds 已提交
111 112 113 114 115 116 117 118 119
		return;
	}

	n = addr % 4;
	byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
	data = value << (8*n);
	ixp4xx_pci_write(addr, byte_enables | NP_CMD_MEMWRITE, data);
}

120 121
static inline void __indirect_writesw(volatile void __iomem *bus_addr,
				      const u16 *vaddr, int count)
L
Linus Torvalds 已提交
122 123 124 125 126
{
	while (count--)
		writew(*vaddr++, bus_addr);
}

127
static inline void __indirect_writel(u32 value, volatile void __iomem *p)
L
Linus Torvalds 已提交
128
{
129
	u32 addr = (__force u32)p;
130 131

	if (!is_pci_memory(addr)) {
132
		__raw_writel(value, p);
L
Linus Torvalds 已提交
133 134 135 136 137 138
		return;
	}

	ixp4xx_pci_write(addr, NP_CMD_MEMWRITE, value);
}

139 140
static inline void __indirect_writesl(volatile void __iomem *bus_addr,
				      const u32 *vaddr, int count)
L
Linus Torvalds 已提交
141 142 143 144 145
{
	while (count--)
		writel(*vaddr++, bus_addr);
}

146
static inline unsigned char __indirect_readb(const volatile void __iomem *p)
L
Linus Torvalds 已提交
147
{
148
	u32 addr = (u32)p;
L
Linus Torvalds 已提交
149 150
	u32 n, byte_enables, data;

151
	if (!is_pci_memory(addr))
152
		return __raw_readb(p);
L
Linus Torvalds 已提交
153 154 155 156 157 158 159 160 161

	n = addr % 4;
	byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
	if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_MEMREAD, &data))
		return 0xff;

	return data >> (8*n);
}

162 163
static inline void __indirect_readsb(const volatile void __iomem *bus_addr,
				     u8 *vaddr, u32 count)
L
Linus Torvalds 已提交
164 165 166 167 168
{
	while (count--)
		*vaddr++ = readb(bus_addr);
}

169
static inline unsigned short __indirect_readw(const volatile void __iomem *p)
L
Linus Torvalds 已提交
170
{
171
	u32 addr = (u32)p;
L
Linus Torvalds 已提交
172 173
	u32 n, byte_enables, data;

174
	if (!is_pci_memory(addr))
175
		return __raw_readw(p);
L
Linus Torvalds 已提交
176 177 178 179 180 181 182 183 184

	n = addr % 4;
	byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
	if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_MEMREAD, &data))
		return 0xffff;

	return data>>(8*n);
}

185 186
static inline void __indirect_readsw(const volatile void __iomem *bus_addr,
				     u16 *vaddr, u32 count)
L
Linus Torvalds 已提交
187 188 189 190 191
{
	while (count--)
		*vaddr++ = readw(bus_addr);
}

192
static inline unsigned long __indirect_readl(const volatile void __iomem *p)
L
Linus Torvalds 已提交
193
{
194
	u32 addr = (__force u32)p;
L
Linus Torvalds 已提交
195 196
	u32 data;

197
	if (!is_pci_memory(addr))
198
		return __raw_readl(p);
L
Linus Torvalds 已提交
199 200 201 202 203 204 205

	if (ixp4xx_pci_read(addr, NP_CMD_MEMREAD, &data))
		return 0xffffffff;

	return data;
}

206 207
static inline void __indirect_readsl(const volatile void __iomem *bus_addr,
				     u32 *vaddr, u32 count)
L
Linus Torvalds 已提交
208 209 210 211 212 213 214 215 216 217 218 219 220
{
	while (count--)
		*vaddr++ = readl(bus_addr);
}


/*
 * We can use the built-in functions b/c they end up calling writeb/readb
 */
#define memset_io(c,v,l)		_memset_io((c),(v),(l))
#define memcpy_fromio(a,c,l)		_memcpy_fromio((a),(c),(l))
#define memcpy_toio(c,a,l)		_memcpy_toio((c),(a),(l))

221
#endif /* CONFIG_IXP4XX_INDIRECT_PCI */
L
Linus Torvalds 已提交
222

223 224
#ifndef CONFIG_PCI

225
#define	__io(v)		__typesafe_io(v)
226 227 228

#else

L
Linus Torvalds 已提交
229 230 231 232 233 234 235 236
/*
 * IXP4xx does not have a transparent cpu -> PCI I/O translation
 * window.  Instead, it has a set of registers that must be tweaked
 * with the proper byte lanes, command types, and address for the
 * transaction.  This means that we need to override the default
 * I/O functions.
 */

237
#define outb outb
238
static inline void outb(u8 value, u32 addr)
L
Linus Torvalds 已提交
239 240 241 242 243 244 245 246
{
	u32 n, byte_enables, data;
	n = addr % 4;
	byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
	data = value << (8*n);
	ixp4xx_pci_write(addr, byte_enables | NP_CMD_IOWRITE, data);
}

247
#define outsb outsb
248
static inline void outsb(u32 io_addr, const void *p, u32 count)
L
Linus Torvalds 已提交
249
{
250 251
	const u8 *vaddr = p;

L
Linus Torvalds 已提交
252 253 254 255
	while (count--)
		outb(*vaddr++, io_addr);
}

256
#define outw outw
257
static inline void outw(u16 value, u32 addr)
L
Linus Torvalds 已提交
258 259 260 261 262 263 264 265
{
	u32 n, byte_enables, data;
	n = addr % 4;
	byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
	data = value << (8*n);
	ixp4xx_pci_write(addr, byte_enables | NP_CMD_IOWRITE, data);
}

266
#define outsw outsw
267
static inline void outsw(u32 io_addr, const void *p, u32 count)
L
Linus Torvalds 已提交
268
{
269
	const u16 *vaddr = p;
L
Linus Torvalds 已提交
270 271 272 273
	while (count--)
		outw(cpu_to_le16(*vaddr++), io_addr);
}

274
#define outl outl
275
static inline void outl(u32 value, u32 addr)
L
Linus Torvalds 已提交
276 277 278 279
{
	ixp4xx_pci_write(addr, NP_CMD_IOWRITE, value);
}

280
#define outsl outsl
281
static inline void outsl(u32 io_addr, const void *p, u32 count)
L
Linus Torvalds 已提交
282
{
283
	const u32 *vaddr = p;
L
Linus Torvalds 已提交
284
	while (count--)
285
		outl(cpu_to_le32(*vaddr++), io_addr);
L
Linus Torvalds 已提交
286 287
}

288
#define inb inb
289
static inline u8 inb(u32 addr)
L
Linus Torvalds 已提交
290 291 292 293 294 295 296 297 298 299
{
	u32 n, byte_enables, data;
	n = addr % 4;
	byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
	if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_IOREAD, &data))
		return 0xff;

	return data >> (8*n);
}

300
#define insb insb
301
static inline void insb(u32 io_addr, void *p, u32 count)
L
Linus Torvalds 已提交
302
{
303
	u8 *vaddr = p;
L
Linus Torvalds 已提交
304 305 306 307
	while (count--)
		*vaddr++ = inb(io_addr);
}

308
#define inw inw
309
static inline u16 inw(u32 addr)
L
Linus Torvalds 已提交
310 311 312 313 314 315 316 317 318 319
{
	u32 n, byte_enables, data;
	n = addr % 4;
	byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
	if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_IOREAD, &data))
		return 0xffff;

	return data>>(8*n);
}

320
#define insw insw
321
static inline void insw(u32 io_addr, void *p, u32 count)
L
Linus Torvalds 已提交
322
{
323
	u16 *vaddr = p;
L
Linus Torvalds 已提交
324 325 326 327
	while (count--)
		*vaddr++ = le16_to_cpu(inw(io_addr));
}

328
#define inl inl
329
static inline u32 inl(u32 addr)
L
Linus Torvalds 已提交
330 331 332 333 334 335 336 337
{
	u32 data;
	if (ixp4xx_pci_read(addr, NP_CMD_IOREAD, &data))
		return 0xffffffff;

	return data;
}

338
#define insl insl
339
static inline void insl(u32 io_addr, void *p, u32 count)
L
Linus Torvalds 已提交
340
{
341
	u32 *vaddr = p;
L
Linus Torvalds 已提交
342
	while (count--)
343
		*vaddr++ = le32_to_cpu(inl(io_addr));
L
Linus Torvalds 已提交
344 345
}

346 347 348 349 350
#define PIO_OFFSET      0x10000UL
#define PIO_MASK        0x0ffffUL

#define	__is_io_address(p)	(((unsigned long)p >= PIO_OFFSET) && \
					((unsigned long)p <= (PIO_MASK + PIO_OFFSET)))
351

352 353
#define	ioread8(p)			ioread8(p)
static inline unsigned int ioread8(const void __iomem *addr)
354
{
355
	unsigned long port = (unsigned long __force)addr;
356
	if (__is_io_address(port))
357
		return (unsigned int)inb(port & PIO_MASK);
358 359
	else
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
360
		return (unsigned int)__raw_readb(addr);
361
#else
362
		return (unsigned int)__indirect_readb(addr);
363 364 365
#endif
}

366 367
#define	ioread8_rep(p, v, c)		ioread8_rep(p, v, c)
static inline void ioread8_rep(const void __iomem *addr, void *vaddr, u32 count)
368
{
369
	unsigned long port = (unsigned long __force)addr;
370
	if (__is_io_address(port))
371
		insb(port & PIO_MASK, vaddr, count);
372 373
	else
#ifndef	CONFIG_IXP4XX_INDIRECT_PCI
374
		__raw_readsb(addr, vaddr, count);
375
#else
376
		__indirect_readsb(addr, vaddr, count);
377 378 379
#endif
}

380 381
#define	ioread16(p)			ioread16(p)
static inline unsigned int ioread16(const void __iomem *addr)
382
{
383
	unsigned long port = (unsigned long __force)addr;
384
	if (__is_io_address(port))
385
		return	(unsigned int)inw(port & PIO_MASK);
386 387
	else
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
388
		return le16_to_cpu((__force __le16)__raw_readw(addr));
389
#else
390
		return (unsigned int)__indirect_readw(addr);
391 392 393
#endif
}

394 395 396
#define	ioread16_rep(p, v, c)		ioread16_rep(p, v, c)
static inline void ioread16_rep(const void __iomem *addr, void *vaddr,
				u32 count)
397
{
398
	unsigned long port = (unsigned long __force)addr;
399
	if (__is_io_address(port))
400
		insw(port & PIO_MASK, vaddr, count);
401 402
	else
#ifndef	CONFIG_IXP4XX_INDIRECT_PCI
403
		__raw_readsw(addr, vaddr, count);
404
#else
405
		__indirect_readsw(addr, vaddr, count);
406 407 408
#endif
}

409 410
#define	ioread32(p)			ioread32(p)
static inline unsigned int ioread32(const void __iomem *addr)
411
{
412
	unsigned long port = (unsigned long __force)addr;
413
	if (__is_io_address(port))
414
		return	(unsigned int)inl(port & PIO_MASK);
415 416
	else {
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
417
		return le32_to_cpu((__force __le32)__raw_readl(addr));
418
#else
419
		return (unsigned int)__indirect_readl(addr);
420 421 422 423
#endif
	}
}

424 425 426
#define	ioread32_rep(p, v, c)		ioread32_rep(p, v, c)
static inline void ioread32_rep(const void __iomem *addr, void *vaddr,
				u32 count)
427
{
428
	unsigned long port = (unsigned long __force)addr;
429
	if (__is_io_address(port))
430
		insl(port & PIO_MASK, vaddr, count);
431 432
	else
#ifndef	CONFIG_IXP4XX_INDIRECT_PCI
433
		__raw_readsl(addr, vaddr, count);
434
#else
435
		__indirect_readsl(addr, vaddr, count);
436 437 438
#endif
}

439 440
#define	iowrite8(v, p)			iowrite8(v, p)
static inline void iowrite8(u8 value, void __iomem *addr)
441
{
442
	unsigned long port = (unsigned long __force)addr;
443
	if (__is_io_address(port))
444
		outb(value, port & PIO_MASK);
445 446
	else
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
447
		__raw_writeb(value, addr);
448
#else
449
		__indirect_writeb(value, addr);
450 451 452
#endif
}

453 454 455
#define	iowrite8_rep(p, v, c)		iowrite8_rep(p, v, c)
static inline void iowrite8_rep(void __iomem *addr, const void *vaddr,
				u32 count)
456
{
457
	unsigned long port = (unsigned long __force)addr;
458
	if (__is_io_address(port))
459
		outsb(port & PIO_MASK, vaddr, count);
460
	else
461
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
462
		__raw_writesb(addr, vaddr, count);
463
#else
464
		__indirect_writesb(addr, vaddr, count);
465 466 467
#endif
}

468 469
#define	iowrite16(v, p)			iowrite16(v, p)
static inline void iowrite16(u16 value, void __iomem *addr)
470
{
471
	unsigned long port = (unsigned long __force)addr;
472
	if (__is_io_address(port))
473
		outw(value, port & PIO_MASK);
474 475
	else
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
476
		__raw_writew(cpu_to_le16(value), addr);
477
#else
478
		__indirect_writew(value, addr);
479 480 481
#endif
}

482 483 484
#define	iowrite16_rep(p, v, c)		iowrite16_rep(p, v, c)
static inline void iowrite16_rep(void __iomem *addr, const void *vaddr,
				 u32 count)
485
{
486
	unsigned long port = (unsigned long __force)addr;
487
	if (__is_io_address(port))
488
		outsw(port & PIO_MASK, vaddr, count);
489
	else
490
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
491
		__raw_writesw(addr, vaddr, count);
492
#else
493
		__indirect_writesw(addr, vaddr, count);
494 495 496
#endif
}

497 498
#define	iowrite32(v, p)			iowrite32(v, p)
static inline void iowrite32(u32 value, void __iomem *addr)
499
{
500
	unsigned long port = (unsigned long __force)addr;
501
	if (__is_io_address(port))
502
		outl(value, port & PIO_MASK);
503 504
	else
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
505
		__raw_writel((u32 __force)cpu_to_le32(value), addr);
506
#else
507
		__indirect_writel(value, addr);
508 509 510
#endif
}

511 512 513
#define	iowrite32_rep(p, v, c)		iowrite32_rep(p, v, c)
static inline void iowrite32_rep(void __iomem *addr, const void *vaddr,
				 u32 count)
514
{
515
	unsigned long port = (unsigned long __force)addr;
516
	if (__is_io_address(port))
517
		outsl(port & PIO_MASK, vaddr, count);
518
	else
519
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
520
		__raw_writesl(addr, vaddr, count);
521
#else
522
		__indirect_writesl(addr, vaddr, count);
523 524 525
#endif
}

526
#define	ioport_map(port, nr)		((void __iomem*)(port + PIO_OFFSET))
527
#define	ioport_unmap(addr)
528
#endif /* CONFIG_PCI */
L
Linus Torvalds 已提交
529

530
#endif /* __ASM_ARM_ARCH_IO_H */