smu_v12_0.c 12.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright 2019 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */

#include <linux/firmware.h>
#include "amdgpu.h"
#include "amdgpu_smu.h"
26
#include "smu_internal.h"
27 28 29 30 31 32 33 34
#include "atomfirmware.h"
#include "amdgpu_atomfirmware.h"
#include "smu_v12_0.h"
#include "soc15_common.h"
#include "atom.h"

#include "asic_reg/mp/mp_12_0_0_offset.h"
#include "asic_reg/mp/mp_12_0_0_sh_mask.h"
35 36
#include "asic_reg/smuio/smuio_12_0_0_offset.h"
#include "asic_reg/smuio/smuio_12_0_0_sh_mask.h"
37

38 39 40 41
// because some SMU12 based ASICs use older ip offset tables
// we should undefine this register from the smuio12 header
// to prevent confusion down the road
#undef mmPWR_MISC_CNTL_STATUS
42

43
#define smnMP1_FIRMWARE_FLAGS                                0x3010024
44

45
int smu_v12_0_send_msg_without_waiting(struct smu_context *smu,
46 47 48 49 50 51 52 53
					      uint16_t msg)
{
	struct amdgpu_device *adev = smu->adev;

	WREG32_SOC15(MP1, 0, mmMP1_SMN_C2PMSG_66, msg);
	return 0;
}

54
static int smu_v12_0_read_arg(struct smu_context *smu, uint32_t *arg)
55 56 57 58 59 60 61
{
	struct amdgpu_device *adev = smu->adev;

	*arg = RREG32_SOC15(MP1, 0, mmMP1_SMN_C2PMSG_82);
	return 0;
}

62
int smu_v12_0_wait_for_response(struct smu_context *smu)
63 64 65 66 67 68 69
{
	struct amdgpu_device *adev = smu->adev;
	uint32_t cur_value, i;

	for (i = 0; i < adev->usec_timeout; i++) {
		cur_value = RREG32_SOC15(MP1, 0, mmMP1_SMN_C2PMSG_90);
		if ((cur_value & MP1_C2PMSG_90__CONTENT_MASK) != 0)
70 71
			return cur_value == 0x1 ? 0 : -EIO;

72 73 74 75
		udelay(1);
	}

	/* timeout means wrong logic */
76
	return -ETIME;
77 78
}

79
int
80 81
smu_v12_0_send_msg_with_param(struct smu_context *smu,
			      enum smu_message_type msg,
82 83
			      uint32_t param,
			      uint32_t *read_arg)
84 85 86 87 88 89 90 91
{
	struct amdgpu_device *adev = smu->adev;
	int ret = 0, index = 0;

	index = smu_msg_get_index(smu, msg);
	if (index < 0)
		return index;

92
	mutex_lock(&smu->message_lock);
93
	ret = smu_v12_0_wait_for_response(smu);
94 95 96
	if (ret) {
		pr_err("Msg issuing pre-check failed and "
		       "SMU may be not in the right state!\n");
97
		goto out;
98
	}
99 100 101 102 103 104 105 106

	WREG32_SOC15(MP1, 0, mmMP1_SMN_C2PMSG_90, 0);

	WREG32_SOC15(MP1, 0, mmMP1_SMN_C2PMSG_82, param);

	smu_v12_0_send_msg_without_waiting(smu, (uint16_t)index);

	ret = smu_v12_0_wait_for_response(smu);
107
	if (ret) {
108 109
		pr_err("Failed to send message 0x%x, response 0x%x param 0x%x\n",
		       index, ret, param);
110
		goto out;
111 112 113 114 115 116
	}
	if (read_arg) {
		ret = smu_v12_0_read_arg(smu, read_arg);
		if (ret) {
			pr_err("Failed to read message arg 0x%x, response 0x%x param 0x%x\n",
			       index, ret, param);
117
			goto out;
118 119
		}
	}
120 121
out:
	mutex_unlock(&smu->message_lock);
122 123 124
	return ret;
}

125
int smu_v12_0_check_fw_status(struct smu_context *smu)
126 127 128 129 130 131 132 133 134 135 136 137 138 139
{
	struct amdgpu_device *adev = smu->adev;
	uint32_t mp1_fw_flags;

	mp1_fw_flags = RREG32_PCIE(MP1_Public |
		(smnMP1_FIRMWARE_FLAGS & 0xffffffff));

	if ((mp1_fw_flags & MP1_FIRMWARE_FLAGS__INTERRUPTS_ENABLED_MASK) >>
		MP1_FIRMWARE_FLAGS__INTERRUPTS_ENABLED__SHIFT)
		return 0;

	return -EIO;
}

140
int smu_v12_0_check_fw_version(struct smu_context *smu)
141
{
142 143 144
	uint32_t if_version = 0xff, smu_version = 0xff;
	uint16_t smu_major;
	uint8_t smu_minor, smu_debug;
145 146
	int ret = 0;

147
	ret = smu_get_smc_version(smu, &if_version, &smu_version);
148
	if (ret)
149 150 151 152 153 154 155 156 157 158 159 160 161 162
		return ret;

	smu_major = (smu_version >> 16) & 0xffff;
	smu_minor = (smu_version >> 8) & 0xff;
	smu_debug = (smu_version >> 0) & 0xff;

	/*
	 * 1. if_version mismatch is not critical as our fw is designed
	 * to be backward compatible.
	 * 2. New fw usually brings some optimizations. But that's visible
	 * only on the paired driver.
	 * Considering above, we just leave user a warning message instead
	 * of halt driver loading.
	 */
163
	if (if_version != smu->smc_driver_if_version) {
164 165
		pr_info("smu driver if version = 0x%08x, smu fw if version = 0x%08x, "
			"smu fw version = 0x%08x (%d.%d.%d)\n",
166
			smu->smc_driver_if_version, if_version,
167 168 169
			smu_version, smu_major, smu_minor, smu_debug);
		pr_warn("SMU driver if version not matched\n");
	}
170 171 172 173

	return ret;
}

174
int smu_v12_0_powergate_sdma(struct smu_context *smu, bool gate)
175
{
176
	if (!smu->is_apu)
177 178 179
		return 0;

	if (gate)
180
		return smu_send_smc_msg(smu, SMU_MSG_PowerDownSdma, NULL);
181
	else
182
		return smu_send_smc_msg(smu, SMU_MSG_PowerUpSdma, NULL);
183 184
}

185
int smu_v12_0_set_gfx_cgpg(struct smu_context *smu, bool enable)
186 187 188 189 190
{
	if (!(smu->adev->pg_flags & AMD_PG_SUPPORT_GFX_PG))
		return 0;

	return smu_v12_0_send_msg_with_param(smu,
191 192 193
		SMU_MSG_SetGfxCGPG,
		enable ? 1 : 0,
		NULL);
194 195
}

196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228
int smu_v12_0_read_sensor(struct smu_context *smu,
				 enum amd_pp_sensors sensor,
				 void *data, uint32_t *size)
{
	int ret = 0;

	if(!data || !size)
		return -EINVAL;

	switch (sensor) {
	case AMDGPU_PP_SENSOR_GFX_MCLK:
		ret = smu_get_current_clk_freq(smu, SMU_UCLK, (uint32_t *)data);
		*size = 4;
		break;
	case AMDGPU_PP_SENSOR_GFX_SCLK:
		ret = smu_get_current_clk_freq(smu, SMU_GFXCLK, (uint32_t *)data);
		*size = 4;
		break;
	case AMDGPU_PP_SENSOR_MIN_FAN_RPM:
		*(uint32_t *)data = 0;
		*size = 4;
		break;
	default:
		ret = smu_common_read_sensor(smu, sensor, data, size);
		break;
	}

	if (ret)
		*size = 0;

	return ret;
}

229 230 231 232 233 234 235 236 237 238 239 240
/**
 * smu_v12_0_get_gfxoff_status - get gfxoff status
 *
 * @smu: amdgpu_device pointer
 *
 * This function will be used to get gfxoff status
 *
 * Returns 0=GFXOFF(default).
 * Returns 1=Transition out of GFX State.
 * Returns 2=Not in GFXOFF.
 * Returns 3=Transition into GFXOFF.
 */
241
uint32_t smu_v12_0_get_gfxoff_status(struct smu_context *smu)
242 243
{
	uint32_t reg;
244
	uint32_t gfxOff_Status = 0;
245 246
	struct amdgpu_device *adev = smu->adev;

247 248 249
	reg = RREG32_SOC15(SMUIO, 0, mmSMUIO_GFX_MISC_CNTL);
	gfxOff_Status = (reg & SMUIO_GFX_MISC_CNTL__PWR_GFXOFF_STATUS_MASK)
		>> SMUIO_GFX_MISC_CNTL__PWR_GFXOFF_STATUS__SHIFT;
250

251
	return gfxOff_Status;
252 253
}

254
int smu_v12_0_gfx_off_control(struct smu_context *smu, bool enable)
255
{
256
	int ret = 0, timeout = 500;
257 258

	if (enable) {
259
		ret = smu_send_smc_msg(smu, SMU_MSG_AllowGfxOff, NULL);
260

261
	} else {
262
		ret = smu_send_smc_msg(smu, SMU_MSG_DisallowGfxOff, NULL);
263

264 265
		/* confirm gfx is back to "on" state, timeout is 0.5 second */
		while (!(smu_v12_0_get_gfxoff_status(smu) == 2)) {
266 267 268 269 270 271 272 273 274 275 276 277
			msleep(1);
			timeout--;
			if (timeout == 0) {
				DRM_ERROR("disable gfxoff timeout and failed!\n");
				break;
			}
		}
	}

	return ret;
}

278
int smu_v12_0_init_smc_tables(struct smu_context *smu)
279 280 281 282
{
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *tables = NULL;

283
	if (smu_table->tables)
284 285 286 287 288 289 290 291 292 293 294 295
		return -EINVAL;

	tables = kcalloc(SMU_TABLE_COUNT, sizeof(struct smu_table),
			 GFP_KERNEL);
	if (!tables)
		return -ENOMEM;

	smu_table->tables = tables;

	return smu_tables_init(smu, tables);
}

296
int smu_v12_0_fini_smc_tables(struct smu_context *smu)
297 298 299
{
	struct smu_table_context *smu_table = &smu->smu_table;

300
	if (!smu_table->tables)
301 302
		return -EINVAL;

303
	kfree(smu_table->clocks_table);
304
	kfree(smu_table->tables);
305 306

	smu_table->clocks_table = NULL;
307 308 309 310
	smu_table->tables = NULL;

	return 0;
}
311

312
int smu_v12_0_populate_smc_tables(struct smu_context *smu)
313 314 315 316 317 318
{
	struct smu_table_context *smu_table = &smu->smu_table;

	return smu_update_table(smu, SMU_TABLE_DPMCLOCKS, 0, smu_table->clocks_table, false);
}

319 320 321 322 323 324 325 326 327
int smu_v12_0_get_enabled_mask(struct smu_context *smu,
				      uint32_t *feature_mask, uint32_t num)
{
	uint32_t feature_mask_high = 0, feature_mask_low = 0;
	int ret = 0;

	if (!feature_mask || num < 2)
		return -EINVAL;

328
	ret = smu_send_smc_msg(smu, SMU_MSG_GetEnabledSmuFeaturesHigh, &feature_mask_high);
329 330 331
	if (ret)
		return ret;

332
	ret = smu_send_smc_msg(smu, SMU_MSG_GetEnabledSmuFeaturesLow, &feature_mask_low);
333 334 335 336 337 338 339 340 341
	if (ret)
		return ret;

	feature_mask[0] = feature_mask_low;
	feature_mask[1] = feature_mask_high;

	return ret;
}

342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361
int smu_v12_0_get_current_clk_freq(struct smu_context *smu,
					  enum smu_clk_type clk_id,
					  uint32_t *value)
{
	int ret = 0;
	uint32_t freq = 0;

	if (clk_id >= SMU_CLK_COUNT || !value)
		return -EINVAL;

	ret = smu_get_current_clk_freq_by_table(smu, clk_id, &freq);
	if (ret)
		return ret;

	freq *= 100;
	*value = freq;

	return ret;
}

362
int smu_v12_0_get_dpm_ultimate_freq(struct smu_context *smu, enum smu_clk_type clk_type,
363 364 365
						 uint32_t *min, uint32_t *max)
{
	int ret = 0;
366
	uint32_t mclk_mask, soc_mask;
367 368

	if (max) {
369 370 371 372 373 374 375
		ret = smu_get_profiling_clk_mask(smu, AMD_DPM_FORCED_LEVEL_PROFILE_PEAK,
						 NULL,
						 &mclk_mask,
						 &soc_mask);
		if (ret)
			goto failed;

376 377 378
		switch (clk_type) {
		case SMU_GFXCLK:
		case SMU_SCLK:
379
			ret = smu_send_smc_msg(smu, SMU_MSG_GetMaxGfxclkFrequency, max);
380 381 382 383 384 385
			if (ret) {
				pr_err("Attempt to get max GX frequency from SMC Failed !\n");
				goto failed;
			}
			break;
		case SMU_UCLK:
386 387 388 389 390 391 392 393
		case SMU_FCLK:
		case SMU_MCLK:
			ret = smu_get_dpm_clk_limited(smu, clk_type, mclk_mask, max);
			if (ret)
				goto failed;
			break;
		case SMU_SOCCLK:
			ret = smu_get_dpm_clk_limited(smu, clk_type, soc_mask, max);
394 395 396 397 398 399 400 401 402 403 404 405 406
			if (ret)
				goto failed;
			break;
		default:
			ret = -EINVAL;
			goto failed;
		}
	}

	if (min) {
		switch (clk_type) {
		case SMU_GFXCLK:
		case SMU_SCLK:
407
			ret = smu_send_smc_msg(smu, SMU_MSG_GetMinGfxclkFrequency, min);
408 409 410 411 412 413
			if (ret) {
				pr_err("Attempt to get min GX frequency from SMC Failed !\n");
				goto failed;
			}
			break;
		case SMU_UCLK:
414 415 416 417 418 419 420 421
		case SMU_FCLK:
		case SMU_MCLK:
			ret = smu_get_dpm_clk_limited(smu, clk_type, 0, min);
			if (ret)
				goto failed;
			break;
		case SMU_SOCCLK:
			ret = smu_get_dpm_clk_limited(smu, clk_type, 0, min);
422 423 424 425 426 427 428 429 430 431 432 433
			if (ret)
				goto failed;
			break;
		default:
			ret = -EINVAL;
			goto failed;
		}
	}
failed:
	return ret;
}

434
int smu_v12_0_mode2_reset(struct smu_context *smu){
435
	return smu_v12_0_send_msg_with_param(smu, SMU_MSG_GfxDeviceDriverReset, SMU_RESET_MODE_2, NULL);
436
}
437

438
int smu_v12_0_set_soft_freq_limited_range(struct smu_context *smu, enum smu_clk_type clk_type,
439 440 441 442 443 444 445
			    uint32_t min, uint32_t max)
{
	int ret = 0;

	switch (clk_type) {
	case SMU_GFXCLK:
	case SMU_SCLK:
446
		ret = smu_send_smc_msg_with_param(smu, SMU_MSG_SetHardMinGfxClk, min, NULL);
447 448 449
		if (ret)
			return ret;

450
		ret = smu_send_smc_msg_with_param(smu, SMU_MSG_SetSoftMaxGfxClk, max, NULL);
451 452 453 454 455
		if (ret)
			return ret;
	break;
	case SMU_FCLK:
	case SMU_MCLK:
456
		ret = smu_send_smc_msg_with_param(smu, SMU_MSG_SetHardMinFclkByFreq, min, NULL);
457 458 459
		if (ret)
			return ret;

460
		ret = smu_send_smc_msg_with_param(smu, SMU_MSG_SetSoftMaxFclkByFreq, max, NULL);
461 462 463 464
		if (ret)
			return ret;
	break;
	case SMU_SOCCLK:
465
		ret = smu_send_smc_msg_with_param(smu, SMU_MSG_SetHardMinSocclkByFreq, min, NULL);
466 467 468
		if (ret)
			return ret;

469
		ret = smu_send_smc_msg_with_param(smu, SMU_MSG_SetSoftMaxSocclkByFreq, max, NULL);
470 471 472 473
		if (ret)
			return ret;
	break;
	case SMU_VCLK:
474
		ret = smu_send_smc_msg_with_param(smu, SMU_MSG_SetHardMinVcn, min, NULL);
475 476 477
		if (ret)
			return ret;

478
		ret = smu_send_smc_msg_with_param(smu, SMU_MSG_SetSoftMaxVcn, max, NULL);
479 480 481 482 483 484 485 486 487
		if (ret)
			return ret;
	break;
	default:
		return -EINVAL;
	}

	return ret;
}
488 489 490 491 492 493 494 495 496

int smu_v12_0_set_driver_table_location(struct smu_context *smu)
{
	struct smu_table *driver_table = &smu->smu_table.driver_table;
	int ret = 0;

	if (driver_table->mc_address) {
		ret = smu_send_smc_msg_with_param(smu,
				SMU_MSG_SetDriverDramAddrHigh,
497 498
				upper_32_bits(driver_table->mc_address),
				NULL);
499 500 501
		if (!ret)
			ret = smu_send_smc_msg_with_param(smu,
				SMU_MSG_SetDriverDramAddrLow,
502 503
				lower_32_bits(driver_table->mc_address),
				NULL);
504 505 506 507
	}

	return ret;
}