rtc-ds1307.c 49.7 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2 3 4 5 6
/*
 * rtc-ds1307.c - RTC driver for some mostly-compatible I2C chips.
 *
 *  Copyright (C) 2005 James Chapman (ds1337 core)
 *  Copyright (C) 2006 David Brownell
7
 *  Copyright (C) 2009 Matthias Fuchs (rx8025 support)
8
 *  Copyright (C) 2012 Bertrand Achard (nvram access fixes)
9 10
 */

N
Nishanth Menon 已提交
11 12
#include <linux/bcd.h>
#include <linux/i2c.h>
13
#include <linux/init.h>
14
#include <linux/mod_devicetable.h>
N
Nishanth Menon 已提交
15
#include <linux/module.h>
16
#include <linux/property.h>
N
Nishanth Menon 已提交
17 18
#include <linux/rtc/ds1307.h>
#include <linux/rtc.h>
19 20
#include <linux/slab.h>
#include <linux/string.h>
21 22
#include <linux/hwmon.h>
#include <linux/hwmon-sysfs.h>
23
#include <linux/clk-provider.h>
24
#include <linux/regmap.h>
25
#include <linux/watchdog.h>
26

27 28
/*
 * We can't determine type by probing, but if we expect pre-Linux code
29 30 31 32 33
 * to have set the chip up as a clock (turning on the oscillator and
 * setting the date and time), Linux can ignore the non-clock features.
 * That's a natural job for a factory or repair bench.
 */
enum ds_type {
34
	unknown_ds_type, /* always first and 0 */
D
David Brownell 已提交
35
	ds_1307,
S
Sean Nyekjaer 已提交
36
	ds_1308,
D
David Brownell 已提交
37 38 39 40
	ds_1337,
	ds_1338,
	ds_1339,
	ds_1340,
41
	ds_1341,
J
Joakim Tjernlund 已提交
42
	ds_1388,
W
Wolfram Sang 已提交
43
	ds_3231,
44
	m41t0,
D
David Brownell 已提交
45
	m41t00,
46
	m41t11,
47
	mcp794xx,
48
	rx_8025,
49
	rx_8130,
50
	last_ds_type /* always last */
51
	/* rs5c372 too?  different address... */
52 53 54 55 56
};

/* RTC registers don't differ much, except for the century flag */
#define DS1307_REG_SECS		0x00	/* 00-59 */
#	define DS1307_BIT_CH		0x80
57
#	define DS1340_BIT_nEOSC		0x80
58
#	define MCP794XX_BIT_ST		0x80
59
#define DS1307_REG_MIN		0x01	/* 00-59 */
60
#	define M41T0_BIT_OF		0x80
61
#define DS1307_REG_HOUR		0x02	/* 00-23, or 1-12{am,pm} */
62 63
#	define DS1307_BIT_12HR		0x40	/* in REG_HOUR */
#	define DS1307_BIT_PM		0x20	/* in REG_HOUR */
64 65 66
#	define DS1340_BIT_CENTURY_EN	0x80	/* in REG_HOUR */
#	define DS1340_BIT_CENTURY	0x40	/* in REG_HOUR */
#define DS1307_REG_WDAY		0x03	/* 01-07 */
67
#	define MCP794XX_BIT_VBATEN	0x08
68 69 70 71 72
#define DS1307_REG_MDAY		0x04	/* 01-31 */
#define DS1307_REG_MONTH	0x05	/* 01-12 */
#	define DS1337_BIT_CENTURY	0x80	/* in REG_MONTH */
#define DS1307_REG_YEAR		0x06	/* 00-99 */

73 74
/*
 * Other registers (control, status, alarms, trickle charge, NVRAM, etc)
D
David Brownell 已提交
75 76
 * start at 7, and they differ a LOT. Only control and status matter for
 * basic RTC date and time functionality; be careful using them.
77
 */
D
David Brownell 已提交
78
#define DS1307_REG_CONTROL	0x07		/* or ds1338 */
79
#	define DS1307_BIT_OUT		0x80
80
#	define DS1338_BIT_OSF		0x20
81 82 83 84 85
#	define DS1307_BIT_SQWE		0x10
#	define DS1307_BIT_RS1		0x02
#	define DS1307_BIT_RS0		0x01
#define DS1337_REG_CONTROL	0x0e
#	define DS1337_BIT_nEOSC		0x80
86
#	define DS1339_BIT_BBSQI		0x20
W
Wolfram Sang 已提交
87
#	define DS3231_BIT_BBSQW		0x40 /* same as BBSQI */
88 89 90 91 92
#	define DS1337_BIT_RS2		0x10
#	define DS1337_BIT_RS1		0x08
#	define DS1337_BIT_INTCN		0x04
#	define DS1337_BIT_A2IE		0x02
#	define DS1337_BIT_A1IE		0x01
D
David Brownell 已提交
93 94 95 96 97
#define DS1340_REG_CONTROL	0x07
#	define DS1340_BIT_OUT		0x80
#	define DS1340_BIT_FT		0x40
#	define DS1340_BIT_CALIB_SIGN	0x20
#	define DS1340_M_CALIBRATION	0x1f
98 99
#define DS1340_REG_FLAG		0x09
#	define DS1340_BIT_OSF		0x80
100 101
#define DS1337_REG_STATUS	0x0f
#	define DS1337_BIT_OSF		0x80
102
#	define DS3231_BIT_EN32KHZ	0x08
103 104
#	define DS1337_BIT_A2I		0x02
#	define DS1337_BIT_A1I		0x01
105
#define DS1339_REG_ALARM1_SECS	0x07
106 107

#define DS13XX_TRICKLE_CHARGER_MAGIC	0xa0
108

109 110 111 112 113 114
#define RX8025_REG_CTRL1	0x0e
#	define RX8025_BIT_2412		0x20
#define RX8025_REG_CTRL2	0x0f
#	define RX8025_BIT_PON		0x10
#	define RX8025_BIT_VDET		0x40
#	define RX8025_BIT_XST		0x20
115

116 117 118 119
#define RX8130_REG_ALARM_MIN		0x17
#define RX8130_REG_ALARM_HOUR		0x18
#define RX8130_REG_ALARM_WEEK_OR_DAY	0x19
#define RX8130_REG_EXTENSION		0x1c
120
#define RX8130_REG_EXTENSION_WADA	BIT(3)
121 122
#define RX8130_REG_FLAG			0x1d
#define RX8130_REG_FLAG_VLF		BIT(1)
123
#define RX8130_REG_FLAG_AF		BIT(3)
124
#define RX8130_REG_CONTROL0		0x1e
125
#define RX8130_REG_CONTROL0_AIE		BIT(3)
126 127 128
#define RX8130_REG_CONTROL1		0x1f
#define RX8130_REG_CONTROL1_INIEN	BIT(4)
#define RX8130_REG_CONTROL1_CHGEN	BIT(5)
129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145

#define MCP794XX_REG_CONTROL		0x07
#	define MCP794XX_BIT_ALM0_EN	0x10
#	define MCP794XX_BIT_ALM1_EN	0x20
#define MCP794XX_REG_ALARM0_BASE	0x0a
#define MCP794XX_REG_ALARM0_CTRL	0x0d
#define MCP794XX_REG_ALARM1_BASE	0x11
#define MCP794XX_REG_ALARM1_CTRL	0x14
#	define MCP794XX_BIT_ALMX_IF	BIT(3)
#	define MCP794XX_BIT_ALMX_C0	BIT(4)
#	define MCP794XX_BIT_ALMX_C1	BIT(5)
#	define MCP794XX_BIT_ALMX_C2	BIT(6)
#	define MCP794XX_BIT_ALMX_POL	BIT(7)
#	define MCP794XX_MSK_ALMX_MATCH	(MCP794XX_BIT_ALMX_C0 | \
					 MCP794XX_BIT_ALMX_C1 | \
					 MCP794XX_BIT_ALMX_C2)

146 147 148 149 150 151
#define M41TXX_REG_CONTROL	0x07
#	define M41TXX_BIT_OUT		BIT(7)
#	define M41TXX_BIT_FT		BIT(6)
#	define M41TXX_BIT_CALIB_SIGN	BIT(5)
#	define M41TXX_M_CALIBRATION	GENMASK(4, 0)

152 153
#define DS1388_REG_WDOG_HUN_SECS	0x08
#define DS1388_REG_WDOG_SECS		0x09
154
#define DS1388_REG_FLAG			0x0b
155
#	define DS1388_BIT_WF		BIT(6)
156
#	define DS1388_BIT_OSF		BIT(7)
157 158 159
#define DS1388_REG_CONTROL		0x0c
#	define DS1388_BIT_RST		BIT(0)
#	define DS1388_BIT_WDE		BIT(1)
160
#	define DS1388_BIT_nEOSC		BIT(7)
161

162 163 164 165 166 167 168 169
/* negative offset step is -2.034ppm */
#define M41TXX_NEG_OFFSET_STEP_PPB	2034
/* positive offset step is +4.068ppm */
#define M41TXX_POS_OFFSET_STEP_PPB	4068
/* Min and max values supported with 'offset' interface by M41TXX */
#define M41TXX_MIN_OFFSET	((-31) * M41TXX_NEG_OFFSET_STEP_PPB)
#define M41TXX_MAX_OFFSET	((31) * M41TXX_POS_OFFSET_STEP_PPB)

170 171
struct ds1307 {
	enum ds_type		type;
172 173 174
	struct device		*dev;
	struct regmap		*regmap;
	const char		*name;
175
	struct rtc_device	*rtc;
176 177 178
#ifdef CONFIG_COMMON_CLK
	struct clk_hw		clks[2];
#endif
179 180
};

D
David Brownell 已提交
181 182
struct chip_desc {
	unsigned		alarm:1;
183 184
	u16			nvram_offset;
	u16			nvram_size;
185
	u8			offset; /* register's offset */
186 187 188
	u8			century_reg;
	u8			century_enable_bit;
	u8			century_bit;
189
	u8			bbsqi_bit;
190
	irq_handler_t		irq_handler;
191
	const struct rtc_class_ops *rtc_ops;
192
	u16			trickle_charger_reg;
A
Alexandre Belloni 已提交
193
	u8			(*do_trickle_setup)(struct ds1307 *, u32,
194
						    bool);
195 196 197 198
	/* Does the RTC require trickle-resistor-ohms to select the value of
	 * the resistor between Vcc and Vbackup?
	 */
	bool			requires_trickle_resistor;
199 200 201 202 203
	/* Some RTC's batteries and supercaps were charged by default, others
	 * allow charging but were not configured previously to do so.
	 * Remember this behavior to stay backwards compatible.
	 */
	bool			charge_default;
D
David Brownell 已提交
204 205
};

206
static const struct chip_desc chips[last_ds_type];
207

208 209 210
static int ds1307_get_time(struct device *dev, struct rtc_time *t)
{
	struct ds1307	*ds1307 = dev_get_drvdata(dev);
211
	int		tmp, ret;
212
	const struct chip_desc *chip = &chips[ds1307->type];
213
	u8 regs[7];
214

215 216 217 218 219 220 221 222 223 224 225 226 227 228
	if (ds1307->type == rx_8130) {
		unsigned int regflag;
		ret = regmap_read(ds1307->regmap, RX8130_REG_FLAG, &regflag);
		if (ret) {
			dev_err(dev, "%s error %d\n", "read", ret);
			return ret;
		}

		if (regflag & RX8130_REG_FLAG_VLF) {
			dev_warn_once(dev, "oscillator failed, set time!\n");
			return -EINVAL;
		}
	}

D
David Brownell 已提交
229
	/* read the RTC date and time registers all at once */
230 231
	ret = regmap_bulk_read(ds1307->regmap, chip->offset, regs,
			       sizeof(regs));
232 233 234
	if (ret) {
		dev_err(dev, "%s error %d\n", "read", ret);
		return ret;
235 236
	}

237
	dev_dbg(dev, "%s: %7ph\n", "read", regs);
238

239 240
	/* if oscillator fail bit is set, no data can be trusted */
	if (ds1307->type == m41t0 &&
241
	    regs[DS1307_REG_MIN] & M41T0_BIT_OF) {
242 243 244 245
		dev_warn_once(dev, "oscillator failed, set time!\n");
		return -EINVAL;
	}

246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275
	tmp = regs[DS1307_REG_SECS];
	switch (ds1307->type) {
	case ds_1307:
	case m41t0:
	case m41t00:
	case m41t11:
		if (tmp & DS1307_BIT_CH)
			return -EINVAL;
		break;
	case ds_1308:
	case ds_1338:
		if (tmp & DS1307_BIT_CH)
			return -EINVAL;

		ret = regmap_read(ds1307->regmap, DS1307_REG_CONTROL, &tmp);
		if (ret)
			return ret;
		if (tmp & DS1338_BIT_OSF)
			return -EINVAL;
		break;
	case ds_1340:
		if (tmp & DS1340_BIT_nEOSC)
			return -EINVAL;

		ret = regmap_read(ds1307->regmap, DS1340_REG_FLAG, &tmp);
		if (ret)
			return ret;
		if (tmp & DS1340_BIT_OSF)
			return -EINVAL;
		break;
276 277 278 279 280 281 282
	case ds_1388:
		ret = regmap_read(ds1307->regmap, DS1388_REG_FLAG, &tmp);
		if (ret)
			return ret;
		if (tmp & DS1388_BIT_OSF)
			return -EINVAL;
		break;
283 284 285 286 287 288 289 290 291
	case mcp794xx:
		if (!(tmp & MCP794XX_BIT_ST))
			return -EINVAL;

		break;
	default:
		break;
	}

292 293 294
	t->tm_sec = bcd2bin(regs[DS1307_REG_SECS] & 0x7f);
	t->tm_min = bcd2bin(regs[DS1307_REG_MIN] & 0x7f);
	tmp = regs[DS1307_REG_HOUR] & 0x3f;
A
Adrian Bunk 已提交
295
	t->tm_hour = bcd2bin(tmp);
296 297 298 299 300
	/* rx8130 is bit position, not BCD */
	if (ds1307->type == rx_8130)
		t->tm_wday = fls(regs[DS1307_REG_WDAY] & 0x7f);
	else
		t->tm_wday = bcd2bin(regs[DS1307_REG_WDAY] & 0x07) - 1;
301 302
	t->tm_mday = bcd2bin(regs[DS1307_REG_MDAY] & 0x3f);
	tmp = regs[DS1307_REG_MONTH] & 0x1f;
A
Adrian Bunk 已提交
303
	t->tm_mon = bcd2bin(tmp) - 1;
304
	t->tm_year = bcd2bin(regs[DS1307_REG_YEAR]) + 100;
305

306
	if (regs[chip->century_reg] & chip->century_bit &&
307 308
	    IS_ENABLED(CONFIG_RTC_DRV_DS1307_CENTURY))
		t->tm_year += 100;
309

310 311 312 313 314 315
	dev_dbg(dev, "%s secs=%d, mins=%d, "
		"hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
		"read", t->tm_sec, t->tm_min,
		t->tm_hour, t->tm_mday,
		t->tm_mon, t->tm_year, t->tm_wday);

316
	return 0;
317 318 319 320 321
}

static int ds1307_set_time(struct device *dev, struct rtc_time *t)
{
	struct ds1307	*ds1307 = dev_get_drvdata(dev);
322
	const struct chip_desc *chip = &chips[ds1307->type];
323 324
	int		result;
	int		tmp;
325
	u8		regs[7];
326 327 328

	dev_dbg(dev, "%s secs=%d, mins=%d, "
		"hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
J
Jeff Garzik 已提交
329 330 331
		"write", t->tm_sec, t->tm_min,
		t->tm_hour, t->tm_mday,
		t->tm_mon, t->tm_year, t->tm_wday);
332

333 334 335
	if (t->tm_year < 100)
		return -EINVAL;

336 337 338
#ifdef CONFIG_RTC_DRV_DS1307_CENTURY
	if (t->tm_year > (chip->century_bit ? 299 : 199))
		return -EINVAL;
339
#else
340
	if (t->tm_year > 199)
341 342 343
		return -EINVAL;
#endif

344 345 346
	regs[DS1307_REG_SECS] = bin2bcd(t->tm_sec);
	regs[DS1307_REG_MIN] = bin2bcd(t->tm_min);
	regs[DS1307_REG_HOUR] = bin2bcd(t->tm_hour);
347 348 349 350 351
	/* rx8130 is bit position, not BCD */
	if (ds1307->type == rx_8130)
		regs[DS1307_REG_WDAY] = 1 << t->tm_wday;
	else
		regs[DS1307_REG_WDAY] = bin2bcd(t->tm_wday + 1);
352 353
	regs[DS1307_REG_MDAY] = bin2bcd(t->tm_mday);
	regs[DS1307_REG_MONTH] = bin2bcd(t->tm_mon + 1);
354 355 356

	/* assume 20YY not 19YY */
	tmp = t->tm_year - 100;
357
	regs[DS1307_REG_YEAR] = bin2bcd(tmp);
358

359
	if (chip->century_enable_bit)
360
		regs[chip->century_reg] |= chip->century_enable_bit;
361
	if (t->tm_year > 199 && chip->century_bit)
362
		regs[chip->century_reg] |= chip->century_bit;
363

364 365 366 367 368 369 370 371 372 373
	switch (ds1307->type) {
	case ds_1308:
	case ds_1338:
		regmap_update_bits(ds1307->regmap, DS1307_REG_CONTROL,
				   DS1338_BIT_OSF, 0);
		break;
	case ds_1340:
		regmap_update_bits(ds1307->regmap, DS1340_REG_FLAG,
				   DS1340_BIT_OSF, 0);
		break;
374 375 376 377
	case ds_1388:
		regmap_update_bits(ds1307->regmap, DS1388_REG_FLAG,
				   DS1388_BIT_OSF, 0);
		break;
378
	case mcp794xx:
379 380 381
		/*
		 * these bits were cleared when preparing the date/time
		 * values and need to be set again before writing the
382
		 * regsfer out to the device.
383
		 */
384 385
		regs[DS1307_REG_SECS] |= MCP794XX_BIT_ST;
		regs[DS1307_REG_WDAY] |= MCP794XX_BIT_VBATEN;
386 387 388
		break;
	default:
		break;
389
	}
390

391
	dev_dbg(dev, "%s: %7ph\n", "write", regs);
392

393 394
	result = regmap_bulk_write(ds1307->regmap, chip->offset, regs,
				   sizeof(regs));
395
	if (result) {
396 397
		dev_err(dev, "%s error %d\n", "write", result);
		return result;
398
	}
399 400 401 402 403 404 405 406 407 408 409

	if (ds1307->type == rx_8130) {
		/* clear Voltage Loss Flag as data is available now */
		result = regmap_write(ds1307->regmap, RX8130_REG_FLAG,
				      ~(u8)RX8130_REG_FLAG_VLF);
		if (result) {
			dev_err(dev, "%s error %d\n", "write", result);
			return result;
		}
	}

410 411 412
	return 0;
}

413
static int ds1337_read_alarm(struct device *dev, struct rtc_wkalrm *t)
414
{
415
	struct ds1307		*ds1307 = dev_get_drvdata(dev);
416
	int			ret;
417
	u8			regs[9];
418 419

	/* read all ALARM1, ALARM2, and status registers at once */
420
	ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS,
421
			       regs, sizeof(regs));
422
	if (ret) {
423
		dev_err(dev, "%s error %d\n", "alarm read", ret);
424
		return ret;
425 426
	}

427
	dev_dbg(dev, "%s: %4ph, %3ph, %2ph\n", "alarm read",
428
		&regs[0], &regs[4], &regs[7]);
429

430 431
	/*
	 * report alarm time (ALARM1); assume 24 hour and day-of-month modes,
432 433
	 * and that all four fields are checked matches
	 */
434 435 436 437
	t->time.tm_sec = bcd2bin(regs[0] & 0x7f);
	t->time.tm_min = bcd2bin(regs[1] & 0x7f);
	t->time.tm_hour = bcd2bin(regs[2] & 0x3f);
	t->time.tm_mday = bcd2bin(regs[3] & 0x3f);
438 439

	/* ... and status */
440 441
	t->enabled = !!(regs[7] & DS1337_BIT_A1IE);
	t->pending = !!(regs[8] & DS1337_BIT_A1I);
442 443 444 445 446 447 448 449 450 451

	dev_dbg(dev, "%s secs=%d, mins=%d, "
		"hours=%d, mday=%d, enabled=%d, pending=%d\n",
		"alarm read", t->time.tm_sec, t->time.tm_min,
		t->time.tm_hour, t->time.tm_mday,
		t->enabled, t->pending);

	return 0;
}

452
static int ds1337_set_alarm(struct device *dev, struct rtc_wkalrm *t)
453
{
454
	struct ds1307		*ds1307 = dev_get_drvdata(dev);
455
	unsigned char		regs[9];
456 457 458 459 460 461 462 463 464 465
	u8			control, status;
	int			ret;

	dev_dbg(dev, "%s secs=%d, mins=%d, "
		"hours=%d, mday=%d, enabled=%d, pending=%d\n",
		"alarm set", t->time.tm_sec, t->time.tm_min,
		t->time.tm_hour, t->time.tm_mday,
		t->enabled, t->pending);

	/* read current status of both alarms and the chip */
466 467
	ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS, regs,
			       sizeof(regs));
468
	if (ret) {
469
		dev_err(dev, "%s error %d\n", "alarm write", ret);
470
		return ret;
471
	}
472 473
	control = regs[7];
	status = regs[8];
474

475
	dev_dbg(dev, "%s: %4ph, %3ph, %02x %02x\n", "alarm set (old status)",
476
		&regs[0], &regs[4], control, status);
477 478

	/* set ALARM1, using 24 hour and day-of-month modes */
479 480 481 482
	regs[0] = bin2bcd(t->time.tm_sec);
	regs[1] = bin2bcd(t->time.tm_min);
	regs[2] = bin2bcd(t->time.tm_hour);
	regs[3] = bin2bcd(t->time.tm_mday);
483 484

	/* set ALARM2 to non-garbage */
485 486 487
	regs[4] = 0;
	regs[5] = 0;
	regs[6] = 0;
488

489
	/* disable alarms */
490 491
	regs[7] = control & ~(DS1337_BIT_A1IE | DS1337_BIT_A2IE);
	regs[8] = status & ~(DS1337_BIT_A1I | DS1337_BIT_A2I);
492

493 494
	ret = regmap_bulk_write(ds1307->regmap, DS1339_REG_ALARM1_SECS, regs,
				sizeof(regs));
495
	if (ret) {
496
		dev_err(dev, "can't set alarm time\n");
497
		return ret;
498 499
	}

500 501 502
	/* optionally enable ALARM1 */
	if (t->enabled) {
		dev_dbg(dev, "alarm IRQ armed\n");
503 504
		regs[7] |= DS1337_BIT_A1IE;	/* only ALARM1 is used */
		regmap_write(ds1307->regmap, DS1337_REG_CONTROL, regs[7]);
505 506
	}

507 508 509
	return 0;
}

510
static int ds1307_alarm_irq_enable(struct device *dev, unsigned int enabled)
511
{
512
	struct ds1307		*ds1307 = dev_get_drvdata(dev);
513

514 515 516
	return regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
				  DS1337_BIT_A1IE,
				  enabled ? DS1337_BIT_A1IE : 0);
517 518
}

519 520 521 522
static u8 do_trickle_setup_ds1339(struct ds1307 *ds1307, u32 ohms, bool diode)
{
	u8 setup = (diode) ? DS1307_TRICKLE_CHARGER_DIODE :
		DS1307_TRICKLE_CHARGER_NO_DIODE;
D
David Brownell 已提交
523

524 525
	setup |= DS13XX_TRICKLE_CHARGER_MAGIC;

526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542
	switch (ohms) {
	case 250:
		setup |= DS1307_TRICKLE_CHARGER_250_OHM;
		break;
	case 2000:
		setup |= DS1307_TRICKLE_CHARGER_2K_OHM;
		break;
	case 4000:
		setup |= DS1307_TRICKLE_CHARGER_4K_OHM;
		break;
	default:
		dev_warn(ds1307->dev,
			 "Unsupported ohm value %u in dt\n", ohms);
		return 0;
	}
	return setup;
}
543

544 545 546 547 548 549 550 551 552 553
static u8 do_trickle_setup_rx8130(struct ds1307 *ds1307, u32 ohms, bool diode)
{
	/* make sure that the backup battery is enabled */
	u8 setup = RX8130_REG_CONTROL1_INIEN;
	if (diode)
		setup |= RX8130_REG_CONTROL1_CHGEN;

	return setup;
}

554 555 556 557 558 559
static irqreturn_t rx8130_irq(int irq, void *dev_id)
{
	struct ds1307           *ds1307 = dev_id;
	u8 ctl[3];
	int ret;

560
	rtc_lock(ds1307->rtc);
561 562

	/* Read control registers. */
A
Alexandre Belloni 已提交
563 564
	ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
			       sizeof(ctl));
565 566 567 568 569 570 571
	if (ret < 0)
		goto out;
	if (!(ctl[1] & RX8130_REG_FLAG_AF))
		goto out;
	ctl[1] &= ~RX8130_REG_FLAG_AF;
	ctl[2] &= ~RX8130_REG_CONTROL0_AIE;

A
Alexandre Belloni 已提交
572 573
	ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
				sizeof(ctl));
574 575 576 577 578 579
	if (ret < 0)
		goto out;

	rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);

out:
580
	rtc_unlock(ds1307->rtc);
581 582 583 584 585 586 587 588 589 590 591

	return IRQ_HANDLED;
}

static int rx8130_read_alarm(struct device *dev, struct rtc_wkalrm *t)
{
	struct ds1307 *ds1307 = dev_get_drvdata(dev);
	u8 ald[3], ctl[3];
	int ret;

	/* Read alarm registers. */
A
Alexandre Belloni 已提交
592 593
	ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_ALARM_MIN, ald,
			       sizeof(ald));
594 595 596 597
	if (ret < 0)
		return ret;

	/* Read control registers. */
A
Alexandre Belloni 已提交
598 599
	ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
			       sizeof(ctl));
600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636
	if (ret < 0)
		return ret;

	t->enabled = !!(ctl[2] & RX8130_REG_CONTROL0_AIE);
	t->pending = !!(ctl[1] & RX8130_REG_FLAG_AF);

	/* Report alarm 0 time assuming 24-hour and day-of-month modes. */
	t->time.tm_sec = -1;
	t->time.tm_min = bcd2bin(ald[0] & 0x7f);
	t->time.tm_hour = bcd2bin(ald[1] & 0x7f);
	t->time.tm_wday = -1;
	t->time.tm_mday = bcd2bin(ald[2] & 0x7f);
	t->time.tm_mon = -1;
	t->time.tm_year = -1;
	t->time.tm_yday = -1;
	t->time.tm_isdst = -1;

	dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d enabled=%d\n",
		__func__, t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
		t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled);

	return 0;
}

static int rx8130_set_alarm(struct device *dev, struct rtc_wkalrm *t)
{
	struct ds1307 *ds1307 = dev_get_drvdata(dev);
	u8 ald[3], ctl[3];
	int ret;

	dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
		"enabled=%d pending=%d\n", __func__,
		t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
		t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
		t->enabled, t->pending);

	/* Read control registers. */
A
Alexandre Belloni 已提交
637 638
	ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
			       sizeof(ctl));
639 640 641
	if (ret < 0)
		return ret;

642 643
	ctl[0] &= RX8130_REG_EXTENSION_WADA;
	ctl[1] &= ~RX8130_REG_FLAG_AF;
644 645
	ctl[2] &= ~RX8130_REG_CONTROL0_AIE;

A
Alexandre Belloni 已提交
646 647
	ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
				sizeof(ctl));
648 649 650 651 652 653 654 655
	if (ret < 0)
		return ret;

	/* Hardware alarm precision is 1 minute! */
	ald[0] = bin2bcd(t->time.tm_min);
	ald[1] = bin2bcd(t->time.tm_hour);
	ald[2] = bin2bcd(t->time.tm_mday);

A
Alexandre Belloni 已提交
656 657
	ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_ALARM_MIN, ald,
				sizeof(ald));
658 659 660 661 662 663 664 665
	if (ret < 0)
		return ret;

	if (!t->enabled)
		return 0;

	ctl[2] |= RX8130_REG_CONTROL0_AIE;

666
	return regmap_write(ds1307->regmap, RX8130_REG_CONTROL0, ctl[2]);
667 668
}

669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822
static int rx8130_alarm_irq_enable(struct device *dev, unsigned int enabled)
{
	struct ds1307 *ds1307 = dev_get_drvdata(dev);
	int ret, reg;

	ret = regmap_read(ds1307->regmap, RX8130_REG_CONTROL0, &reg);
	if (ret < 0)
		return ret;

	if (enabled)
		reg |= RX8130_REG_CONTROL0_AIE;
	else
		reg &= ~RX8130_REG_CONTROL0_AIE;

	return regmap_write(ds1307->regmap, RX8130_REG_CONTROL0, reg);
}

static irqreturn_t mcp794xx_irq(int irq, void *dev_id)
{
	struct ds1307           *ds1307 = dev_id;
	struct mutex            *lock = &ds1307->rtc->ops_lock;
	int reg, ret;

	mutex_lock(lock);

	/* Check and clear alarm 0 interrupt flag. */
	ret = regmap_read(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, &reg);
	if (ret)
		goto out;
	if (!(reg & MCP794XX_BIT_ALMX_IF))
		goto out;
	reg &= ~MCP794XX_BIT_ALMX_IF;
	ret = regmap_write(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, reg);
	if (ret)
		goto out;

	/* Disable alarm 0. */
	ret = regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
				 MCP794XX_BIT_ALM0_EN, 0);
	if (ret)
		goto out;

	rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);

out:
	mutex_unlock(lock);

	return IRQ_HANDLED;
}

static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t)
{
	struct ds1307 *ds1307 = dev_get_drvdata(dev);
	u8 regs[10];
	int ret;

	/* Read control and alarm 0 registers. */
	ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
			       sizeof(regs));
	if (ret)
		return ret;

	t->enabled = !!(regs[0] & MCP794XX_BIT_ALM0_EN);

	/* Report alarm 0 time assuming 24-hour and day-of-month modes. */
	t->time.tm_sec = bcd2bin(regs[3] & 0x7f);
	t->time.tm_min = bcd2bin(regs[4] & 0x7f);
	t->time.tm_hour = bcd2bin(regs[5] & 0x3f);
	t->time.tm_wday = bcd2bin(regs[6] & 0x7) - 1;
	t->time.tm_mday = bcd2bin(regs[7] & 0x3f);
	t->time.tm_mon = bcd2bin(regs[8] & 0x1f) - 1;
	t->time.tm_year = -1;
	t->time.tm_yday = -1;
	t->time.tm_isdst = -1;

	dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
		"enabled=%d polarity=%d irq=%d match=%lu\n", __func__,
		t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
		t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled,
		!!(regs[6] & MCP794XX_BIT_ALMX_POL),
		!!(regs[6] & MCP794XX_BIT_ALMX_IF),
		(regs[6] & MCP794XX_MSK_ALMX_MATCH) >> 4);

	return 0;
}

/*
 * We may have a random RTC weekday, therefore calculate alarm weekday based
 * on current weekday we read from the RTC timekeeping regs
 */
static int mcp794xx_alm_weekday(struct device *dev, struct rtc_time *tm_alarm)
{
	struct rtc_time tm_now;
	int days_now, days_alarm, ret;

	ret = ds1307_get_time(dev, &tm_now);
	if (ret)
		return ret;

	days_now = div_s64(rtc_tm_to_time64(&tm_now), 24 * 60 * 60);
	days_alarm = div_s64(rtc_tm_to_time64(tm_alarm), 24 * 60 * 60);

	return (tm_now.tm_wday + days_alarm - days_now) % 7 + 1;
}

static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t)
{
	struct ds1307 *ds1307 = dev_get_drvdata(dev);
	unsigned char regs[10];
	int wday, ret;

	wday = mcp794xx_alm_weekday(dev, &t->time);
	if (wday < 0)
		return wday;

	dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
		"enabled=%d pending=%d\n", __func__,
		t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
		t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
		t->enabled, t->pending);

	/* Read control and alarm 0 registers. */
	ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
			       sizeof(regs));
	if (ret)
		return ret;

	/* Set alarm 0, using 24-hour and day-of-month modes. */
	regs[3] = bin2bcd(t->time.tm_sec);
	regs[4] = bin2bcd(t->time.tm_min);
	regs[5] = bin2bcd(t->time.tm_hour);
	regs[6] = wday;
	regs[7] = bin2bcd(t->time.tm_mday);
	regs[8] = bin2bcd(t->time.tm_mon + 1);

	/* Clear the alarm 0 interrupt flag. */
	regs[6] &= ~MCP794XX_BIT_ALMX_IF;
	/* Set alarm match: second, minute, hour, day, date, month. */
	regs[6] |= MCP794XX_MSK_ALMX_MATCH;
	/* Disable interrupt. We will not enable until completely programmed */
	regs[0] &= ~MCP794XX_BIT_ALM0_EN;

	ret = regmap_bulk_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
				sizeof(regs));
	if (ret)
		return ret;

	if (!t->enabled)
		return 0;
	regs[0] |= MCP794XX_BIT_ALM0_EN;
	return regmap_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs[0]);
}

static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled)
823 824 825
{
	struct ds1307 *ds1307 = dev_get_drvdata(dev);

826 827 828 829
	return regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
				  MCP794XX_BIT_ALM0_EN,
				  enabled ? MCP794XX_BIT_ALM0_EN : 0);
}
830

831 832 833 834 835 836 837 838 839 840 841 842 843
static int m41txx_rtc_read_offset(struct device *dev, long *offset)
{
	struct ds1307 *ds1307 = dev_get_drvdata(dev);
	unsigned int ctrl_reg;
	u8 val;

	regmap_read(ds1307->regmap, M41TXX_REG_CONTROL, &ctrl_reg);

	val = ctrl_reg & M41TXX_M_CALIBRATION;

	/* check if positive */
	if (ctrl_reg & M41TXX_BIT_CALIB_SIGN)
		*offset = (val * M41TXX_POS_OFFSET_STEP_PPB);
844
	else
845
		*offset = -(val * M41TXX_NEG_OFFSET_STEP_PPB);
846

847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869
	return 0;
}

static int m41txx_rtc_set_offset(struct device *dev, long offset)
{
	struct ds1307 *ds1307 = dev_get_drvdata(dev);
	unsigned int ctrl_reg;

	if ((offset < M41TXX_MIN_OFFSET) || (offset > M41TXX_MAX_OFFSET))
		return -ERANGE;

	if (offset >= 0) {
		ctrl_reg = DIV_ROUND_CLOSEST(offset,
					     M41TXX_POS_OFFSET_STEP_PPB);
		ctrl_reg |= M41TXX_BIT_CALIB_SIGN;
	} else {
		ctrl_reg = DIV_ROUND_CLOSEST(abs(offset),
					     M41TXX_NEG_OFFSET_STEP_PPB);
	}

	return regmap_update_bits(ds1307->regmap, M41TXX_REG_CONTROL,
				  M41TXX_M_CALIBRATION | M41TXX_BIT_CALIB_SIGN,
				  ctrl_reg);
870 871
}

872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937
#ifdef CONFIG_WATCHDOG_CORE
static int ds1388_wdt_start(struct watchdog_device *wdt_dev)
{
	struct ds1307 *ds1307 = watchdog_get_drvdata(wdt_dev);
	u8 regs[2];
	int ret;

	ret = regmap_update_bits(ds1307->regmap, DS1388_REG_FLAG,
				 DS1388_BIT_WF, 0);
	if (ret)
		return ret;

	ret = regmap_update_bits(ds1307->regmap, DS1388_REG_CONTROL,
				 DS1388_BIT_WDE | DS1388_BIT_RST, 0);
	if (ret)
		return ret;

	/*
	 * watchdog timeouts are measured in seconds. So ignore hundredths of
	 * seconds field.
	 */
	regs[0] = 0;
	regs[1] = bin2bcd(wdt_dev->timeout);

	ret = regmap_bulk_write(ds1307->regmap, DS1388_REG_WDOG_HUN_SECS, regs,
				sizeof(regs));
	if (ret)
		return ret;

	return regmap_update_bits(ds1307->regmap, DS1388_REG_CONTROL,
				  DS1388_BIT_WDE | DS1388_BIT_RST,
				  DS1388_BIT_WDE | DS1388_BIT_RST);
}

static int ds1388_wdt_stop(struct watchdog_device *wdt_dev)
{
	struct ds1307 *ds1307 = watchdog_get_drvdata(wdt_dev);

	return regmap_update_bits(ds1307->regmap, DS1388_REG_CONTROL,
				  DS1388_BIT_WDE | DS1388_BIT_RST, 0);
}

static int ds1388_wdt_ping(struct watchdog_device *wdt_dev)
{
	struct ds1307 *ds1307 = watchdog_get_drvdata(wdt_dev);
	u8 regs[2];

	return regmap_bulk_read(ds1307->regmap, DS1388_REG_WDOG_HUN_SECS, regs,
				sizeof(regs));
}

static int ds1388_wdt_set_timeout(struct watchdog_device *wdt_dev,
				  unsigned int val)
{
	struct ds1307 *ds1307 = watchdog_get_drvdata(wdt_dev);
	u8 regs[2];

	wdt_dev->timeout = val;
	regs[0] = 0;
	regs[1] = bin2bcd(wdt_dev->timeout);

	return regmap_bulk_write(ds1307->regmap, DS1388_REG_WDOG_HUN_SECS, regs,
				 sizeof(regs));
}
#endif

938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988
static const struct rtc_class_ops rx8130_rtc_ops = {
	.read_time      = ds1307_get_time,
	.set_time       = ds1307_set_time,
	.read_alarm     = rx8130_read_alarm,
	.set_alarm      = rx8130_set_alarm,
	.alarm_irq_enable = rx8130_alarm_irq_enable,
};

static const struct rtc_class_ops mcp794xx_rtc_ops = {
	.read_time      = ds1307_get_time,
	.set_time       = ds1307_set_time,
	.read_alarm     = mcp794xx_read_alarm,
	.set_alarm      = mcp794xx_set_alarm,
	.alarm_irq_enable = mcp794xx_alarm_irq_enable,
};

static const struct rtc_class_ops m41txx_rtc_ops = {
	.read_time      = ds1307_get_time,
	.set_time       = ds1307_set_time,
	.read_alarm	= ds1337_read_alarm,
	.set_alarm	= ds1337_set_alarm,
	.alarm_irq_enable = ds1307_alarm_irq_enable,
	.read_offset	= m41txx_rtc_read_offset,
	.set_offset	= m41txx_rtc_set_offset,
};

static const struct chip_desc chips[last_ds_type] = {
	[ds_1307] = {
		.nvram_offset	= 8,
		.nvram_size	= 56,
	},
	[ds_1308] = {
		.nvram_offset	= 8,
		.nvram_size	= 56,
	},
	[ds_1337] = {
		.alarm		= 1,
		.century_reg	= DS1307_REG_MONTH,
		.century_bit	= DS1337_BIT_CENTURY,
	},
	[ds_1338] = {
		.nvram_offset	= 8,
		.nvram_size	= 56,
	},
	[ds_1339] = {
		.alarm		= 1,
		.century_reg	= DS1307_REG_MONTH,
		.century_bit	= DS1337_BIT_CENTURY,
		.bbsqi_bit	= DS1339_BIT_BBSQI,
		.trickle_charger_reg = 0x10,
		.do_trickle_setup = &do_trickle_setup_ds1339,
989
		.requires_trickle_resistor = true,
990
		.charge_default = true,
991 992 993 994 995 996 997
	},
	[ds_1340] = {
		.century_reg	= DS1307_REG_HOUR,
		.century_enable_bit = DS1340_BIT_CENTURY_EN,
		.century_bit	= DS1340_BIT_CENTURY,
		.do_trickle_setup = &do_trickle_setup_ds1339,
		.trickle_charger_reg = 0x08,
998
		.requires_trickle_resistor = true,
999
		.charge_default = true,
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022
	},
	[ds_1341] = {
		.century_reg	= DS1307_REG_MONTH,
		.century_bit	= DS1337_BIT_CENTURY,
	},
	[ds_1388] = {
		.offset		= 1,
		.trickle_charger_reg = 0x0a,
	},
	[ds_3231] = {
		.alarm		= 1,
		.century_reg	= DS1307_REG_MONTH,
		.century_bit	= DS1337_BIT_CENTURY,
		.bbsqi_bit	= DS3231_BIT_BBSQW,
	},
	[rx_8130] = {
		.alarm		= 1,
		/* this is battery backed SRAM */
		.nvram_offset	= 0x20,
		.nvram_size	= 4,	/* 32bit (4 word x 8 bit) */
		.offset		= 0x10,
		.irq_handler = rx8130_irq,
		.rtc_ops = &rx8130_rtc_ops,
1023 1024
		.trickle_charger_reg = RX8130_REG_CONTROL1,
		.do_trickle_setup = &do_trickle_setup_rx8130,
1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
	},
	[m41t0] = {
		.rtc_ops	= &m41txx_rtc_ops,
	},
	[m41t00] = {
		.rtc_ops	= &m41txx_rtc_ops,
	},
	[m41t11] = {
		/* this is battery backed SRAM */
		.nvram_offset	= 8,
		.nvram_size	= 56,
		.rtc_ops	= &m41txx_rtc_ops,
	},
	[mcp794xx] = {
		.alarm		= 1,
		/* this is battery backed SRAM */
		.nvram_offset	= 0x20,
		.nvram_size	= 0x40,
		.irq_handler = mcp794xx_irq,
		.rtc_ops = &mcp794xx_rtc_ops,
	},
};

static const struct i2c_device_id ds1307_id[] = {
	{ "ds1307", ds_1307 },
	{ "ds1308", ds_1308 },
	{ "ds1337", ds_1337 },
	{ "ds1338", ds_1338 },
	{ "ds1339", ds_1339 },
	{ "ds1388", ds_1388 },
	{ "ds1340", ds_1340 },
	{ "ds1341", ds_1341 },
	{ "ds3231", ds_3231 },
	{ "m41t0", m41t0 },
	{ "m41t00", m41t00 },
	{ "m41t11", m41t11 },
	{ "mcp7940x", mcp794xx },
	{ "mcp7941x", mcp794xx },
	{ "pt7c4338", ds_1307 },
	{ "rx8025", rx_8025 },
	{ "isl12057", ds_1337 },
	{ "rx8130", rx_8130 },
	{ }
};
MODULE_DEVICE_TABLE(i2c, ds1307_id);

static const struct of_device_id ds1307_of_match[] = {
	{
		.compatible = "dallas,ds1307",
		.data = (void *)ds_1307
	},
	{
		.compatible = "dallas,ds1308",
		.data = (void *)ds_1308
	},
	{
		.compatible = "dallas,ds1337",
		.data = (void *)ds_1337
	},
	{
		.compatible = "dallas,ds1338",
		.data = (void *)ds_1338
	},
	{
		.compatible = "dallas,ds1339",
		.data = (void *)ds_1339
	},
	{
		.compatible = "dallas,ds1388",
		.data = (void *)ds_1388
	},
	{
		.compatible = "dallas,ds1340",
		.data = (void *)ds_1340
	},
	{
		.compatible = "dallas,ds1341",
		.data = (void *)ds_1341
	},
	{
		.compatible = "maxim,ds3231",
		.data = (void *)ds_3231
	},
	{
		.compatible = "st,m41t0",
		.data = (void *)m41t0
	},
	{
		.compatible = "st,m41t00",
		.data = (void *)m41t00
	},
	{
		.compatible = "st,m41t11",
		.data = (void *)m41t11
	},
	{
		.compatible = "microchip,mcp7940x",
		.data = (void *)mcp794xx
	},
	{
		.compatible = "microchip,mcp7941x",
		.data = (void *)mcp794xx
	},
	{
		.compatible = "pericom,pt7c4338",
		.data = (void *)ds_1307
	},
	{
		.compatible = "epson,rx8025",
		.data = (void *)rx_8025
	},
	{
		.compatible = "isil,isl12057",
		.data = (void *)ds_1337
	},
	{
		.compatible = "epson,rx8130",
		.data = (void *)rx_8130
	},
	{ }
};
MODULE_DEVICE_TABLE(of, ds1307_of_match);

1148
/*
1149 1150 1151
 * The ds1337 and ds1339 both have two alarms, but we only use the first
 * one (with a "seconds" field).  For ds1337 we expect nINTA is our alarm
 * signal; ds1339 chips have only one alarm signal.
1152
 */
1153
static irqreturn_t ds1307_irq(int irq, void *dev_id)
1154
{
1155 1156 1157
	struct ds1307		*ds1307 = dev_id;
	struct mutex		*lock = &ds1307->rtc->ops_lock;
	int			stat, ret;
1158

1159
	mutex_lock(lock);
1160
	ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &stat);
1161
	if (ret)
1162 1163
		goto out;

1164 1165 1166
	if (stat & DS1337_BIT_A1I) {
		stat &= ~DS1337_BIT_A1I;
		regmap_write(ds1307->regmap, DS1337_REG_STATUS, stat);
1167

1168 1169 1170 1171 1172 1173 1174
		ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
					 DS1337_BIT_A1IE, 0);
		if (ret)
			goto out;

		rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
	}
1175 1176

out:
1177 1178 1179
	mutex_unlock(lock);

	return IRQ_HANDLED;
1180 1181
}

1182
/*----------------------------------------------------------------------*/
1183

1184 1185 1186 1187 1188 1189 1190
static const struct rtc_class_ops ds13xx_rtc_ops = {
	.read_time	= ds1307_get_time,
	.set_time	= ds1307_set_time,
	.read_alarm	= ds1337_read_alarm,
	.set_alarm	= ds1337_set_alarm,
	.alarm_irq_enable = ds1307_alarm_irq_enable,
};
1191

1192 1193 1194
static ssize_t frequency_test_store(struct device *dev,
				    struct device_attribute *attr,
				    const char *buf, size_t count)
1195
{
1196
	struct ds1307 *ds1307 = dev_get_drvdata(dev->parent);
1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211
	bool freq_test_en;
	int ret;

	ret = kstrtobool(buf, &freq_test_en);
	if (ret) {
		dev_err(dev, "Failed to store RTC Frequency Test attribute\n");
		return ret;
	}

	regmap_update_bits(ds1307->regmap, M41TXX_REG_CONTROL, M41TXX_BIT_FT,
			   freq_test_en ? M41TXX_BIT_FT : 0);

	return count;
}

1212 1213 1214
static ssize_t frequency_test_show(struct device *dev,
				   struct device_attribute *attr,
				   char *buf)
1215
{
1216
	struct ds1307 *ds1307 = dev_get_drvdata(dev->parent);
1217 1218 1219 1220 1221 1222 1223 1224
	unsigned int ctrl_reg;

	regmap_read(ds1307->regmap, M41TXX_REG_CONTROL, &ctrl_reg);

	return scnprintf(buf, PAGE_SIZE, (ctrl_reg & M41TXX_BIT_FT) ? "on\n" :
			"off\n");
}

1225
static DEVICE_ATTR_RW(frequency_test);
1226 1227

static struct attribute *rtc_freq_test_attrs[] = {
1228
	&dev_attr_frequency_test.attr,
1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243
	NULL,
};

static const struct attribute_group rtc_freq_test_attr_group = {
	.attrs		= rtc_freq_test_attrs,
};

static int ds1307_add_frequency_test(struct ds1307 *ds1307)
{
	int err;

	switch (ds1307->type) {
	case m41t0:
	case m41t00:
	case m41t11:
1244 1245
		err = rtc_add_group(ds1307->rtc, &rtc_freq_test_attr_group);
		if (err)
1246 1247 1248 1249 1250 1251 1252 1253 1254
			return err;
		break;
	default:
		break;
	}

	return 0;
}

1255 1256
/*----------------------------------------------------------------------*/

1257 1258
static int ds1307_nvram_read(void *priv, unsigned int offset, void *val,
			     size_t bytes)
D
David Brownell 已提交
1259
{
1260
	struct ds1307 *ds1307 = priv;
1261
	const struct chip_desc *chip = &chips[ds1307->type];
D
David Brownell 已提交
1262

1263
	return regmap_bulk_read(ds1307->regmap, chip->nvram_offset + offset,
1264
				val, bytes);
D
David Brownell 已提交
1265 1266
}

1267 1268
static int ds1307_nvram_write(void *priv, unsigned int offset, void *val,
			      size_t bytes)
D
David Brownell 已提交
1269
{
1270
	struct ds1307 *ds1307 = priv;
1271
	const struct chip_desc *chip = &chips[ds1307->type];
D
David Brownell 已提交
1272

1273
	return regmap_bulk_write(ds1307->regmap, chip->nvram_offset + offset,
1274
				 val, bytes);
D
David Brownell 已提交
1275 1276 1277 1278
}

/*----------------------------------------------------------------------*/

1279
static u8 ds1307_trickle_init(struct ds1307 *ds1307,
1280
			      const struct chip_desc *chip)
1281
{
1282
	u32 ohms, chargeable;
1283
	bool diode = chip->charge_default;
1284 1285

	if (!chip->do_trickle_setup)
1286 1287
		return 0;

1288
	if (device_property_read_u32(ds1307->dev, "trickle-resistor-ohms",
1289
				     &ohms) && chip->requires_trickle_resistor)
1290 1291
		return 0;

1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310
	/* aux-voltage-chargeable takes precedence over the deprecated
	 * trickle-diode-disable
	 */
	if (!device_property_read_u32(ds1307->dev, "aux-voltage-chargeable",
				     &chargeable)) {
		switch (chargeable) {
		case 0:
			diode = false;
			break;
		case 1:
			diode = true;
			break;
		default:
			dev_warn(ds1307->dev,
				 "unsupported aux-voltage-chargeable value\n");
			break;
		}
	} else if (device_property_read_bool(ds1307->dev,
					     "trickle-diode-disable")) {
1311
		diode = false;
1312
	}
1313 1314

	return chip->do_trickle_setup(ds1307, ohms, diode);
1315 1316
}

1317 1318
/*----------------------------------------------------------------------*/

1319
#if IS_REACHABLE(CONFIG_HWMON)
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330

/*
 * Temperature sensor support for ds3231 devices.
 */

#define DS3231_REG_TEMPERATURE	0x11

/*
 * A user-initiated temperature conversion is not started by this function,
 * so the temperature is updated once every 64 seconds.
 */
1331
static int ds3231_hwmon_read_temp(struct device *dev, s32 *mC)
1332 1333 1334 1335 1336 1337
{
	struct ds1307 *ds1307 = dev_get_drvdata(dev);
	u8 temp_buf[2];
	s16 temp;
	int ret;

1338 1339 1340
	ret = regmap_bulk_read(ds1307->regmap, DS3231_REG_TEMPERATURE,
			       temp_buf, sizeof(temp_buf));
	if (ret)
1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353
		return ret;
	/*
	 * Temperature is represented as a 10-bit code with a resolution of
	 * 0.25 degree celsius and encoded in two's complement format.
	 */
	temp = (temp_buf[0] << 8) | temp_buf[1];
	temp >>= 6;
	*mC = temp * 250;

	return 0;
}

static ssize_t ds3231_hwmon_show_temp(struct device *dev,
1354
				      struct device_attribute *attr, char *buf)
1355 1356
{
	int ret;
1357
	s32 temp;
1358 1359 1360 1361 1362 1363 1364

	ret = ds3231_hwmon_read_temp(dev, &temp);
	if (ret)
		return ret;

	return sprintf(buf, "%d\n", temp);
}
1365
static SENSOR_DEVICE_ATTR(temp1_input, 0444, ds3231_hwmon_show_temp,
1366
			  NULL, 0);
1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380

static struct attribute *ds3231_hwmon_attrs[] = {
	&sensor_dev_attr_temp1_input.dev_attr.attr,
	NULL,
};
ATTRIBUTE_GROUPS(ds3231_hwmon);

static void ds1307_hwmon_register(struct ds1307 *ds1307)
{
	struct device *dev;

	if (ds1307->type != ds_3231)
		return;

1381
	dev = devm_hwmon_device_register_with_groups(ds1307->dev, ds1307->name,
1382 1383
						     ds1307,
						     ds3231_hwmon_groups);
1384
	if (IS_ERR(dev)) {
1385 1386
		dev_warn(ds1307->dev, "unable to register hwmon device %ld\n",
			 PTR_ERR(dev));
1387 1388 1389 1390 1391 1392 1393 1394 1395
	}
}

#else

static void ds1307_hwmon_register(struct ds1307 *ds1307)
{
}

1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428
#endif /* CONFIG_RTC_DRV_DS1307_HWMON */

/*----------------------------------------------------------------------*/

/*
 * Square-wave output support for DS3231
 * Datasheet: https://datasheets.maximintegrated.com/en/ds/DS3231.pdf
 */
#ifdef CONFIG_COMMON_CLK

enum {
	DS3231_CLK_SQW = 0,
	DS3231_CLK_32KHZ,
};

#define clk_sqw_to_ds1307(clk)	\
	container_of(clk, struct ds1307, clks[DS3231_CLK_SQW])
#define clk_32khz_to_ds1307(clk)	\
	container_of(clk, struct ds1307, clks[DS3231_CLK_32KHZ])

static int ds3231_clk_sqw_rates[] = {
	1,
	1024,
	4096,
	8192,
};

static int ds1337_write_control(struct ds1307 *ds1307, u8 mask, u8 value)
{
	struct mutex *lock = &ds1307->rtc->ops_lock;
	int ret;

	mutex_lock(lock);
1429 1430
	ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
				 mask, value);
1431 1432 1433 1434 1435 1436 1437 1438 1439
	mutex_unlock(lock);

	return ret;
}

static unsigned long ds3231_clk_sqw_recalc_rate(struct clk_hw *hw,
						unsigned long parent_rate)
{
	struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1440
	int control, ret;
1441 1442
	int rate_sel = 0;

1443 1444 1445
	ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
	if (ret)
		return ret;
1446 1447 1448 1449 1450 1451 1452 1453 1454
	if (control & DS1337_BIT_RS1)
		rate_sel += 1;
	if (control & DS1337_BIT_RS2)
		rate_sel += 2;

	return ds3231_clk_sqw_rates[rate_sel];
}

static long ds3231_clk_sqw_round_rate(struct clk_hw *hw, unsigned long rate,
1455
				      unsigned long *prate)
1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467
{
	int i;

	for (i = ARRAY_SIZE(ds3231_clk_sqw_rates) - 1; i >= 0; i--) {
		if (ds3231_clk_sqw_rates[i] <= rate)
			return ds3231_clk_sqw_rates[i];
	}

	return 0;
}

static int ds3231_clk_sqw_set_rate(struct clk_hw *hw, unsigned long rate,
1468
				   unsigned long parent_rate)
1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508
{
	struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
	int control = 0;
	int rate_sel;

	for (rate_sel = 0; rate_sel < ARRAY_SIZE(ds3231_clk_sqw_rates);
			rate_sel++) {
		if (ds3231_clk_sqw_rates[rate_sel] == rate)
			break;
	}

	if (rate_sel == ARRAY_SIZE(ds3231_clk_sqw_rates))
		return -EINVAL;

	if (rate_sel & 1)
		control |= DS1337_BIT_RS1;
	if (rate_sel & 2)
		control |= DS1337_BIT_RS2;

	return ds1337_write_control(ds1307, DS1337_BIT_RS1 | DS1337_BIT_RS2,
				control);
}

static int ds3231_clk_sqw_prepare(struct clk_hw *hw)
{
	struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);

	return ds1337_write_control(ds1307, DS1337_BIT_INTCN, 0);
}

static void ds3231_clk_sqw_unprepare(struct clk_hw *hw)
{
	struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);

	ds1337_write_control(ds1307, DS1337_BIT_INTCN, DS1337_BIT_INTCN);
}

static int ds3231_clk_sqw_is_prepared(struct clk_hw *hw)
{
	struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1509
	int control, ret;
1510

1511 1512 1513
	ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
	if (ret)
		return ret;
1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527

	return !(control & DS1337_BIT_INTCN);
}

static const struct clk_ops ds3231_clk_sqw_ops = {
	.prepare = ds3231_clk_sqw_prepare,
	.unprepare = ds3231_clk_sqw_unprepare,
	.is_prepared = ds3231_clk_sqw_is_prepared,
	.recalc_rate = ds3231_clk_sqw_recalc_rate,
	.round_rate = ds3231_clk_sqw_round_rate,
	.set_rate = ds3231_clk_sqw_set_rate,
};

static unsigned long ds3231_clk_32khz_recalc_rate(struct clk_hw *hw,
1528
						  unsigned long parent_rate)
1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
{
	return 32768;
}

static int ds3231_clk_32khz_control(struct ds1307 *ds1307, bool enable)
{
	struct mutex *lock = &ds1307->rtc->ops_lock;
	int ret;

	mutex_lock(lock);
1539 1540 1541
	ret = regmap_update_bits(ds1307->regmap, DS1337_REG_STATUS,
				 DS3231_BIT_EN32KHZ,
				 enable ? DS3231_BIT_EN32KHZ : 0);
1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563
	mutex_unlock(lock);

	return ret;
}

static int ds3231_clk_32khz_prepare(struct clk_hw *hw)
{
	struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);

	return ds3231_clk_32khz_control(ds1307, true);
}

static void ds3231_clk_32khz_unprepare(struct clk_hw *hw)
{
	struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);

	ds3231_clk_32khz_control(ds1307, false);
}

static int ds3231_clk_32khz_is_prepared(struct clk_hw *hw)
{
	struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
1564
	int status, ret;
1565

1566 1567 1568
	ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &status);
	if (ret)
		return ret;
1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579

	return !!(status & DS3231_BIT_EN32KHZ);
}

static const struct clk_ops ds3231_clk_32khz_ops = {
	.prepare = ds3231_clk_32khz_prepare,
	.unprepare = ds3231_clk_32khz_unprepare,
	.is_prepared = ds3231_clk_32khz_is_prepared,
	.recalc_rate = ds3231_clk_32khz_recalc_rate,
};

1580 1581 1582 1583 1584
static const char *ds3231_clks_names[] = {
	[DS3231_CLK_SQW] = "ds3231_clk_sqw",
	[DS3231_CLK_32KHZ] = "ds3231_clk_32khz",
};

1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595
static struct clk_init_data ds3231_clks_init[] = {
	[DS3231_CLK_SQW] = {
		.ops = &ds3231_clk_sqw_ops,
	},
	[DS3231_CLK_32KHZ] = {
		.ops = &ds3231_clk_32khz_ops,
	},
};

static int ds3231_clks_register(struct ds1307 *ds1307)
{
1596
	struct device_node *node = ds1307->dev->of_node;
1597 1598 1599
	struct clk_onecell_data	*onecell;
	int i;

1600
	onecell = devm_kzalloc(ds1307->dev, sizeof(*onecell), GFP_KERNEL);
1601 1602 1603 1604
	if (!onecell)
		return -ENOMEM;

	onecell->clk_num = ARRAY_SIZE(ds3231_clks_init);
1605 1606
	onecell->clks = devm_kcalloc(ds1307->dev, onecell->clk_num,
				     sizeof(onecell->clks[0]), GFP_KERNEL);
1607 1608 1609
	if (!onecell->clks)
		return -ENOMEM;

1610 1611 1612 1613 1614
	/* optional override of the clockname */
	device_property_read_string_array(ds1307->dev, "clock-output-names",
					  ds3231_clks_names,
					  ARRAY_SIZE(ds3231_clks_names));

1615 1616 1617 1618 1619 1620 1621
	for (i = 0; i < ARRAY_SIZE(ds3231_clks_init); i++) {
		struct clk_init_data init = ds3231_clks_init[i];

		/*
		 * Interrupt signal due to alarm conditions and square-wave
		 * output share same pin, so don't initialize both.
		 */
1622
		if (i == DS3231_CLK_SQW && test_bit(RTC_FEATURE_ALARM, ds1307->rtc->features))
1623 1624
			continue;

1625
		init.name = ds3231_clks_names[i];
1626 1627
		ds1307->clks[i].init = &init;

1628 1629
		onecell->clks[i] = devm_clk_register(ds1307->dev,
						     &ds1307->clks[i]);
1630 1631 1632 1633
		if (IS_ERR(onecell->clks[i]))
			return PTR_ERR(onecell->clks[i]);
	}

1634 1635
	if (node)
		of_clk_add_provider(node, of_clk_src_onecell_get, onecell);
1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648

	return 0;
}

static void ds1307_clks_register(struct ds1307 *ds1307)
{
	int ret;

	if (ds1307->type != ds_3231)
		return;

	ret = ds3231_clks_register(ds1307);
	if (ret) {
1649 1650
		dev_warn(ds1307->dev, "unable to register clock device %d\n",
			 ret);
1651 1652 1653 1654 1655 1656 1657 1658 1659 1660
	}
}

#else

static void ds1307_clks_register(struct ds1307 *ds1307)
{
}

#endif /* CONFIG_COMMON_CLK */
1661

1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679
#ifdef CONFIG_WATCHDOG_CORE
static const struct watchdog_info ds1388_wdt_info = {
	.options = WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE,
	.identity = "DS1388 watchdog",
};

static const struct watchdog_ops ds1388_wdt_ops = {
	.owner = THIS_MODULE,
	.start = ds1388_wdt_start,
	.stop = ds1388_wdt_stop,
	.ping = ds1388_wdt_ping,
	.set_timeout = ds1388_wdt_set_timeout,

};

static void ds1307_wdt_register(struct ds1307 *ds1307)
{
	struct watchdog_device	*wdt;
1680 1681
	int err;
	int val;
1682 1683 1684 1685 1686

	if (ds1307->type != ds_1388)
		return;

	wdt = devm_kzalloc(ds1307->dev, sizeof(*wdt), GFP_KERNEL);
1687 1688
	if (!wdt)
		return;
1689

1690 1691 1692 1693
	err = regmap_read(ds1307->regmap, DS1388_REG_FLAG, &val);
	if (!err && val & DS1388_BIT_WF)
		wdt->bootstatus = WDIOF_CARDRESET;

1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709
	wdt->info = &ds1388_wdt_info;
	wdt->ops = &ds1388_wdt_ops;
	wdt->timeout = 99;
	wdt->max_timeout = 99;
	wdt->min_timeout = 1;

	watchdog_init_timeout(wdt, 0, ds1307->dev);
	watchdog_set_drvdata(wdt, ds1307);
	devm_watchdog_register_device(ds1307->dev, wdt);
}
#else
static void ds1307_wdt_register(struct ds1307 *ds1307)
{
}
#endif /* CONFIG_WATCHDOG_CORE */

1710 1711 1712 1713 1714
static const struct regmap_config regmap_config = {
	.reg_bits = 8,
	.val_bits = 8,
};

1715 1716
static int ds1307_probe(struct i2c_client *client,
			const struct i2c_device_id *id)
1717 1718
{
	struct ds1307		*ds1307;
1719
	const void		*match;
1720
	int			err = -ENODEV;
1721
	int			tmp;
1722
	const struct chip_desc	*chip;
H
Heiner Kallweit 已提交
1723
	bool			want_irq;
1724
	bool			ds1307_can_wakeup_device = false;
1725
	unsigned char		regs[8];
1726
	struct ds1307_platform_data *pdata = dev_get_platdata(&client->dev);
1727
	u8			trickle_charger_setup = 0;
1728

1729
	ds1307 = devm_kzalloc(&client->dev, sizeof(struct ds1307), GFP_KERNEL);
1730
	if (!ds1307)
1731
		return -ENOMEM;
D
David Brownell 已提交
1732

1733 1734 1735 1736 1737 1738 1739 1740 1741
	dev_set_drvdata(&client->dev, ds1307);
	ds1307->dev = &client->dev;
	ds1307->name = client->name;

	ds1307->regmap = devm_regmap_init_i2c(client, &regmap_config);
	if (IS_ERR(ds1307->regmap)) {
		dev_err(ds1307->dev, "regmap allocation failed\n");
		return PTR_ERR(ds1307->regmap);
	}
J
Joakim Tjernlund 已提交
1742

1743
	i2c_set_clientdata(client, ds1307);
1744

1745 1746 1747
	match = device_get_match_data(&client->dev);
	if (match) {
		ds1307->type = (enum ds_type)match;
1748 1749
		chip = &chips[ds1307->type];
	} else if (id) {
T
Tin Huynh 已提交
1750 1751 1752
		chip = &chips[id->driver_data];
		ds1307->type = id->driver_data;
	} else {
1753
		return -ENODEV;
T
Tin Huynh 已提交
1754
	}
J
Joakim Tjernlund 已提交
1755

H
Heiner Kallweit 已提交
1756 1757
	want_irq = client->irq > 0 && chip->alarm;

T
Tin Huynh 已提交
1758
	if (!pdata)
1759
		trickle_charger_setup = ds1307_trickle_init(ds1307, chip);
T
Tin Huynh 已提交
1760
	else if (pdata->trickle_charger_setup)
1761
		trickle_charger_setup = pdata->trickle_charger_setup;
1762

1763
	if (trickle_charger_setup && chip->trickle_charger_reg) {
1764 1765
		dev_dbg(ds1307->dev,
			"writing trickle charger info 0x%x to 0x%x\n",
1766
			trickle_charger_setup, chip->trickle_charger_reg);
1767
		regmap_write(ds1307->regmap, chip->trickle_charger_reg,
1768
			     trickle_charger_setup);
1769
	}
1770

1771 1772 1773 1774 1775 1776 1777 1778
/*
 * For devices with no IRQ directly connected to the SoC, the RTC chip
 * can be forced as a wakeup source by stating that explicitly in
 * the device's .dts file using the "wakeup-source" boolean property.
 * If the "wakeup-source" property is set, don't request an IRQ.
 * This will guarantee the 'wakealarm' sysfs entry is available on the device,
 * if supported by the RTC.
 */
1779
	if (chip->alarm && device_property_read_bool(&client->dev, "wakeup-source"))
1780
		ds1307_can_wakeup_device = true;
1781

D
David Brownell 已提交
1782 1783 1784
	switch (ds1307->type) {
	case ds_1337:
	case ds_1339:
1785
	case ds_1341:
W
Wolfram Sang 已提交
1786
	case ds_3231:
1787
		/* get registers that the "rtc" read below won't read... */
1788
		err = regmap_bulk_read(ds1307->regmap, DS1337_REG_CONTROL,
1789
				       regs, 2);
1790 1791
		if (err) {
			dev_dbg(ds1307->dev, "read error %d\n", err);
1792
			goto exit;
1793 1794
		}

1795
		/* oscillator off?  turn it on, so clock can tick. */
1796 1797
		if (regs[0] & DS1337_BIT_nEOSC)
			regs[0] &= ~DS1337_BIT_nEOSC;
1798

1799
		/*
1800 1801
		 * Using IRQ or defined as wakeup-source?
		 * Disable the square wave and both alarms.
W
Wolfram Sang 已提交
1802 1803
		 * For some variants, be sure alarms can trigger when we're
		 * running on Vbackup (BBSQI/BBSQW)
1804
		 */
H
Heiner Kallweit 已提交
1805
		if (want_irq || ds1307_can_wakeup_device) {
1806 1807
			regs[0] |= DS1337_BIT_INTCN | chip->bbsqi_bit;
			regs[0] &= ~(DS1337_BIT_A2IE | DS1337_BIT_A1IE);
1808 1809
		}

1810
		regmap_write(ds1307->regmap, DS1337_REG_CONTROL,
1811
			     regs[0]);
1812 1813

		/* oscillator fault?  clear flag, and warn */
1814
		if (regs[1] & DS1337_BIT_OSF) {
1815
			regmap_write(ds1307->regmap, DS1337_REG_STATUS,
1816
				     regs[1] & ~DS1337_BIT_OSF);
1817
			dev_warn(ds1307->dev, "SET TIME!\n");
1818
		}
D
David Brownell 已提交
1819
		break;
1820 1821

	case rx_8025:
1822
		err = regmap_bulk_read(ds1307->regmap,
1823
				       RX8025_REG_CTRL1 << 4 | 0x08, regs, 2);
1824 1825
		if (err) {
			dev_dbg(ds1307->dev, "read error %d\n", err);
1826
			goto exit;
1827 1828 1829
		}

		/* oscillator off?  turn it on, so clock can tick. */
1830 1831
		if (!(regs[1] & RX8025_BIT_XST)) {
			regs[1] |= RX8025_BIT_XST;
1832 1833
			regmap_write(ds1307->regmap,
				     RX8025_REG_CTRL2 << 4 | 0x08,
1834
				     regs[1]);
1835
			dev_warn(ds1307->dev,
1836 1837 1838
				 "oscillator stop detected - SET TIME!\n");
		}

1839 1840
		if (regs[1] & RX8025_BIT_PON) {
			regs[1] &= ~RX8025_BIT_PON;
1841 1842
			regmap_write(ds1307->regmap,
				     RX8025_REG_CTRL2 << 4 | 0x08,
1843
				     regs[1]);
1844
			dev_warn(ds1307->dev, "power-on detected\n");
1845 1846
		}

1847 1848
		if (regs[1] & RX8025_BIT_VDET) {
			regs[1] &= ~RX8025_BIT_VDET;
1849 1850
			regmap_write(ds1307->regmap,
				     RX8025_REG_CTRL2 << 4 | 0x08,
1851
				     regs[1]);
1852
			dev_warn(ds1307->dev, "voltage drop detected\n");
1853 1854 1855
		}

		/* make sure we are running in 24hour mode */
1856
		if (!(regs[0] & RX8025_BIT_2412)) {
1857 1858 1859
			u8 hour;

			/* switch to 24 hour mode */
1860 1861
			regmap_write(ds1307->regmap,
				     RX8025_REG_CTRL1 << 4 | 0x08,
1862
				     regs[0] | RX8025_BIT_2412);
1863 1864 1865

			err = regmap_bulk_read(ds1307->regmap,
					       RX8025_REG_CTRL1 << 4 | 0x08,
1866
					       regs, 2);
1867 1868
			if (err) {
				dev_dbg(ds1307->dev, "read error %d\n", err);
1869
				goto exit;
1870 1871 1872
			}

			/* correct hour */
1873
			hour = bcd2bin(regs[DS1307_REG_HOUR]);
1874 1875
			if (hour == 12)
				hour = 0;
1876
			if (regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
1877 1878
				hour += 12;

1879 1880
			regmap_write(ds1307->regmap,
				     DS1307_REG_HOUR << 4 | 0x08, hour);
1881 1882
		}
		break;
1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895
	case ds_1388:
		err = regmap_read(ds1307->regmap, DS1388_REG_CONTROL, &tmp);
		if (err) {
			dev_dbg(ds1307->dev, "read error %d\n", err);
			goto exit;
		}

		/* oscillator off?  turn it on, so clock can tick. */
		if (tmp & DS1388_BIT_nEOSC) {
			tmp &= ~DS1388_BIT_nEOSC;
			regmap_write(ds1307->regmap, DS1388_REG_CONTROL, tmp);
		}
		break;
D
David Brownell 已提交
1896 1897 1898
	default:
		break;
	}
1899 1900

	/* read RTC registers */
1901 1902
	err = regmap_bulk_read(ds1307->regmap, chip->offset, regs,
			       sizeof(regs));
1903 1904
	if (err) {
		dev_dbg(ds1307->dev, "read error %d\n", err);
1905
		goto exit;
1906 1907
	}

1908 1909 1910 1911 1912
	if (ds1307->type == mcp794xx &&
	    !(regs[DS1307_REG_WDAY] & MCP794XX_BIT_VBATEN)) {
		regmap_write(ds1307->regmap, DS1307_REG_WDAY,
			     regs[DS1307_REG_WDAY] |
			     MCP794XX_BIT_VBATEN);
1913
	}
D
David Brownell 已提交
1914

1915
	tmp = regs[DS1307_REG_HOUR];
1916 1917
	switch (ds1307->type) {
	case ds_1340:
1918
	case m41t0:
1919
	case m41t00:
1920
	case m41t11:
1921 1922
		/*
		 * NOTE: ignores century bits; fix before deploying
1923 1924 1925
		 * systems that will run through year 2100.
		 */
		break;
1926 1927
	case rx_8025:
		break;
1928 1929 1930 1931
	default:
		if (!(tmp & DS1307_BIT_12HR))
			break;

1932 1933
		/*
		 * Be sure we're in 24 hour mode.  Multi-master systems
1934 1935
		 * take note...
		 */
A
Adrian Bunk 已提交
1936
		tmp = bcd2bin(tmp & 0x1f);
1937 1938
		if (tmp == 12)
			tmp = 0;
1939
		if (regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
1940
			tmp += 12;
1941
		regmap_write(ds1307->regmap, chip->offset + DS1307_REG_HOUR,
1942
			     bin2bcd(tmp));
1943 1944
	}

1945
	ds1307->rtc = devm_rtc_allocate_device(ds1307->dev);
A
Alexandre Belloni 已提交
1946
	if (IS_ERR(ds1307->rtc))
1947
		return PTR_ERR(ds1307->rtc);
1948

1949 1950 1951 1952 1953
	if (want_irq || ds1307_can_wakeup_device)
		device_set_wakeup_capable(ds1307->dev, true);
	else
		clear_bit(RTC_FEATURE_ALARM, ds1307->rtc->features);

H
Heiner Kallweit 已提交
1954
	if (ds1307_can_wakeup_device && !want_irq) {
1955 1956
		dev_info(ds1307->dev,
			 "'wakeup-source' is set, request for an IRQ is disabled!\n");
1957 1958 1959 1960
		/* We cannot support UIE mode if we do not have an IRQ line */
		ds1307->rtc->uie_unsupported = 1;
	}

1961
	if (want_irq) {
1962 1963
		err = devm_request_threaded_irq(ds1307->dev, client->irq, NULL,
						chip->irq_handler ?: ds1307_irq,
1964
						IRQF_SHARED | IRQF_ONESHOT,
1965
						ds1307->name, ds1307);
1966
		if (err) {
1967
			client->irq = 0;
1968
			device_set_wakeup_capable(ds1307->dev, false);
1969
			clear_bit(RTC_FEATURE_ALARM, ds1307->rtc->features);
1970
			dev_err(ds1307->dev, "unable to request IRQ!\n");
A
Alexandre Belloni 已提交
1971
		} else {
1972
			dev_dbg(ds1307->dev, "got IRQ %d\n", client->irq);
A
Alexandre Belloni 已提交
1973
		}
1974 1975
	}

1976
	ds1307->rtc->ops = chip->rtc_ops ?: &ds13xx_rtc_ops;
1977
	err = ds1307_add_frequency_test(ds1307);
1978 1979 1980
	if (err)
		return err;

1981
	err = devm_rtc_register_device(ds1307->rtc);
1982 1983 1984
	if (err)
		return err;

1985
	if (chip->nvram_size) {
1986 1987 1988 1989 1990 1991 1992 1993 1994
		struct nvmem_config nvmem_cfg = {
			.name = "ds1307_nvram",
			.word_size = 1,
			.stride = 1,
			.size = chip->nvram_size,
			.reg_read = ds1307_nvram_read,
			.reg_write = ds1307_nvram_write,
			.priv = ds1307,
		};
1995

1996
		devm_rtc_nvmem_register(ds1307->rtc, &nvmem_cfg);
D
David Brownell 已提交
1997 1998
	}

1999
	ds1307_hwmon_register(ds1307);
2000
	ds1307_clks_register(ds1307);
2001
	ds1307_wdt_register(ds1307);
2002

2003 2004
	return 0;

2005
exit:
2006 2007 2008 2009 2010
	return err;
}

static struct i2c_driver ds1307_driver = {
	.driver = {
2011
		.name	= "rtc-ds1307",
2012
		.of_match_table = ds1307_of_match,
2013
	},
2014
	.probe		= ds1307_probe,
2015
	.id_table	= ds1307_id,
2016 2017
};

2018
module_i2c_driver(ds1307_driver);
2019 2020 2021

MODULE_DESCRIPTION("RTC driver for DS1307 and similar chips");
MODULE_LICENSE("GPL");