intel_ringbuffer.c 63.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42
/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
 * to give some inclination as to some of the magic values used in the various
 * workarounds!
 */
#define CACHELINE_BYTES 64

43
static inline int __ring_space(int head, int tail, int size)
44
{
45
	int space = head - (tail + I915_RING_FREE_SPACE);
46
	if (space < 0)
47
		space += size;
48 49 50
	return space;
}

51 52 53 54 55
static inline int ring_space(struct intel_ring_buffer *ring)
{
	return __ring_space(ring->head & HEAD_ADDR, ring->tail, ring->size);
}

56
static bool intel_ring_stopped(struct intel_ring_buffer *ring)
57 58
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
59 60
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
61

62 63
void __intel_ring_advance(struct intel_ring_buffer *ring)
{
64
	ring->tail &= ring->size - 1;
65
	if (intel_ring_stopped(ring))
66 67 68 69
		return;
	ring->write_tail(ring, ring->tail);
}

70
static int
71 72 73 74 75 76 77 78
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
79
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
100
{
101
	struct drm_device *dev = ring->dev;
102
	u32 cmd;
103
	int ret;
104

105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
134
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
135 136 137
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
138

139 140 141
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
142

143 144 145
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
146

147 148 149
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
150 151

	return 0;
152 153
}

154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
194
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
231
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
232 233
	int ret;

234 235 236 237 238
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

239 240 241 242
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
243 244 245 246 247 248 249
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
250
		flags |= PIPE_CONTROL_CS_STALL;
251 252 253 254 255 256 257 258 259 260 261
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
262
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
263
	}
264

265
	ret = intel_ring_begin(ring, 4);
266 267 268
	if (ret)
		return ret;

269
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
270 271
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
272
	intel_ring_emit(ring, 0);
273 274 275 276 277
	intel_ring_advance(ring);

	return 0;
}

278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296
static int
gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

R
Rodrigo Vivi 已提交
297 298 299 300 301 302 303
static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

304
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
305 306 307 308 309 310
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
311 312 313
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
314 315 316 317 318 319
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

320 321 322 323 324
static int
gen7_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
325
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
326 327
	int ret;

328 329 330 331 332 333 334 335 336 337
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
357
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
358 359 360 361 362

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
363 364 365 366 367 368 369 370
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
371
	intel_ring_emit(ring, scratch_addr);
372 373 374
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

375
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
376 377
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

378 379 380
	return 0;
}

B
Ben Widawsky 已提交
381 382 383 384 385
static int
gen8_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
386
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
B
Ben Widawsky 已提交
387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421
	int ret;

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
	}

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;

}

422
static void ring_write_tail(struct intel_ring_buffer *ring,
423
			    u32 value)
424
{
425
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
426
	I915_WRITE_TAIL(ring, value);
427 428
}

429
u64 intel_ring_get_active_head(struct intel_ring_buffer *ring)
430
{
431
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
432
	u64 acthd;
433

434 435 436 437 438 439 440 441 442
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
443 444
}

445 446 447 448 449 450 451 452 453 454 455
static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

456
static bool stop_ring(struct intel_ring_buffer *ring)
457
{
458
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
459

460 461 462 463 464 465 466
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
		if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
			return false;
		}
	}
467

468
	I915_WRITE_CTL(ring, 0);
469
	I915_WRITE_HEAD(ring, 0);
470
	ring->write_tail(ring, 0);
471

472 473 474 475
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
476

477 478
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
479

480 481 482 483 484 485 486 487 488 489 490
static int init_ring_common(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj = ring->obj;
	int ret = 0;

	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
491 492 493 494 495 496 497
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
498

499
		if (!stop_ring(ring)) {
500 501 502 503 504 505 506
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
507 508
			ret = -EIO;
			goto out;
509
		}
510 511
	}

512 513 514 515 516
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

517 518 519 520
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
521
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
522
	I915_WRITE_CTL(ring,
523
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
524
			| RING_VALID);
525 526

	/* If the head is still not zero, the ring is dead */
527
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
528
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
529
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
530
		DRM_ERROR("%s initialization failed "
531 532 533 534 535
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
536 537
		ret = -EIO;
		goto out;
538 539
	}

540 541
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
542
	else {
543
		ring->head = I915_READ_HEAD(ring);
544
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
545
		ring->space = ring_space(ring);
546
		ring->last_retired_head = -1;
547
	}
548

549 550
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

551
out:
552
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
553 554

	return ret;
555 556
}

557 558 559 560 561
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	int ret;

562
	if (ring->scratch.obj)
563 564
		return 0;

565 566
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
567 568 569 570
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
571

572 573 574
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
575

576
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
577 578 579
	if (ret)
		goto err_unref;

580 581 582
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
583
		ret = -ENOMEM;
584
		goto err_unpin;
585
	}
586

587
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
588
			 ring->name, ring->scratch.gtt_offset);
589 590 591
	return 0;

err_unpin:
B
Ben Widawsky 已提交
592
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
593
err_unref:
594
	drm_gem_object_unreference(&ring->scratch.obj->base);
595 596 597 598
err:
	return ret;
}

599
static int init_render_ring(struct intel_ring_buffer *ring)
600
{
601
	struct drm_device *dev = ring->dev;
602
	struct drm_i915_private *dev_priv = dev->dev_private;
603
	int ret = init_ring_common(ring);
604

605 606
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
607
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
608 609 610 611

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
612
	 *
613
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw
614 615 616 617
	 */
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

618
	/* Required for the hardware to program scanline values for waiting */
619
	/* WaEnableFlushTlbInvalidationMode:snb */
620 621
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
622
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
623

624
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
625 626
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
627
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
628
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
629

630
	if (INTEL_INFO(dev)->gen >= 5) {
631 632 633 634 635
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

636
	if (IS_GEN6(dev)) {
637 638 639 640 641 642
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
643
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
644 645
	}

646 647
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
648

649
	if (HAS_L3_DPF(dev))
650
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
651

652 653 654
	return ret;
}

655 656
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
657 658
	struct drm_device *dev = ring->dev;

659
	if (ring->scratch.obj == NULL)
660 661
		return;

662 663
	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
B
Ben Widawsky 已提交
664
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
665
	}
666

667 668
	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
669 670
}

671 672
static int gen6_signal(struct intel_ring_buffer *signaller,
		       unsigned int num_dwords)
673
{
674 675
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
676
	struct intel_ring_buffer *useless;
677
	int i, ret;
678

679 680 681 682 683
	/* NB: In order to be able to do semaphore MBOX updates for varying
	 * number of rings, it's easiest if we round up each individual update
	 * to a multiple of 2 (since ring updates must always be a multiple of
	 * 2) even though the actual update only requires 3 dwords.
	 */
684
#define MBOX_UPDATE_DWORDS 4
685 686 687 688 689 690 691 692
	if (i915_semaphore_is_enabled(dev))
		num_dwords += ((I915_NUM_RINGS-1) * MBOX_UPDATE_DWORDS);

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;
#undef MBOX_UPDATE_DWORDS

693 694 695 696 697 698 699 700 701 702 703 704 705 706
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = signaller->semaphore.mbox.signal[i];
		if (mbox_reg != GEN6_NOSYNC) {
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
			intel_ring_emit(signaller, mbox_reg);
			intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
			intel_ring_emit(signaller, MI_NOOP);
		} else {
			intel_ring_emit(signaller, MI_NOOP);
			intel_ring_emit(signaller, MI_NOOP);
			intel_ring_emit(signaller, MI_NOOP);
			intel_ring_emit(signaller, MI_NOOP);
		}
	}
707 708

	return 0;
709 710
}

711 712 713 714 715 716 717 718 719
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
720
static int
721
gen6_add_request(struct intel_ring_buffer *ring)
722
{
723
	int ret;
724

725
	ret = ring->semaphore.signal(ring, 4);
726 727 728 729 730
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
731
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
732
	intel_ring_emit(ring, MI_USER_INTERRUPT);
733
	__intel_ring_advance(ring);
734 735 736 737

	return 0;
}

738 739 740 741 742 743 744
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

745 746 747 748 749 750 751 752
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
753 754 755
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
756
{
757 758 759
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
760 761
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
762

763 764 765 766 767 768
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

769
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
770

771
	ret = intel_ring_begin(waiter, 4);
772 773 774
	if (ret)
		return ret;

775 776
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
777
		intel_ring_emit(waiter, dw1 | wait_mbox);
778 779 780 781 782 783 784 785 786
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
787
	intel_ring_advance(waiter);
788 789 790 791

	return 0;
}

792 793
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
794 795
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
796 797 798 799 800 801
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
802
pc_render_add_request(struct intel_ring_buffer *ring)
803
{
804
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
805 806 807 808 809 810 811 812 813 814 815 816 817 818
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

819
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
820 821
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
822
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
823
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
824 825
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
826
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
827
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
828
	scratch_addr += 2 * CACHELINE_BYTES;
829
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
830
	scratch_addr += 2 * CACHELINE_BYTES;
831
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
832
	scratch_addr += 2 * CACHELINE_BYTES;
833
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
834
	scratch_addr += 2 * CACHELINE_BYTES;
835
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
836

837
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
838 839
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
840
			PIPE_CONTROL_NOTIFY);
841
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
842
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
843
	intel_ring_emit(ring, 0);
844
	__intel_ring_advance(ring);
845 846 847 848

	return 0;
}

849
static u32
850
gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
851 852 853 854
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
855 856 857 858 859
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

860 861 862
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

863
static u32
864
ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
865
{
866 867 868
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
869 870 871 872 873 874
static void
ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

875
static u32
876
pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
877
{
878
	return ring->scratch.cpu_page[0];
879 880
}

M
Mika Kuoppala 已提交
881 882 883
static void
pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
884
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
885 886
}

887 888 889 890
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
891
	struct drm_i915_private *dev_priv = dev->dev_private;
892
	unsigned long flags;
893 894 895 896

	if (!dev->irq_enabled)
		return false;

897
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
898 899
	if (ring->irq_refcount++ == 0)
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
900
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
901 902 903 904 905 906 907 908

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
909
	struct drm_i915_private *dev_priv = dev->dev_private;
910
	unsigned long flags;
911

912
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
913 914
	if (--ring->irq_refcount == 0)
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
915
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
916 917
}

918
static bool
919
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
920
{
921
	struct drm_device *dev = ring->dev;
922
	struct drm_i915_private *dev_priv = dev->dev_private;
923
	unsigned long flags;
924

925 926 927
	if (!dev->irq_enabled)
		return false;

928
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
929
	if (ring->irq_refcount++ == 0) {
930 931 932 933
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
934
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
935 936

	return true;
937 938
}

939
static void
940
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
941
{
942
	struct drm_device *dev = ring->dev;
943
	struct drm_i915_private *dev_priv = dev->dev_private;
944
	unsigned long flags;
945

946
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
947
	if (--ring->irq_refcount == 0) {
948 949 950 951
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
952
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
953 954
}

C
Chris Wilson 已提交
955 956 957 958
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
959
	struct drm_i915_private *dev_priv = dev->dev_private;
960
	unsigned long flags;
C
Chris Wilson 已提交
961 962 963 964

	if (!dev->irq_enabled)
		return false;

965
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
966
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
967 968 969 970
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
971
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
972 973 974 975 976 977 978 979

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
980
	struct drm_i915_private *dev_priv = dev->dev_private;
981
	unsigned long flags;
C
Chris Wilson 已提交
982

983
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
984
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
985 986 987 988
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
989
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
990 991
}

992
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
993
{
994
	struct drm_device *dev = ring->dev;
995
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
996 997 998 999 1000 1001 1002
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
1003
		case RCS:
1004 1005
			mmio = RENDER_HWS_PGA_GEN7;
			break;
1006
		case BCS:
1007 1008
			mmio = BLT_HWS_PGA_GEN7;
			break;
1009 1010 1011 1012 1013
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
1014
		case VCS:
1015 1016
			mmio = BSD_HWS_PGA_GEN7;
			break;
1017
		case VECS:
B
Ben Widawsky 已提交
1018 1019
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
1020 1021 1022 1023
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
1024
		/* XXX: gen8 returns to sanity */
1025 1026 1027
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

1028 1029
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
1030

1031 1032 1033 1034 1035 1036 1037 1038
	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
1039
		u32 reg = RING_INSTPM(ring->mmio_base);
1040 1041 1042 1043

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

1044 1045 1046 1047 1048 1049 1050 1051
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
1052 1053
}

1054
static int
1055 1056 1057
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
1058
{
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1069 1070
}

1071
static int
1072
i9xx_add_request(struct intel_ring_buffer *ring)
1073
{
1074 1075 1076 1077 1078
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1079

1080 1081
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1082
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1083
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1084
	__intel_ring_advance(ring);
1085

1086
	return 0;
1087 1088
}

1089
static bool
1090
gen6_ring_get_irq(struct intel_ring_buffer *ring)
1091 1092
{
	struct drm_device *dev = ring->dev;
1093
	struct drm_i915_private *dev_priv = dev->dev_private;
1094
	unsigned long flags;
1095 1096 1097 1098

	if (!dev->irq_enabled)
	       return false;

1099
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1100
	if (ring->irq_refcount++ == 0) {
1101
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1102 1103
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1104
					 GT_PARITY_ERROR(dev)));
1105 1106
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1107
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1108
	}
1109
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1110 1111 1112 1113 1114

	return true;
}

static void
1115
gen6_ring_put_irq(struct intel_ring_buffer *ring)
1116 1117
{
	struct drm_device *dev = ring->dev;
1118
	struct drm_i915_private *dev_priv = dev->dev_private;
1119
	unsigned long flags;
1120

1121
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1122
	if (--ring->irq_refcount == 0) {
1123
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1124
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1125 1126
		else
			I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1127
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1128
	}
1129
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1130 1131
}

B
Ben Widawsky 已提交
1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
static bool
hsw_vebox_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

1142
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1143
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1144
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1145
		snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1146
	}
1147
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161

	return true;
}

static void
hsw_vebox_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return;

1162
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1163
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1164
		I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1165
		snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1166
	}
1167
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1168 1169
}

1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215
static bool
gen8_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
gen8_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1216
static int
1217
i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
B
Ben Widawsky 已提交
1218
			 u64 offset, u32 length,
1219
			 unsigned flags)
1220
{
1221
	int ret;
1222

1223 1224 1225 1226
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1227
	intel_ring_emit(ring,
1228 1229
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1230
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1231
	intel_ring_emit(ring, offset);
1232 1233
	intel_ring_advance(ring);

1234 1235 1236
	return 0;
}

1237 1238
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1239
static int
1240
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
B
Ben Widawsky 已提交
1241
				u64 offset, u32 len,
1242
				unsigned flags)
1243
{
1244
	int ret;
1245

1246 1247 1248 1249
	if (flags & I915_DISPATCH_PINNED) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
1250

1251 1252 1253 1254 1255 1256
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	} else {
1257
		u32 cs_offset = ring->scratch.gtt_offset;
1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285

		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

		ret = intel_ring_begin(ring, 9+3);
		if (ret)
			return ret;
		/* Blit the batch (which has now all relocs applied) to the stable batch
		 * scratch bo area (so that the CS never stumbles over its tlb
		 * invalidation bug) ... */
		intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
				XY_SRC_COPY_BLT_WRITE_ALPHA |
				XY_SRC_COPY_BLT_WRITE_RGB);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
		intel_ring_emit(ring, MI_FLUSH);

		/* ... and execute it. */
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, cs_offset + len - 8);
		intel_ring_advance(ring);
	}
1286

1287 1288 1289 1290 1291
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
B
Ben Widawsky 已提交
1292
			 u64 offset, u32 len,
1293
			 unsigned flags)
1294 1295 1296 1297 1298 1299 1300
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1301
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1302
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1303
	intel_ring_advance(ring);
1304 1305 1306 1307

	return 0;
}

1308
static void cleanup_status_page(struct intel_ring_buffer *ring)
1309
{
1310
	struct drm_i915_gem_object *obj;
1311

1312 1313
	obj = ring->status_page.obj;
	if (obj == NULL)
1314 1315
		return;

1316
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1317
	i915_gem_object_ggtt_unpin(obj);
1318
	drm_gem_object_unreference(&obj->base);
1319
	ring->status_page.obj = NULL;
1320 1321
}

1322
static int init_status_page(struct intel_ring_buffer *ring)
1323
{
1324
	struct drm_i915_gem_object *obj;
1325

1326 1327
	if ((obj = ring->status_page.obj) == NULL) {
		int ret;
1328

1329 1330 1331 1332 1333
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1334

1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

		ret = i915_gem_obj_ggtt_pin(obj, 4096, 0);
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
1348

1349
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1350
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1351
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1352

1353 1354
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1355 1356 1357 1358

	return 0;
}

1359
static int init_phys_status_page(struct intel_ring_buffer *ring)
1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1376
static int allocate_ring_buffer(struct intel_ring_buffer *ring)
1377
{
1378 1379
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
1380
	struct drm_i915_gem_object *obj;
1381 1382
	int ret;

1383 1384
	if (ring->obj)
		return 0;
1385

1386 1387 1388 1389 1390
	obj = NULL;
	if (!HAS_LLC(dev))
		obj = i915_gem_object_create_stolen(dev, ring->size);
	if (obj == NULL)
		obj = i915_gem_alloc_object(dev, ring->size);
1391 1392
	if (obj == NULL)
		return -ENOMEM;
1393

1394
	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1395 1396
	if (ret)
		goto err_unref;
1397

1398 1399 1400 1401
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1402
	ring->virtual_start =
1403
		ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
1404
			   ring->size);
1405
	if (ring->virtual_start == NULL) {
1406
		ret = -EINVAL;
1407
		goto err_unpin;
1408 1409
	}

1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428
	ring->obj = obj;
	return 0;

err_unpin:
	i915_gem_object_ggtt_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
	return ret;
}

static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
{
	int ret;

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
	ring->size = 32 * PAGE_SIZE;
1429
	memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448

	init_waitqueue_head(&ring->irq_queue);

	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
			return ret;
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_status_page(ring);
		if (ret)
			return ret;
	}

	ret = allocate_ring_buffer(ring);
	if (ret) {
		DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
		return ret;
	}
1449

1450 1451 1452 1453 1454
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1455
	if (IS_I830(dev) || IS_845G(dev))
1456
		ring->effective_size -= 2 * CACHELINE_BYTES;
1457

1458 1459
	i915_cmd_parser_init_ring(ring);

1460
	return ring->init(ring);
1461 1462
}

1463
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1464
{
1465
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
1466

1467
	if (ring->obj == NULL)
1468 1469
		return;

1470 1471
	intel_stop_ring_buffer(ring);
	WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1472

1473
	iounmap(ring->virtual_start);
1474

B
Ben Widawsky 已提交
1475
	i915_gem_object_ggtt_unpin(ring->obj);
1476 1477
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1478 1479
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
1480

Z
Zou Nan hai 已提交
1481 1482 1483
	if (ring->cleanup)
		ring->cleanup(ring);

1484
	cleanup_status_page(ring);
1485 1486
}

1487 1488 1489
static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
1490
	u32 seqno = 0;
1491 1492 1493 1494 1495
	int ret;

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
1496

1497 1498 1499 1500 1501 1502
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
1503
		if (__ring_space(request->tail, ring->tail, ring->size) >= n) {
1504 1505 1506 1507 1508 1509 1510 1511
			seqno = request->seqno;
			break;
		}
	}

	if (seqno == 0)
		return -ENOSPC;

1512
	ret = i915_wait_seqno(ring, seqno);
1513 1514 1515
	if (ret)
		return ret;

1516 1517 1518
	i915_gem_retire_requests_ring(ring);
	ring->head = ring->last_retired_head;
	ring->last_retired_head = -1;
1519

1520
	ring->space = ring_space(ring);
1521 1522 1523
	return 0;
}

1524
static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
1525
{
1526
	struct drm_device *dev = ring->dev;
1527
	struct drm_i915_private *dev_priv = dev->dev_private;
1528
	unsigned long end;
1529
	int ret;
1530

1531 1532 1533 1534
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1535 1536 1537
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

1538 1539 1540 1541 1542 1543
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1544

1545
	trace_i915_ring_wait_begin(ring);
1546
	do {
1547 1548
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1549
		if (ring->space >= n) {
1550 1551
			ret = 0;
			break;
1552 1553
		}

1554 1555
		if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
		    dev->primary->master) {
1556 1557 1558 1559
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1560

1561
		msleep(1);
1562

1563 1564 1565 1566 1567
		if (dev_priv->mm.interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

1568 1569
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1570
		if (ret)
1571 1572 1573 1574 1575 1576 1577
			break;

		if (time_after(jiffies, end)) {
			ret = -EBUSY;
			break;
		}
	} while (1);
C
Chris Wilson 已提交
1578
	trace_i915_ring_wait_end(ring);
1579
	return ret;
1580
}
1581

1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
{
	uint32_t __iomem *virt;
	int rem = ring->size - ring->tail;

	if (ring->space < rem) {
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

	ring->tail = 0;
	ring->space = ring_space(ring);

	return 0;
}

int intel_ring_idle(struct intel_ring_buffer *ring)
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
1610
	if (ring->outstanding_lazy_seqno) {
1611
		ret = i915_add_request(ring, NULL);
1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1627 1628 1629
static int
intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
{
1630
	if (ring->outstanding_lazy_seqno)
1631 1632
		return 0;

1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
	if (ring->preallocated_lazy_request == NULL) {
		struct drm_i915_gem_request *request;

		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;

		ring->preallocated_lazy_request = request;
	}

1643
	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
1644 1645
}

1646 1647
static int __intel_ring_prepare(struct intel_ring_buffer *ring,
				int bytes)
M
Mika Kuoppala 已提交
1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665
{
	int ret;

	if (unlikely(ring->tail + bytes > ring->effective_size)) {
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

	if (unlikely(ring->space < bytes)) {
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

1666 1667
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1668
{
1669
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1670
	int ret;
1671

1672 1673
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
1674 1675
	if (ret)
		return ret;
1676

1677 1678 1679 1680
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

1681 1682 1683 1684 1685
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

1686 1687
	ring->space -= num_dwords * sizeof(uint32_t);
	return 0;
1688
}
1689

1690 1691 1692
/* Align the ring tail to a cacheline boundary */
int intel_ring_cacheline_align(struct intel_ring_buffer *ring)
{
1693
	int num_dwords = (ring->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
1694 1695 1696 1697 1698
	int ret;

	if (num_dwords == 0)
		return 0;

1699
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711
	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

1712
void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
1713
{
1714
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1715

1716
	BUG_ON(ring->outstanding_lazy_seqno);
1717

1718 1719 1720
	if (INTEL_INFO(ring->dev)->gen >= 6) {
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
1721 1722
		if (HAS_VEBOX(ring->dev))
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
1723
	}
1724

1725
	ring->set_seqno(ring, seqno);
1726
	ring->hangcheck.seqno = seqno;
1727
}
1728

1729
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1730
				     u32 value)
1731
{
1732
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1733 1734

       /* Every tail move must follow the sequence below */
1735 1736 1737 1738

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1739
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1740 1741 1742 1743
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1744

1745
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1746
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1747 1748 1749
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1750

1751
	/* Now that the ring is fully powered up, update the tail */
1752
	I915_WRITE_TAIL(ring, value);
1753 1754 1755 1756 1757
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1758
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1759
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1760 1761
}

1762 1763
static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
			       u32 invalidate, u32 flush)
1764
{
1765
	uint32_t cmd;
1766 1767 1768 1769 1770 1771
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1772
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1773 1774
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1775 1776 1777 1778 1779 1780
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1781
	if (invalidate & I915_GEM_GPU_DOMAINS)
1782 1783
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1784
	intel_ring_emit(ring, cmd);
1785
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1786 1787 1788 1789 1790 1791 1792
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1793 1794
	intel_ring_advance(ring);
	return 0;
1795 1796
}

1797 1798
static int
gen8_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
B
Ben Widawsky 已提交
1799
			      u64 offset, u32 len,
1800 1801
			      unsigned flags)
{
B
Ben Widawsky 已提交
1802 1803 1804
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
		!(flags & I915_DISPATCH_SECURE);
1805 1806 1807 1808 1809 1810 1811
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
1812
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
B
Ben Widawsky 已提交
1813 1814
	intel_ring_emit(ring, lower_32_bits(offset));
	intel_ring_emit(ring, upper_32_bits(offset));
1815 1816 1817 1818 1819 1820
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

1821 1822
static int
hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
B
Ben Widawsky 已提交
1823
			      u64 offset, u32 len,
1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

1842
static int
1843
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
B
Ben Widawsky 已提交
1844
			      u64 offset, u32 len,
1845
			      unsigned flags)
1846
{
1847
	int ret;
1848

1849 1850 1851
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1852

1853 1854 1855
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1856 1857 1858
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1859

1860
	return 0;
1861 1862
}

1863 1864
/* Blitter support (SandyBridge+) */

1865 1866
static int gen6_ring_flush(struct intel_ring_buffer *ring,
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1867
{
R
Rodrigo Vivi 已提交
1868
	struct drm_device *dev = ring->dev;
1869
	uint32_t cmd;
1870 1871
	int ret;

1872
	ret = intel_ring_begin(ring, 4);
1873 1874 1875
	if (ret)
		return ret;

1876
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1877 1878
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1879 1880 1881 1882 1883 1884
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1885
	if (invalidate & I915_GEM_DOMAIN_RENDER)
1886
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
1887
			MI_FLUSH_DW_OP_STOREDW;
1888
	intel_ring_emit(ring, cmd);
1889
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1890 1891 1892 1893 1894 1895 1896
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1897
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
1898

1899
	if (IS_GEN7(dev) && !invalidate && flush)
R
Rodrigo Vivi 已提交
1900 1901
		return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);

1902
	return 0;
Z
Zou Nan hai 已提交
1903 1904
}

1905 1906
int intel_init_render_ring_buffer(struct drm_device *dev)
{
1907
	struct drm_i915_private *dev_priv = dev->dev_private;
1908
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1909

1910 1911 1912 1913
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1914 1915
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1916
		ring->flush = gen7_render_ring_flush;
1917
		if (INTEL_INFO(dev)->gen == 6)
1918
			ring->flush = gen6_render_ring_flush;
1919
		if (INTEL_INFO(dev)->gen >= 8) {
B
Ben Widawsky 已提交
1920
			ring->flush = gen8_render_ring_flush;
1921 1922 1923 1924 1925 1926
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
		} else {
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
		}
1927
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
1928
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1929
		ring->set_seqno = ring_set_seqno;
1930
		ring->semaphore.sync_to = gen6_ring_sync;
1931
		ring->semaphore.signal = gen6_signal;
1932 1933 1934 1935 1936 1937
		/*
		 * The current semaphore is only applied on pre-gen8 platform.
		 * And there is no VCS2 ring on the pre-gen8 platform. So the
		 * semaphore between RCS and VCS2 is initialized as INVALID.
		 * Gen8 will initialize the sema between VCS2 and RCS later.
		 */
1938 1939 1940 1941 1942 1943 1944 1945 1946 1947
		ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
		ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
		ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
		ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
		ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
		ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
		ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
1948 1949
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1950
		ring->flush = gen4_render_ring_flush;
1951
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
1952
		ring->set_seqno = pc_render_set_seqno;
1953 1954
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1955 1956
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
1957
	} else {
1958
		ring->add_request = i9xx_add_request;
1959 1960 1961 1962
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1963
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1964
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1965 1966 1967 1968 1969 1970 1971
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1972
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1973
	}
1974
	ring->write_tail = ring_write_tail;
1975 1976
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1977 1978
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
1979
	else if (INTEL_INFO(dev)->gen >= 6)
1980 1981 1982 1983 1984 1985 1986
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1987 1988 1989
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
		struct drm_i915_gem_object *obj;
		int ret;

		obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2001
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2002 2003 2004 2005 2006 2007
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2008 2009
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2010 2011
	}

2012
	return intel_init_ring_buffer(dev, ring);
2013 2014
}

2015 2016
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
2017
	struct drm_i915_private *dev_priv = dev->dev_private;
2018
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
2019
	int ret;
2020

2021 2022 2023 2024
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

2025
	if (INTEL_INFO(dev)->gen >= 6) {
2026 2027
		/* non-kms not supported on gen6+ */
		return -ENODEV;
2028
	}
2029 2030 2031 2032 2033

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
2034 2035 2036 2037
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
2038
	ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2039
	ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2040 2041 2042 2043 2044 2045 2046
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
2047
	ring->irq_enable_mask = I915_USER_INTERRUPT;
2048
	ring->write_tail = ring_write_tail;
2049 2050 2051 2052 2053 2054
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2055 2056
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
2057 2058 2059 2060 2061 2062 2063

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

	ring->size = size;
	ring->effective_size = ring->size;
2064
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
2065
		ring->effective_size -= 2 * CACHELINE_BYTES;
2066

2067 2068
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
2069 2070 2071 2072 2073
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

2074
	if (!I915_NEED_GFX_HWS(dev)) {
2075
		ret = init_phys_status_page(ring);
2076 2077 2078 2079
		if (ret)
			return ret;
	}

2080 2081 2082
	return 0;
}

2083 2084
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2085
	struct drm_i915_private *dev_priv = dev->dev_private;
2086
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
2087

2088 2089 2090
	ring->name = "bsd ring";
	ring->id = VCS;

2091
	ring->write_tail = ring_write_tail;
2092
	if (INTEL_INFO(dev)->gen >= 6) {
2093
		ring->mmio_base = GEN6_BSD_RING_BASE;
2094 2095 2096
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2097
		ring->flush = gen6_bsd_ring_flush;
2098 2099
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2100
		ring->set_seqno = ring_set_seqno;
2101 2102 2103 2104 2105
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2106 2107
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
2108 2109 2110 2111
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2112 2113
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
2114
		}
2115
		ring->semaphore.sync_to = gen6_ring_sync;
2116
		ring->semaphore.signal = gen6_signal;
2117 2118 2119 2120 2121 2122
		/*
		 * The current semaphore is only applied on pre-gen8 platform.
		 * And there is no VCS2 ring on the pre-gen8 platform. So the
		 * semaphore between VCS and VCS2 is initialized as INVALID.
		 * Gen8 will initialize the sema between VCS2 and VCS later.
		 */
2123 2124 2125 2126 2127 2128 2129 2130 2131 2132
		ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
		ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
		ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
		ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
		ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
		ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
		ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2133 2134 2135
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2136
		ring->add_request = i9xx_add_request;
2137
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2138
		ring->set_seqno = ring_set_seqno;
2139
		if (IS_GEN5(dev)) {
2140
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2141 2142 2143
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2144
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2145 2146 2147
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2148
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2149 2150 2151
	}
	ring->init = init_ring_common;

2152
	return intel_init_ring_buffer(dev, ring);
2153
}
2154

2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183
/**
 * Initialize the second BSD ring for Broadwell GT3.
 * It is noted that this only exists on Broadwell GT3.
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS2];

	if ((INTEL_INFO(dev)->gen != 8)) {
		DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
		return -EINVAL;
	}

	ring->name = "bds2_ring";
	ring->id = VCS2;

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
2184
	ring->semaphore.sync_to = gen6_ring_sync;
2185 2186 2187 2188 2189 2190
	/*
	 * The current semaphore is only applied on the pre-gen8. And there
	 * is no bsd2 ring on the pre-gen8. So now the semaphore_register
	 * between VCS2 and other ring is initialized as invalid.
	 * Gen8 will initialize the sema between VCS2 and other ring later.
	 */
2191 2192 2193 2194 2195 2196 2197 2198 2199 2200
	ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
	ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
	ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
	ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
	ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2201 2202 2203 2204 2205 2206

	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2207 2208
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2209
	struct drm_i915_private *dev_priv = dev->dev_private;
2210
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
2211

2212 2213 2214 2215 2216
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2217
	ring->flush = gen6_ring_flush;
2218 2219
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2220
	ring->set_seqno = ring_set_seqno;
2221 2222 2223 2224 2225
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2226
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2227 2228 2229 2230
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2231
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2232
	}
2233
	ring->semaphore.sync_to = gen6_ring_sync;
2234
	ring->semaphore.signal = gen6_signal;
2235 2236 2237 2238 2239 2240
	/*
	 * The current semaphore is only applied on pre-gen8 platform. And
	 * there is no VCS2 ring on the pre-gen8 platform. So the semaphore
	 * between BCS and VCS2 is initialized as INVALID.
	 * Gen8 will initialize the sema between BCS and VCS2 later.
	 */
2241 2242 2243 2244 2245 2246 2247 2248 2249 2250
	ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
	ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
	ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
	ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
	ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
	ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2251
	ring->init = init_ring_common;
2252

2253
	return intel_init_ring_buffer(dev, ring);
2254
}
2255

B
Ben Widawsky 已提交
2256 2257
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2258
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269
	struct intel_ring_buffer *ring = &dev_priv->ring[VECS];

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2270 2271 2272

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2273
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2274 2275
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2276
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2277 2278 2279 2280
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2281
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2282
	}
2283
	ring->semaphore.sync_to = gen6_ring_sync;
2284
	ring->semaphore.signal = gen6_signal;
2285 2286 2287 2288 2289 2290 2291 2292 2293 2294
	ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
	ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
	ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
	ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
	ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
	ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
	ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
	ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
2295 2296 2297 2298 2299
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336
int
intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}
2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352

void
intel_stop_ring_buffer(struct intel_ring_buffer *ring)
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}