sunxi.txt 9.3 KB
Newer Older
1 2 3 4 5 6 7 8
Device Tree Clock bindings for arch-sunxi

This binding uses the common clock binding[1].

[1] Documentation/devicetree/bindings/clock/clock-bindings.txt

Required properties:
- compatible : shall be one of the following:
9 10
	"allwinner,sun4i-a10-osc-clk" - for a gatable oscillator
	"allwinner,sun4i-a10-pll1-clk" - for the main PLL clock and PLL4
11
	"allwinner,sun6i-a31-pll1-clk" - for the main PLL clock on A31
12
	"allwinner,sun8i-a23-pll1-clk" - for the main PLL clock on A23
M
Maxime Ripard 已提交
13
	"allwinner,sun4i-a10-pll3-clk" - for the video PLL clock on A10
14
	"allwinner,sun9i-a80-pll4-clk" - for the peripheral PLLs on A80
15 16
	"allwinner,sun4i-a10-pll5-clk" - for the PLL5 clock
	"allwinner,sun4i-a10-pll6-clk" - for the PLL6 clock
17
	"allwinner,sun6i-a31-pll6-clk" - for the PLL6 clock on A31
18
	"allwinner,sun9i-a80-gt-clk" - for the GT bus clock on A80
19 20
	"allwinner,sun4i-a10-cpu-clk" - for the CPU multiplexer clock
	"allwinner,sun4i-a10-axi-clk" - for the AXI clock
21
	"allwinner,sun8i-a23-axi-clk" - for the AXI clock on A23
22
	"allwinner,sun4i-a10-gates-clk" - for generic gates on all compatible SoCs
23 24
	"allwinner,sun4i-a10-axi-gates-clk" - for the AXI gates
	"allwinner,sun4i-a10-ahb-clk" - for the AHB clock
25
	"allwinner,sun5i-a13-ahb-clk" - for the AHB clock on A13
26
	"allwinner,sun9i-a80-ahb-clk" - for the AHB bus clocks on A80
27
	"allwinner,sun4i-a10-ahb-gates-clk" - for the AHB gates on A10
28
	"allwinner,sun5i-a13-ahb-gates-clk" - for the AHB gates on A13
M
Maxime Ripard 已提交
29
	"allwinner,sun5i-a10s-ahb-gates-clk" - for the AHB gates on A10s
30
	"allwinner,sun7i-a20-ahb-gates-clk" - for the AHB gates on A20
31
	"allwinner,sun6i-a31-ar100-clk" - for the AR100 on A31
32
	"allwinner,sun9i-a80-cpus-clk" - for the CPUS on A80
33
	"allwinner,sun6i-a31-ahb1-clk" - for the AHB1 clock on A31
J
Jens Kuske 已提交
34
	"allwinner,sun8i-h3-ahb2-clk" - for the AHB2 clock on H3
35
	"allwinner,sun6i-a31-ahb1-gates-clk" - for the AHB1 gates on A31
36
	"allwinner,sun8i-a23-ahb1-gates-clk" - for the AHB1 gates on A23
37 38 39
	"allwinner,sun9i-a80-ahb0-gates-clk" - for the AHB0 gates on A80
	"allwinner,sun9i-a80-ahb1-gates-clk" - for the AHB1 gates on A80
	"allwinner,sun9i-a80-ahb2-gates-clk" - for the AHB2 gates on A80
40
	"allwinner,sun4i-a10-apb0-clk" - for the APB0 clock
41
	"allwinner,sun6i-a31-apb0-clk" - for the APB0 clock on A31
42
	"allwinner,sun8i-a23-apb0-clk" - for the APB0 clock on A23
43
	"allwinner,sun9i-a80-apb0-clk" - for the APB0 bus clock on A80
44
	"allwinner,sun8i-a83t-apb0-gates-clk" - for the APB0 gates on A83T
45
	"allwinner,sun4i-a10-apb0-gates-clk" - for the APB0 gates on A10
46
	"allwinner,sun5i-a13-apb0-gates-clk" - for the APB0 gates on A13
M
Maxime Ripard 已提交
47
	"allwinner,sun5i-a10s-apb0-gates-clk" - for the APB0 gates on A10s
48
	"allwinner,sun6i-a31-apb0-gates-clk" - for the APB0 gates on A31
49
	"allwinner,sun7i-a20-apb0-gates-clk" - for the APB0 gates on A20
50
	"allwinner,sun8i-a23-apb0-gates-clk" - for the APB0 gates on A23
51
	"allwinner,sun8i-h3-apb0-gates-clk" - for the APB0 gates on H3
52
	"allwinner,sun9i-a80-apb0-gates-clk" - for the APB0 gates on A80
53
	"allwinner,sun4i-a10-apb1-clk" - for the APB1 clock
54
	"allwinner,sun9i-a80-apb1-clk" - for the APB1 bus clock on A80
55
	"allwinner,sun4i-a10-apb1-gates-clk" - for the APB1 gates on A10
56
	"allwinner,sun5i-a13-apb1-gates-clk" - for the APB1 gates on A13
M
Maxime Ripard 已提交
57
	"allwinner,sun5i-a10s-apb1-gates-clk" - for the APB1 gates on A10s
58
	"allwinner,sun6i-a31-apb1-gates-clk" - for the APB1 gates on A31
59
	"allwinner,sun7i-a20-apb1-gates-clk" - for the APB1 gates on A20
60
	"allwinner,sun8i-a23-apb1-gates-clk" - for the APB1 gates on A23
61
	"allwinner,sun9i-a80-apb1-gates-clk" - for the APB1 gates on A80
62
	"allwinner,sun6i-a31-apb2-gates-clk" - for the APB2 gates on A31
63
	"allwinner,sun8i-a23-apb2-gates-clk" - for the APB2 gates on A23
64
	"allwinner,sun8i-a83t-bus-gates-clk" - for the bus gates on A83T
J
Jens Kuske 已提交
65
	"allwinner,sun8i-h3-bus-gates-clk" - for the bus gates on H3
66
	"allwinner,sun9i-a80-apbs-gates-clk" - for the APBS gates on A80
67
	"allwinner,sun4i-a10-display-clk" - for the display clocks on the A10
68
	"allwinner,sun4i-a10-dram-gates-clk" - for the DRAM gates on A10
69
	"allwinner,sun5i-a13-dram-gates-clk" - for the DRAM gates on A13
70
	"allwinner,sun5i-a13-mbus-clk" - for the MBUS clock on A13
71
	"allwinner,sun4i-a10-mmc-clk" - for the MMC clock
72
	"allwinner,sun9i-a80-mmc-clk" - for mmc module clocks on A80
73
	"allwinner,sun9i-a80-mmc-config-clk" - for mmc gates + resets on A80
74
	"allwinner,sun4i-a10-mod0-clk" - for the module 0 family of clocks
75
	"allwinner,sun9i-a80-mod0-clk" - for module 0 (storage) clocks on A80
76
	"allwinner,sun8i-a23-mbus-clk" - for the MBUS clock on A23
77
	"allwinner,sun7i-a20-out-clk" - for the external output clocks
78
	"allwinner,sun7i-a20-gmac-clk" - for the GMAC clock module on A20/A31
79
	"allwinner,sun4i-a10-tcon-ch0-clk" - for the TCON channel 0 clock on the A10
80
	"allwinner,sun4i-a10-tcon-ch1-clk" - for the TCON channel 1 clock on the A10
81 82
	"allwinner,sun4i-a10-usb-clk" - for usb gates + resets on A10 / A20
	"allwinner,sun5i-a13-usb-clk" - for usb gates + resets on A13
83
	"allwinner,sun6i-a31-usb-clk" - for usb gates + resets on A31
84
	"allwinner,sun8i-a23-usb-clk" - for usb gates + resets on A23
85
	"allwinner,sun8i-h3-usb-clk" - for usb gates + resets on H3
86 87
	"allwinner,sun9i-a80-usb-mod-clk" - for usb gates + resets on A80
	"allwinner,sun9i-a80-usb-phy-clk" - for usb phy gates + resets on A80
88
	"allwinner,sun4i-a10-ve-clk" - for the Video Engine clock
89
	"allwinner,sun6i-a31-display-clk" - for the display clocks
90 91 92

Required properties for all clocks:
- reg : shall be the control register address for the clock.
E
Emilio López 已提交
93 94 95
- clocks : shall be the input parent clock(s) phandle for the clock. For
	multiplexed clocks, the list order must match the hardware
	programming order.
96
- #clock-cells : from common clock binding; shall be set to 0 except for
97 98
	the following compatibles where it shall be set to 1:
	"allwinner,*-gates-clk", "allwinner,sun4i-pll5-clk",
99
	"allwinner,sun4i-pll6-clk", "allwinner,sun6i-a31-pll6-clk",
100 101
	"allwinner,*-usb-clk", "allwinner,*-mmc-clk",
	"allwinner,*-mmc-config-clk"
102 103 104
- clock-output-names : shall be the corresponding names of the outputs.
	If the clock module only has one output, the name shall be the
	module name.
105

106 107 108
And "allwinner,*-usb-clk" clocks also require:
- reset-cells : shall be set to 1

109 110 111
The "allwinner,sun4i-a10-ve-clk" clock also requires:
- reset-cells : shall be set to 0

112 113 114 115
The "allwinner,sun9i-a80-mmc-config-clk" clock also requires:
- #reset-cells : shall be set to 1
- resets : shall be the reset control phandle for the mmc block.

116 117 118
For "allwinner,sun7i-a20-gmac-clk", the parent clocks shall be fixed rate
dummy clocks at 25 MHz and 125 MHz, respectively. See example.

119 120
Clock consumers should specify the desired clocks they use with a
"clocks" phandle cell. Consumers that are using a gated clock should
121 122
provide an additional ID in their clock property. This ID is the
offset of the bit controlling this particular gate in the register.
123 124 125 126 127 128
For the other clocks with "#clock-cells" = 1, the additional ID shall
refer to the index of the output.

For "allwinner,sun6i-a31-pll6-clk", there are 2 outputs. The first output
is the normal PLL6 output, or "pll6". The second output is rate doubled
PLL6, or "pll6x2".
129

130
The "allwinner,*-mmc-clk" clocks have three different outputs: the
131 132 133
main clock, with the ID 0, and the output and sample clocks, with the
IDs 1 and 2, respectively.

134 135 136 137
The "allwinner,sun9i-a80-mmc-config-clk" clock has one clock/reset output
per mmc controller. The number of outputs is determined by the size of
the address block, which is related to the overall mmc block.

138 139
For example:

140
osc24M: clk@1c20050 {
141
	#clock-cells = <0>;
142
	compatible = "allwinner,sun4i-a10-osc-clk";
143 144
	reg = <0x01c20050 0x4>;
	clocks = <&osc24M_fixed>;
145
	clock-output-names = "osc24M";
146 147
};

148
pll1: clk@1c20000 {
149
	#clock-cells = <0>;
150
	compatible = "allwinner,sun4i-a10-pll1-clk";
151 152
	reg = <0x01c20000 0x4>;
	clocks = <&osc24M>;
153 154 155
	clock-output-names = "pll1";
};

156
pll5: clk@1c20020 {
157 158 159 160 161
	#clock-cells = <1>;
	compatible = "allwinner,sun4i-pll5-clk";
	reg = <0x01c20020 0x4>;
	clocks = <&osc24M>;
	clock-output-names = "pll5_ddr", "pll5_other";
162 163
};

164
pll6: clk@1c20028 {
165 166 167 168 169 170 171
	#clock-cells = <1>;
	compatible = "allwinner,sun6i-a31-pll6-clk";
	reg = <0x01c20028 0x4>;
	clocks = <&osc24M>;
	clock-output-names = "pll6", "pll6x2";
};

172
cpu: cpu@1c20054 {
173
	#clock-cells = <0>;
174
	compatible = "allwinner,sun4i-a10-cpu-clk";
175 176
	reg = <0x01c20054 0x4>;
	clocks = <&osc32k>, <&osc24M>, <&pll1>;
177 178 179
	clock-output-names = "cpu";
};

180
mmc0_clk: clk@1c20088 {
181 182
	#clock-cells = <1>;
	compatible = "allwinner,sun4i-a10-mmc-clk";
183 184
	reg = <0x01c20088 0x4>;
	clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
185
	clock-output-names = "mmc0", "mmc0_output", "mmc0_sample";
186
};
187 188 189 190 191 192 193 194 195 196 197 198 199 200 201

mii_phy_tx_clk: clk@2 {
	#clock-cells = <0>;
	compatible = "fixed-clock";
	clock-frequency = <25000000>;
	clock-output-names = "mii_phy_tx";
};

gmac_int_tx_clk: clk@3 {
	#clock-cells = <0>;
	compatible = "fixed-clock";
	clock-frequency = <125000000>;
	clock-output-names = "gmac_int_tx";
};

202
gmac_clk: clk@1c20164 {
203 204 205 206 207 208 209 210 211 212
	#clock-cells = <0>;
	compatible = "allwinner,sun7i-a20-gmac-clk";
	reg = <0x01c20164 0x4>;
	/*
	 * The first clock must be fixed at 25MHz;
	 * the second clock must be fixed at 125MHz
	 */
	clocks = <&mii_phy_tx_clk>, <&gmac_int_tx_clk>;
	clock-output-names = "gmac";
};
213

214
mmc_config_clk: clk@1c13000 {
215 216 217 218 219 220 221 222 223 224 225
	compatible = "allwinner,sun9i-a80-mmc-config-clk";
	reg = <0x01c13000 0x10>;
	clocks = <&ahb0_gates 8>;
	clock-names = "ahb";
	resets = <&ahb0_resets 8>;
	reset-names = "ahb";
	#clock-cells = <1>;
	#reset-cells = <1>;
	clock-output-names = "mmc0_config", "mmc1_config",
			     "mmc2_config", "mmc3_config";
};