mv88e6131.c 10.6 KB
Newer Older
1
/*
2 3
 * net/dsa/mv88e6131.c - Marvell 88e6095/6095f/6131 switch chip support
 * Copyright (c) 2008-2009 Marvell Semiconductor
4 5 6 7 8 9 10
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

11 12
#include <linux/delay.h>
#include <linux/jiffies.h>
13
#include <linux/list.h>
14
#include <linux/module.h>
15 16
#include <linux/netdevice.h>
#include <linux/phy.h>
17
#include <net/dsa.h>
18 19
#include "mv88e6xxx.h"

20
/* Switch product IDs */
21 22 23 24
#define ID_6085		0x04a0
#define ID_6095		0x0950
#define ID_6131		0x1060

25 26 27 28 29 30 31
static char *mv88e6131_probe(struct mii_bus *bus, int sw_addr)
{
	int ret;

	ret = __mv88e6xxx_reg_read(bus, sw_addr, REG_PORT(0), 0x03);
	if (ret >= 0) {
		ret &= 0xfff0;
32 33 34
		if (ret == ID_6085)
			return "Marvell 88E6085";
		if (ret == ID_6095)
35
			return "Marvell 88E6095/88E6095F";
36
		if (ret == ID_6131)
37 38 39 40 41 42 43 44 45 46
			return "Marvell 88E6131";
	}

	return NULL;
}

static int mv88e6131_switch_reset(struct dsa_switch *ds)
{
	int i;
	int ret;
47
	unsigned long timeout;
48

49
	/* Set all ports to the disabled state. */
50
	for (i = 0; i < 11; i++) {
51 52 53 54
		ret = REG_READ(REG_PORT(i), 0x04);
		REG_WRITE(REG_PORT(i), 0x04, ret & 0xfffc);
	}

55
	/* Wait for transmit queues to drain. */
56
	usleep_range(2000, 4000);
57

58
	/* Reset the switch. */
59 60
	REG_WRITE(REG_GLOBAL, 0x04, 0xc400);

61
	/* Wait up to one second for reset to complete. */
62 63
	timeout = jiffies + 1 * HZ;
	while (time_before(jiffies, timeout)) {
64 65 66 67
		ret = REG_READ(REG_GLOBAL, 0x00);
		if ((ret & 0xc800) == 0xc800)
			break;

68
		usleep_range(1000, 2000);
69
	}
70
	if (time_after(jiffies, timeout))
71 72 73 74 75 76 77 78 79 80
		return -ETIMEDOUT;

	return 0;
}

static int mv88e6131_setup_global(struct dsa_switch *ds)
{
	int ret;
	int i;

81
	/* Enable the PHY polling unit, don't discard packets with
82 83 84 85 86 87
	 * excessive collisions, use a weighted fair queueing scheme
	 * to arbitrate between packet queues, set the maximum frame
	 * size to 1632, and mask all interrupt sources.
	 */
	REG_WRITE(REG_GLOBAL, 0x04, 0x4400);

88
	/* Set the default address aging time to 5 minutes, and
89 90 91 92 93
	 * enable address learn messages to be sent to all message
	 * ports.
	 */
	REG_WRITE(REG_GLOBAL, 0x0a, 0x0148);

94
	/* Configure the priority mapping registers. */
95 96 97 98
	ret = mv88e6xxx_config_prio(ds);
	if (ret < 0)
		return ret;

99
	/* Set the VLAN ethertype to 0x8100. */
100 101
	REG_WRITE(REG_GLOBAL, 0x19, 0x8100);

102
	/* Disable ARP mirroring, and configure the upstream port as
103 104
	 * the port to which ingress and egress monitor frames are to
	 * be sent.
105
	 */
106
	REG_WRITE(REG_GLOBAL, 0x1a, (dsa_upstream_port(ds) * 0x1100) | 0x00f0);
107

108
	/* Disable cascade port functionality unless this device
109
	 * is used in a cascade configuration, and set the switch's
110
	 * DSA device number.
111
	 */
112 113 114 115
	if (ds->dst->pd->nr_chips > 1)
		REG_WRITE(REG_GLOBAL, 0x1c, 0xf000 | (ds->index & 0x1f));
	else
		REG_WRITE(REG_GLOBAL, 0x1c, 0xe000 | (ds->index & 0x1f));
116

117
	/* Send all frames with destination addresses matching
118 119 120 121
	 * 01:80:c2:00:00:0x to the CPU port.
	 */
	REG_WRITE(REG_GLOBAL2, 0x03, 0xffff);

122
	/* Ignore removed tag data on doubly tagged packets, disable
123 124
	 * flow control messages, force flow control priority to the
	 * highest, and send all special multicast frames to the CPU
L
Lucas De Marchi 已提交
125
	 * port at the highest priority.
126 127 128
	 */
	REG_WRITE(REG_GLOBAL2, 0x05, 0x00ff);

129
	/* Program the DSA routing table. */
130 131 132 133 134 135 136 137 138
	for (i = 0; i < 32; i++) {
		int nexthop;

		nexthop = 0x1f;
		if (i != ds->index && i < ds->dst->pd->nr_chips)
			nexthop = ds->pd->rtable[i] & 0x1f;

		REG_WRITE(REG_GLOBAL2, 0x06, 0x8000 | (i << 8) | nexthop);
	}
139

140
	/* Clear all trunk masks. */
141
	for (i = 0; i < 8; i++)
142
		REG_WRITE(REG_GLOBAL2, 0x07, 0x8000 | (i << 12) | 0x7ff);
143

144
	/* Clear all trunk mappings. */
145 146 147
	for (i = 0; i < 16; i++)
		REG_WRITE(REG_GLOBAL2, 0x08, 0x8000 | (i << 11));

148
	/* Force the priority of IGMP/MLD snoop frames and ARP frames
149 150 151 152 153 154 155 156 157
	 * to the highest setting.
	 */
	REG_WRITE(REG_GLOBAL2, 0x0f, 0x00ff);

	return 0;
}

static int mv88e6131_setup_port(struct dsa_switch *ds, int p)
{
158
	struct mv88e6xxx_priv_state *ps = (void *)(ds + 1);
159
	int addr = REG_PORT(p);
160
	u16 val;
161

162
	/* MAC Forcing register: don't force link, speed, duplex
163
	 * or flow control state to any particular values on physical
164
	 * ports, but force the CPU port and all DSA ports to 1000 Mb/s
165
	 * (100 Mb/s on 6085) full duplex.
166
	 */
167
	if (dsa_is_cpu_port(ds, p) || ds->dsa_port_mask & (1 << p))
168 169 170 171
		if (ps->id == ID_6085)
			REG_WRITE(addr, 0x01, 0x003d); /* 100 Mb/s */
		else
			REG_WRITE(addr, 0x01, 0x003e); /* 1000 Mb/s */
172 173
	else
		REG_WRITE(addr, 0x01, 0x0003);
174

175
	/* Port Control: disable Core Tag, disable Drop-on-Lock,
176 177 178 179
	 * transmit frames unmodified, disable Header mode,
	 * enable IGMP/MLD snoop, disable DoubleTag, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and
	 * IP priority fields (IP prio has precedence), and set STP
180 181 182 183 184 185 186 187
	 * state to Forwarding.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts, and enable DSA tagging
	 * mode.
	 *
	 * If this is the link to another switch, use DSA tagging
	 * mode, but do not enable forwarding of unknown unicasts.
188
	 */
189
	val = 0x0433;
190
	if (p == dsa_upstream_port(ds)) {
191
		val |= 0x0104;
192
		/* On 6085, unknown multicast forward is controlled
193 194 195 196 197
		 * here rather than in Port Control 2 register.
		 */
		if (ps->id == ID_6085)
			val |= 0x0008;
	}
198 199 200
	if (ds->dsa_port_mask & (1 << p))
		val |= 0x0100;
	REG_WRITE(addr, 0x04, val);
201

202
	/* Port Control 1: disable trunking.  Also, if this is the
203 204
	 * CPU port, enable learn messages to be sent to this port.
	 */
205
	REG_WRITE(addr, 0x05, dsa_is_cpu_port(ds, p) ? 0x8000 : 0x0000);
206

207
	/* Port based VLAN map: give each port its own address
208 209
	 * database, allow the CPU port to talk to each of the 'real'
	 * ports, and allow each of the 'real' ports to only talk to
210
	 * the upstream port.
211
	 */
212 213 214 215 216 217
	val = (p & 0xf) << 12;
	if (dsa_is_cpu_port(ds, p))
		val |= ds->phys_port_mask;
	else
		val |= 1 << dsa_upstream_port(ds);
	REG_WRITE(addr, 0x06, val);
218

219
	/* Default VLAN ID and priority: don't set a default VLAN
220 221 222 223
	 * ID, and set the default packet priority to zero.
	 */
	REG_WRITE(addr, 0x07, 0x0000);

224
	/* Port Control 2: don't force a good FCS, don't use
225 226 227 228 229 230
	 * VLAN-based, source address-based or destination
	 * address-based priority overrides, don't let the switch
	 * add or strip 802.1q tags, don't discard tagged or
	 * untagged frames on this port, do a destination address
	 * lookup on received packets as usual, don't send a copy
	 * of all transmitted/received frames on this port to the
231 232 233 234
	 * CPU, and configure the upstream port number.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown multicast addresses.
235
	 */
236
	if (ps->id == ID_6085)
237
		/* on 6085, bits 3:0 are reserved, bit 6 control ARP
238 239 240 241 242 243 244 245 246 247
		 * mirroring, and multicast forward is handled in
		 * Port Control register.
		 */
		REG_WRITE(addr, 0x08, 0x0080);
	else {
		val = 0x0080 | dsa_upstream_port(ds);
		if (p == dsa_upstream_port(ds))
			val |= 0x0040;
		REG_WRITE(addr, 0x08, val);
	}
248

249
	/* Rate Control: disable ingress rate limiting. */
250 251
	REG_WRITE(addr, 0x09, 0x0000);

252
	/* Rate Control 2: disable egress rate limiting. */
253 254
	REG_WRITE(addr, 0x0a, 0x0000);

255
	/* Port Association Vector: when learning source addresses
256 257 258 259 260 261
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
	REG_WRITE(addr, 0x0b, 1 << p);

262
	/* Tag Remap: use an identity 802.1p prio -> switch prio
263 264 265 266
	 * mapping.
	 */
	REG_WRITE(addr, 0x18, 0x3210);

267
	/* Tag Remap 2: use an identity 802.1p prio -> switch prio
268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284
	 * mapping.
	 */
	REG_WRITE(addr, 0x19, 0x7654);

	return 0;
}

static int mv88e6131_setup(struct dsa_switch *ds)
{
	struct mv88e6xxx_priv_state *ps = (void *)(ds + 1);
	int i;
	int ret;

	mutex_init(&ps->smi_mutex);
	mv88e6xxx_ppu_state_init(ds);
	mutex_init(&ps->stats_mutex);

285 286
	ps->id = REG_READ(REG_PORT(0), 0x03) & 0xfff0;

287 288 289 290 291 292 293 294 295 296
	ret = mv88e6131_switch_reset(ds);
	if (ret < 0)
		return ret;

	/* @@@ initialise vtu and atu */

	ret = mv88e6131_setup_global(ds);
	if (ret < 0)
		return ret;

297
	for (i = 0; i < 11; i++) {
298 299 300 301 302 303 304 305 306 307
		ret = mv88e6131_setup_port(ds, i);
		if (ret < 0)
			return ret;
	}

	return 0;
}

static int mv88e6131_port_to_phy_addr(int port)
{
308
	if (port >= 0 && port <= 11)
309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380
		return port;
	return -1;
}

static int
mv88e6131_phy_read(struct dsa_switch *ds, int port, int regnum)
{
	int addr = mv88e6131_port_to_phy_addr(port);
	return mv88e6xxx_phy_read_ppu(ds, addr, regnum);
}

static int
mv88e6131_phy_write(struct dsa_switch *ds,
			      int port, int regnum, u16 val)
{
	int addr = mv88e6131_port_to_phy_addr(port);
	return mv88e6xxx_phy_write_ppu(ds, addr, regnum, val);
}

static struct mv88e6xxx_hw_stat mv88e6131_hw_stats[] = {
	{ "in_good_octets", 8, 0x00, },
	{ "in_bad_octets", 4, 0x02, },
	{ "in_unicast", 4, 0x04, },
	{ "in_broadcasts", 4, 0x06, },
	{ "in_multicasts", 4, 0x07, },
	{ "in_pause", 4, 0x16, },
	{ "in_undersize", 4, 0x18, },
	{ "in_fragments", 4, 0x19, },
	{ "in_oversize", 4, 0x1a, },
	{ "in_jabber", 4, 0x1b, },
	{ "in_rx_error", 4, 0x1c, },
	{ "in_fcs_error", 4, 0x1d, },
	{ "out_octets", 8, 0x0e, },
	{ "out_unicast", 4, 0x10, },
	{ "out_broadcasts", 4, 0x13, },
	{ "out_multicasts", 4, 0x12, },
	{ "out_pause", 4, 0x15, },
	{ "excessive", 4, 0x11, },
	{ "collisions", 4, 0x1e, },
	{ "deferred", 4, 0x05, },
	{ "single", 4, 0x14, },
	{ "multiple", 4, 0x17, },
	{ "out_fcs_error", 4, 0x03, },
	{ "late", 4, 0x1f, },
	{ "hist_64bytes", 4, 0x08, },
	{ "hist_65_127bytes", 4, 0x09, },
	{ "hist_128_255bytes", 4, 0x0a, },
	{ "hist_256_511bytes", 4, 0x0b, },
	{ "hist_512_1023bytes", 4, 0x0c, },
	{ "hist_1024_max_bytes", 4, 0x0d, },
};

static void
mv88e6131_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
{
	mv88e6xxx_get_strings(ds, ARRAY_SIZE(mv88e6131_hw_stats),
			      mv88e6131_hw_stats, port, data);
}

static void
mv88e6131_get_ethtool_stats(struct dsa_switch *ds,
				  int port, uint64_t *data)
{
	mv88e6xxx_get_ethtool_stats(ds, ARRAY_SIZE(mv88e6131_hw_stats),
				    mv88e6131_hw_stats, port, data);
}

static int mv88e6131_get_sset_count(struct dsa_switch *ds)
{
	return ARRAY_SIZE(mv88e6131_hw_stats);
}

381
struct dsa_switch_driver mv88e6131_switch_driver = {
382
	.tag_protocol		= cpu_to_be16(ETH_P_DSA),
383 384 385 386 387 388 389 390 391 392 393
	.priv_size		= sizeof(struct mv88e6xxx_priv_state),
	.probe			= mv88e6131_probe,
	.setup			= mv88e6131_setup,
	.set_addr		= mv88e6xxx_set_addr_direct,
	.phy_read		= mv88e6131_phy_read,
	.phy_write		= mv88e6131_phy_write,
	.poll_link		= mv88e6xxx_poll_link,
	.get_strings		= mv88e6131_get_strings,
	.get_ethtool_stats	= mv88e6131_get_ethtool_stats,
	.get_sset_count		= mv88e6131_get_sset_count,
};
394 395 396 397 398

MODULE_ALIAS("platform:mv88e6085");
MODULE_ALIAS("platform:mv88e6095");
MODULE_ALIAS("platform:mv88e6095f");
MODULE_ALIAS("platform:mv88e6131");