port.c 30.6 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-or-later
2 3 4 5 6
/*
 * Marvell 88E6xxx Switch Port Registers support
 *
 * Copyright (c) 2008 Marvell Semiconductor
 *
V
Vivien Didelot 已提交
7 8
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
9 10
 */

11
#include <linux/bitfield.h>
12
#include <linux/if_bridge.h>
13
#include <linux/phy.h>
14
#include <linux/phylink.h>
15 16

#include "chip.h"
17
#include "port.h"
18
#include "serdes.h"
19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34

int mv88e6xxx_port_read(struct mv88e6xxx_chip *chip, int port, int reg,
			u16 *val)
{
	int addr = chip->info->port_base_addr + port;

	return mv88e6xxx_read(chip, addr, reg, val);
}

int mv88e6xxx_port_write(struct mv88e6xxx_chip *chip, int port, int reg,
			 u16 val)
{
	int addr = chip->info->port_base_addr + port;

	return mv88e6xxx_write(chip, addr, reg, val);
}
35

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58
/* Offset 0x00: MAC (or PCS or Physical) Status Register
 *
 * For most devices, this is read only. However the 6185 has the MyPause
 * bit read/write.
 */
int mv88e6185_port_set_pause(struct mv88e6xxx_chip *chip, int port,
			     int pause)
{
	u16 reg;
	int err;

	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
	if (err)
		return err;

	if (pause)
		reg |= MV88E6XXX_PORT_STS_MY_PAUSE;
	else
		reg &= ~MV88E6XXX_PORT_STS_MY_PAUSE;

	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_STS, reg);
}

59 60 61
/* Offset 0x01: MAC (or PCS or Physical) Control Register
 *
 * Link, Duplex and Flow Control have one force bit, one value bit.
62 63 64 65
 *
 * For port's MAC speed, ForceSpd (or SpdValue) bits 1:0 program the value.
 * Alternative values require the 200BASE (or AltSpeed) bit 12 set.
 * Newer chips need a ForcedSpd bit 13 set to consider the value.
66 67
 */

68 69 70 71 72 73
static int mv88e6xxx_port_set_rgmii_delay(struct mv88e6xxx_chip *chip, int port,
					  phy_interface_t mode)
{
	u16 reg;
	int err;

74
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_MAC_CTL, &reg);
75 76 77
	if (err)
		return err;

78 79
	reg &= ~(MV88E6XXX_PORT_MAC_CTL_RGMII_DELAY_RXCLK |
		 MV88E6XXX_PORT_MAC_CTL_RGMII_DELAY_TXCLK);
80 81 82

	switch (mode) {
	case PHY_INTERFACE_MODE_RGMII_RXID:
83
		reg |= MV88E6XXX_PORT_MAC_CTL_RGMII_DELAY_RXCLK;
84 85
		break;
	case PHY_INTERFACE_MODE_RGMII_TXID:
86
		reg |= MV88E6XXX_PORT_MAC_CTL_RGMII_DELAY_TXCLK;
87 88
		break;
	case PHY_INTERFACE_MODE_RGMII_ID:
89 90
		reg |= MV88E6XXX_PORT_MAC_CTL_RGMII_DELAY_RXCLK |
			MV88E6XXX_PORT_MAC_CTL_RGMII_DELAY_TXCLK;
91
		break;
92
	case PHY_INTERFACE_MODE_RGMII:
93
		break;
94 95
	default:
		return 0;
96 97
	}

98
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_MAC_CTL, reg);
99 100 101
	if (err)
		return err;

102
	dev_dbg(chip->dev, "p%d: delay RXCLK %s, TXCLK %s\n", port,
103 104
		reg & MV88E6XXX_PORT_MAC_CTL_RGMII_DELAY_RXCLK ? "yes" : "no",
		reg & MV88E6XXX_PORT_MAC_CTL_RGMII_DELAY_TXCLK ? "yes" : "no");
105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126

	return 0;
}

int mv88e6352_port_set_rgmii_delay(struct mv88e6xxx_chip *chip, int port,
				   phy_interface_t mode)
{
	if (port < 5)
		return -EOPNOTSUPP;

	return mv88e6xxx_port_set_rgmii_delay(chip, port, mode);
}

int mv88e6390_port_set_rgmii_delay(struct mv88e6xxx_chip *chip, int port,
				   phy_interface_t mode)
{
	if (port != 0)
		return -EOPNOTSUPP;

	return mv88e6xxx_port_set_rgmii_delay(chip, port, mode);
}

127 128 129 130 131
int mv88e6xxx_port_set_link(struct mv88e6xxx_chip *chip, int port, int link)
{
	u16 reg;
	int err;

132
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_MAC_CTL, &reg);
133 134 135
	if (err)
		return err;

136 137
	reg &= ~(MV88E6XXX_PORT_MAC_CTL_FORCE_LINK |
		 MV88E6XXX_PORT_MAC_CTL_LINK_UP);
138 139 140

	switch (link) {
	case LINK_FORCED_DOWN:
141
		reg |= MV88E6XXX_PORT_MAC_CTL_FORCE_LINK;
142 143
		break;
	case LINK_FORCED_UP:
144 145
		reg |= MV88E6XXX_PORT_MAC_CTL_FORCE_LINK |
			MV88E6XXX_PORT_MAC_CTL_LINK_UP;
146 147 148 149 150 151 152 153
		break;
	case LINK_UNFORCED:
		/* normal link detection */
		break;
	default:
		return -EINVAL;
	}

154
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_MAC_CTL, reg);
155 156 157
	if (err)
		return err;

158
	dev_dbg(chip->dev, "p%d: %s link %s\n", port,
159 160
		reg & MV88E6XXX_PORT_MAC_CTL_FORCE_LINK ? "Force" : "Unforce",
		reg & MV88E6XXX_PORT_MAC_CTL_LINK_UP ? "up" : "down");
161 162 163 164

	return 0;
}

165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200
int mv88e6xxx_port_sync_link(struct mv88e6xxx_chip *chip, int port, unsigned int mode, bool isup)
{
	const struct mv88e6xxx_ops *ops = chip->info->ops;
	int err = 0;
	int link;

	if (isup)
		link = LINK_FORCED_UP;
	else
		link = LINK_FORCED_DOWN;

	if (ops->port_set_link)
		err = ops->port_set_link(chip, port, link);

	return err;
}

int mv88e6185_port_sync_link(struct mv88e6xxx_chip *chip, int port, unsigned int mode, bool isup)
{
	const struct mv88e6xxx_ops *ops = chip->info->ops;
	int err = 0;
	int link;

	if (mode == MLO_AN_INBAND)
		link = LINK_UNFORCED;
	else if (isup)
		link = LINK_FORCED_UP;
	else
		link = LINK_FORCED_DOWN;

	if (ops->port_set_link)
		err = ops->port_set_link(chip, port, link);

	return err;
}

201 202 203
static int mv88e6xxx_port_set_speed_duplex(struct mv88e6xxx_chip *chip,
					   int port, int speed, bool alt_bit,
					   bool force_bit, int duplex)
204 205 206 207 208 209
{
	u16 reg, ctrl;
	int err;

	switch (speed) {
	case 10:
210
		ctrl = MV88E6XXX_PORT_MAC_CTL_SPEED_10;
211 212
		break;
	case 100:
213
		ctrl = MV88E6XXX_PORT_MAC_CTL_SPEED_100;
214 215 216
		break;
	case 200:
		if (alt_bit)
217 218
			ctrl = MV88E6XXX_PORT_MAC_CTL_SPEED_100 |
				MV88E6390_PORT_MAC_CTL_ALTSPEED;
219
		else
220
			ctrl = MV88E6065_PORT_MAC_CTL_SPEED_200;
221 222
		break;
	case 1000:
223
		ctrl = MV88E6XXX_PORT_MAC_CTL_SPEED_1000;
224 225
		break;
	case 2500:
226 227 228 229 230
		if (alt_bit)
			ctrl = MV88E6390_PORT_MAC_CTL_SPEED_10000 |
				MV88E6390_PORT_MAC_CTL_ALTSPEED;
		else
			ctrl = MV88E6390_PORT_MAC_CTL_SPEED_10000;
231 232 233 234
		break;
	case 10000:
		/* all bits set, fall through... */
	case SPEED_UNFORCED:
235
		ctrl = MV88E6XXX_PORT_MAC_CTL_SPEED_UNFORCED;
236 237 238 239 240
		break;
	default:
		return -EOPNOTSUPP;
	}

241 242 243 244 245 246 247 248 249 250 251 252 253 254 255
	switch (duplex) {
	case DUPLEX_HALF:
		ctrl |= MV88E6XXX_PORT_MAC_CTL_FORCE_DUPLEX;
		break;
	case DUPLEX_FULL:
		ctrl |= MV88E6XXX_PORT_MAC_CTL_FORCE_DUPLEX |
			MV88E6XXX_PORT_MAC_CTL_DUPLEX_FULL;
		break;
	case DUPLEX_UNFORCED:
		/* normal duplex detection */
		break;
	default:
		return -EOPNOTSUPP;
	}

256
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_MAC_CTL, &reg);
257 258 259
	if (err)
		return err;

260 261 262 263
	reg &= ~(MV88E6XXX_PORT_MAC_CTL_SPEED_MASK |
		 MV88E6XXX_PORT_MAC_CTL_FORCE_DUPLEX |
		 MV88E6XXX_PORT_MAC_CTL_DUPLEX_FULL);

264
	if (alt_bit)
265
		reg &= ~MV88E6390_PORT_MAC_CTL_ALTSPEED;
266
	if (force_bit) {
267
		reg &= ~MV88E6390_PORT_MAC_CTL_FORCE_SPEED;
268
		if (speed != SPEED_UNFORCED)
269
			ctrl |= MV88E6390_PORT_MAC_CTL_FORCE_SPEED;
270 271 272
	}
	reg |= ctrl;

273
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_MAC_CTL, reg);
274 275 276 277
	if (err)
		return err;

	if (speed)
278
		dev_dbg(chip->dev, "p%d: Speed set to %d Mbps\n", port, speed);
279
	else
280
		dev_dbg(chip->dev, "p%d: Speed unforced\n", port);
281 282 283
	dev_dbg(chip->dev, "p%d: %s %s duplex\n", port,
		reg & MV88E6XXX_PORT_MAC_CTL_FORCE_DUPLEX ? "Force" : "Unforce",
		reg & MV88E6XXX_PORT_MAC_CTL_DUPLEX_FULL ? "full" : "half");
284 285 286 287 288

	return 0;
}

/* Support 10, 100, 200 Mbps (e.g. 88E6065 family) */
289 290
int mv88e6065_port_set_speed_duplex(struct mv88e6xxx_chip *chip, int port,
				    int speed, int duplex)
291 292 293 294 295 296 297 298
{
	if (speed == SPEED_MAX)
		speed = 200;

	if (speed > 200)
		return -EOPNOTSUPP;

	/* Setting 200 Mbps on port 0 to 3 selects 100 Mbps */
299 300
	return mv88e6xxx_port_set_speed_duplex(chip, port, speed, false, false,
					       duplex);
301 302 303
}

/* Support 10, 100, 1000 Mbps (e.g. 88E6185 family) */
304 305
int mv88e6185_port_set_speed_duplex(struct mv88e6xxx_chip *chip, int port,
				    int speed, int duplex)
306 307 308 309 310 311 312
{
	if (speed == SPEED_MAX)
		speed = 1000;

	if (speed == 200 || speed > 1000)
		return -EOPNOTSUPP;

313 314
	return mv88e6xxx_port_set_speed_duplex(chip, port, speed, false, false,
					       duplex);
315 316
}

317
/* Support 10, 100 Mbps (e.g. 88E6250 family) */
318 319
int mv88e6250_port_set_speed_duplex(struct mv88e6xxx_chip *chip, int port,
				    int speed, int duplex)
320 321 322 323 324 325 326
{
	if (speed == SPEED_MAX)
		speed = 100;

	if (speed > 100)
		return -EOPNOTSUPP;

327 328
	return mv88e6xxx_port_set_speed_duplex(chip, port, speed, false, false,
					       duplex);
329 330
}

331
/* Support 10, 100, 200, 1000, 2500 Mbps (e.g. 88E6341) */
332 333
int mv88e6341_port_set_speed_duplex(struct mv88e6xxx_chip *chip, int port,
				    int speed, int duplex)
334 335 336 337 338 339 340 341 342 343 344 345 346
{
	if (speed == SPEED_MAX)
		speed = port < 5 ? 1000 : 2500;

	if (speed > 2500)
		return -EOPNOTSUPP;

	if (speed == 200 && port != 0)
		return -EOPNOTSUPP;

	if (speed == 2500 && port < 5)
		return -EOPNOTSUPP;

347 348
	return mv88e6xxx_port_set_speed_duplex(chip, port, speed, !port, true,
					       duplex);
349 350
}

351 352 353 354 355 356 357 358
phy_interface_t mv88e6341_port_max_speed_mode(int port)
{
	if (port == 5)
		return PHY_INTERFACE_MODE_2500BASEX;

	return PHY_INTERFACE_MODE_NA;
}

359
/* Support 10, 100, 200, 1000 Mbps (e.g. 88E6352 family) */
360 361
int mv88e6352_port_set_speed_duplex(struct mv88e6xxx_chip *chip, int port,
				    int speed, int duplex)
362 363 364 365 366 367 368 369 370 371
{
	if (speed == SPEED_MAX)
		speed = 1000;

	if (speed > 1000)
		return -EOPNOTSUPP;

	if (speed == 200 && port < 5)
		return -EOPNOTSUPP;

372 373
	return mv88e6xxx_port_set_speed_duplex(chip, port, speed, true, false,
					       duplex);
374 375 376
}

/* Support 10, 100, 200, 1000, 2500 Mbps (e.g. 88E6390) */
377 378
int mv88e6390_port_set_speed_duplex(struct mv88e6xxx_chip *chip, int port,
				    int speed, int duplex)
379 380 381 382 383 384 385 386 387 388 389 390 391
{
	if (speed == SPEED_MAX)
		speed = port < 9 ? 1000 : 2500;

	if (speed > 2500)
		return -EOPNOTSUPP;

	if (speed == 200 && port != 0)
		return -EOPNOTSUPP;

	if (speed == 2500 && port < 9)
		return -EOPNOTSUPP;

392 393
	return mv88e6xxx_port_set_speed_duplex(chip, port, speed, true, true,
					       duplex);
394 395
}

396 397 398 399 400 401 402 403
phy_interface_t mv88e6390_port_max_speed_mode(int port)
{
	if (port == 9 || port == 10)
		return PHY_INTERFACE_MODE_2500BASEX;

	return PHY_INTERFACE_MODE_NA;
}

404
/* Support 10, 100, 200, 1000, 2500, 10000 Mbps (e.g. 88E6190X) */
405 406
int mv88e6390x_port_set_speed_duplex(struct mv88e6xxx_chip *chip, int port,
				     int speed, int duplex)
407 408 409 410 411 412 413 414 415 416
{
	if (speed == SPEED_MAX)
		speed = port < 9 ? 1000 : 10000;

	if (speed == 200 && port != 0)
		return -EOPNOTSUPP;

	if (speed >= 2500 && port < 9)
		return -EOPNOTSUPP;

417 418
	return mv88e6xxx_port_set_speed_duplex(chip, port, speed, true, true,
					       duplex);
419 420
}

421 422 423 424 425 426 427 428
phy_interface_t mv88e6390x_port_max_speed_mode(int port)
{
	if (port == 9 || port == 10)
		return PHY_INTERFACE_MODE_XAUI;

	return PHY_INTERFACE_MODE_NA;
}

429
static int mv88e6xxx_port_set_cmode(struct mv88e6xxx_chip *chip, int port,
430
				    phy_interface_t mode, bool force)
431 432
{
	u16 cmode;
433
	int lane;
434
	u16 reg;
435 436
	int err;

437 438 439 440 441 442
	/* Default to a slow mode, so freeing up SERDES interfaces for
	 * other ports which might use them for SFPs.
	 */
	if (mode == PHY_INTERFACE_MODE_NA)
		mode = PHY_INTERFACE_MODE_1000BASEX;

443 444
	switch (mode) {
	case PHY_INTERFACE_MODE_1000BASEX:
445
		cmode = MV88E6XXX_PORT_STS_CMODE_1000BASEX;
446 447
		break;
	case PHY_INTERFACE_MODE_SGMII:
448
		cmode = MV88E6XXX_PORT_STS_CMODE_SGMII;
449 450
		break;
	case PHY_INTERFACE_MODE_2500BASEX:
451
		cmode = MV88E6XXX_PORT_STS_CMODE_2500BASEX;
452 453
		break;
	case PHY_INTERFACE_MODE_XGMII:
454
	case PHY_INTERFACE_MODE_XAUI:
455
		cmode = MV88E6XXX_PORT_STS_CMODE_XAUI;
456 457
		break;
	case PHY_INTERFACE_MODE_RXAUI:
458
		cmode = MV88E6XXX_PORT_STS_CMODE_RXAUI;
459 460 461 462 463
		break;
	default:
		cmode = 0;
	}

464 465
	/* cmode doesn't change, nothing to do for us unless forced */
	if (cmode == chip->ports[port].cmode && !force)
466 467
		return 0;

468
	lane = mv88e6xxx_serdes_get_lane(chip, port);
469
	if (lane >= 0) {
470
		if (chip->ports[port].serdes_irq) {
471
			err = mv88e6xxx_serdes_irq_disable(chip, port, lane);
472 473 474 475
			if (err)
				return err;
		}

476
		err = mv88e6xxx_serdes_power_down(chip, port, lane);
477 478 479 480
		if (err)
			return err;
	}

481
	chip->ports[port].cmode = 0;
482

483
	if (cmode) {
484
		err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
485 486 487
		if (err)
			return err;

488
		reg &= ~MV88E6XXX_PORT_STS_CMODE_MASK;
489 490
		reg |= cmode;

491
		err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_STS, reg);
492 493
		if (err)
			return err;
494

495 496
		chip->ports[port].cmode = cmode;

497
		lane = mv88e6xxx_serdes_get_lane(chip, port);
498 499
		if (lane < 0)
			return lane;
500

501
		err = mv88e6xxx_serdes_power_up(chip, port, lane);
502 503
		if (err)
			return err;
504 505

		if (chip->ports[port].serdes_irq) {
506
			err = mv88e6xxx_serdes_irq_enable(chip, port, lane);
507 508 509
			if (err)
				return err;
		}
510 511 512 513 514
	}

	return 0;
}

515 516 517 518 519 520
int mv88e6390x_port_set_cmode(struct mv88e6xxx_chip *chip, int port,
			      phy_interface_t mode)
{
	if (port != 9 && port != 10)
		return -EOPNOTSUPP;

521
	return mv88e6xxx_port_set_cmode(chip, port, mode, false);
522 523
}

524 525 526
int mv88e6390_port_set_cmode(struct mv88e6xxx_chip *chip, int port,
			     phy_interface_t mode)
{
527 528 529 530 531 532 533 534 535 536 537 538 539 540
	if (port != 9 && port != 10)
		return -EOPNOTSUPP;

	switch (mode) {
	case PHY_INTERFACE_MODE_NA:
		return 0;
	case PHY_INTERFACE_MODE_XGMII:
	case PHY_INTERFACE_MODE_XAUI:
	case PHY_INTERFACE_MODE_RXAUI:
		return -EINVAL;
	default:
		break;
	}

541
	return mv88e6xxx_port_set_cmode(chip, port, mode, false);
542 543
}

544 545
static int mv88e6341_port_set_cmode_writable(struct mv88e6xxx_chip *chip,
					     int port)
546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571
{
	int err, addr;
	u16 reg, bits;

	if (port != 5)
		return -EOPNOTSUPP;

	addr = chip->info->port_base_addr + port;

	err = mv88e6xxx_port_hidden_read(chip, 0x7, addr, 0, &reg);
	if (err)
		return err;

	bits = MV88E6341_PORT_RESERVED_1A_FORCE_CMODE |
	       MV88E6341_PORT_RESERVED_1A_SGMII_AN;

	if ((reg & bits) == bits)
		return 0;

	reg |= bits;
	return mv88e6xxx_port_hidden_write(chip, 0x7, addr, 0, reg);
}

int mv88e6341_port_set_cmode(struct mv88e6xxx_chip *chip, int port,
			     phy_interface_t mode)
{
572 573
	int err;

574 575 576
	if (port != 5)
		return -EOPNOTSUPP;

577
	switch (mode) {
578 579
	case PHY_INTERFACE_MODE_NA:
		return 0;
580 581 582 583 584 585 586 587
	case PHY_INTERFACE_MODE_XGMII:
	case PHY_INTERFACE_MODE_XAUI:
	case PHY_INTERFACE_MODE_RXAUI:
		return -EINVAL;
	default:
		break;
	}

588 589 590 591
	err = mv88e6341_port_set_cmode_writable(chip, port);
	if (err)
		return err;

592
	return mv88e6xxx_port_set_cmode(chip, port, mode, true);
593 594
}

595
int mv88e6185_port_get_cmode(struct mv88e6xxx_chip *chip, int port, u8 *cmode)
596 597 598 599 600 601 602 603
{
	int err;
	u16 reg;

	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
	if (err)
		return err;

604 605 606
	*cmode = reg & MV88E6185_PORT_STS_CMODE_MASK;

	return 0;
607 608
}

609
int mv88e6352_port_get_cmode(struct mv88e6xxx_chip *chip, int port, u8 *cmode)
610 611 612 613
{
	int err;
	u16 reg;

614
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
615 616 617
	if (err)
		return err;

618
	*cmode = reg & MV88E6XXX_PORT_STS_CMODE_MASK;
619 620 621 622

	return 0;
}

623
/* Offset 0x02: Jamming Control
624 625 626 627 628
 *
 * Do not limit the period of time that this port can be paused for by
 * the remote end or the period of time that this port can pause the
 * remote end.
 */
629 630
int mv88e6097_port_pause_limit(struct mv88e6xxx_chip *chip, int port, u8 in,
			       u8 out)
631
{
632 633
	return mv88e6xxx_port_write(chip, port, MV88E6097_PORT_JAM_CTL,
				    out << 8 | in);
634 635
}

636 637
int mv88e6390_port_pause_limit(struct mv88e6xxx_chip *chip, int port, u8 in,
			       u8 out)
638 639 640
{
	int err;

641 642 643
	err = mv88e6xxx_port_write(chip, port, MV88E6390_PORT_FLOW_CTL,
				   MV88E6390_PORT_FLOW_CTL_UPDATE |
				   MV88E6390_PORT_FLOW_CTL_LIMIT_IN | in);
644 645 646
	if (err)
		return err;

647 648 649
	return mv88e6xxx_port_write(chip, port, MV88E6390_PORT_FLOW_CTL,
				    MV88E6390_PORT_FLOW_CTL_UPDATE |
				    MV88E6390_PORT_FLOW_CTL_LIMIT_OUT | out);
650 651
}

652 653 654
/* Offset 0x04: Port Control Register */

static const char * const mv88e6xxx_port_state_names[] = {
655 656 657 658
	[MV88E6XXX_PORT_CTL0_STATE_DISABLED] = "Disabled",
	[MV88E6XXX_PORT_CTL0_STATE_BLOCKING] = "Blocking/Listening",
	[MV88E6XXX_PORT_CTL0_STATE_LEARNING] = "Learning",
	[MV88E6XXX_PORT_CTL0_STATE_FORWARDING] = "Forwarding",
659 660 661 662 663 664 665
};

int mv88e6xxx_port_set_state(struct mv88e6xxx_chip *chip, int port, u8 state)
{
	u16 reg;
	int err;

666
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL0, &reg);
667 668 669
	if (err)
		return err;

670
	reg &= ~MV88E6XXX_PORT_CTL0_STATE_MASK;
671 672 673

	switch (state) {
	case BR_STATE_DISABLED:
674
		state = MV88E6XXX_PORT_CTL0_STATE_DISABLED;
675 676 677
		break;
	case BR_STATE_BLOCKING:
	case BR_STATE_LISTENING:
678
		state = MV88E6XXX_PORT_CTL0_STATE_BLOCKING;
679 680
		break;
	case BR_STATE_LEARNING:
681
		state = MV88E6XXX_PORT_CTL0_STATE_LEARNING;
682 683
		break;
	case BR_STATE_FORWARDING:
684
		state = MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
685 686 687 688 689
		break;
	default:
		return -EINVAL;
	}

690 691
	reg |= state;

692
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
693 694 695
	if (err)
		return err;

696 697
	dev_dbg(chip->dev, "p%d: PortState set to %s\n", port,
		mv88e6xxx_port_state_names[state]);
698 699 700

	return 0;
}
701

702
int mv88e6xxx_port_set_egress_mode(struct mv88e6xxx_chip *chip, int port,
703
				   enum mv88e6xxx_egress_mode mode)
704 705 706 707
{
	int err;
	u16 reg;

708
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL0, &reg);
709 710 711
	if (err)
		return err;

712
	reg &= ~MV88E6XXX_PORT_CTL0_EGRESS_MODE_MASK;
713 714 715

	switch (mode) {
	case MV88E6XXX_EGRESS_MODE_UNMODIFIED:
716
		reg |= MV88E6XXX_PORT_CTL0_EGRESS_MODE_UNMODIFIED;
717 718
		break;
	case MV88E6XXX_EGRESS_MODE_UNTAGGED:
719
		reg |= MV88E6XXX_PORT_CTL0_EGRESS_MODE_UNTAGGED;
720 721
		break;
	case MV88E6XXX_EGRESS_MODE_TAGGED:
722
		reg |= MV88E6XXX_PORT_CTL0_EGRESS_MODE_TAGGED;
723 724
		break;
	case MV88E6XXX_EGRESS_MODE_ETHERTYPE:
725
		reg |= MV88E6XXX_PORT_CTL0_EGRESS_MODE_ETHER_TYPE_DSA;
726 727 728 729
		break;
	default:
		return -EINVAL;
	}
730

731
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
732 733 734 735 736 737 738 739
}

int mv88e6085_port_set_frame_mode(struct mv88e6xxx_chip *chip, int port,
				  enum mv88e6xxx_frame_mode mode)
{
	int err;
	u16 reg;

740
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL0, &reg);
741 742 743
	if (err)
		return err;

744
	reg &= ~MV88E6XXX_PORT_CTL0_FRAME_MODE_MASK;
745 746 747

	switch (mode) {
	case MV88E6XXX_FRAME_MODE_NORMAL:
748
		reg |= MV88E6XXX_PORT_CTL0_FRAME_MODE_NORMAL;
749 750
		break;
	case MV88E6XXX_FRAME_MODE_DSA:
751
		reg |= MV88E6XXX_PORT_CTL0_FRAME_MODE_DSA;
752 753 754 755 756
		break;
	default:
		return -EINVAL;
	}

757
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
758 759 760 761 762 763 764 765
}

int mv88e6351_port_set_frame_mode(struct mv88e6xxx_chip *chip, int port,
				  enum mv88e6xxx_frame_mode mode)
{
	int err;
	u16 reg;

766
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL0, &reg);
767 768 769
	if (err)
		return err;

770
	reg &= ~MV88E6XXX_PORT_CTL0_FRAME_MODE_MASK;
771 772 773

	switch (mode) {
	case MV88E6XXX_FRAME_MODE_NORMAL:
774
		reg |= MV88E6XXX_PORT_CTL0_FRAME_MODE_NORMAL;
775 776
		break;
	case MV88E6XXX_FRAME_MODE_DSA:
777
		reg |= MV88E6XXX_PORT_CTL0_FRAME_MODE_DSA;
778 779
		break;
	case MV88E6XXX_FRAME_MODE_PROVIDER:
780
		reg |= MV88E6XXX_PORT_CTL0_FRAME_MODE_PROVIDER;
781 782
		break;
	case MV88E6XXX_FRAME_MODE_ETHERTYPE:
783
		reg |= MV88E6XXX_PORT_CTL0_FRAME_MODE_ETHER_TYPE_DSA;
784 785 786 787 788
		break;
	default:
		return -EINVAL;
	}

789
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
790 791
}

792 793
int mv88e6185_port_set_forward_unknown(struct mv88e6xxx_chip *chip,
				       int port, bool unicast)
794 795 796 797
{
	int err;
	u16 reg;

798
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL0, &reg);
799 800 801
	if (err)
		return err;

802
	if (unicast)
803
		reg |= MV88E6185_PORT_CTL0_FORWARD_UNKNOWN;
804
	else
805
		reg &= ~MV88E6185_PORT_CTL0_FORWARD_UNKNOWN;
806

807
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
808 809
}

810 811
int mv88e6352_port_set_ucast_flood(struct mv88e6xxx_chip *chip, int port,
				   bool unicast)
812 813 814 815
{
	int err;
	u16 reg;

816
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL0, &reg);
817 818 819
	if (err)
		return err;

820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836
	if (unicast)
		reg |= MV88E6352_PORT_CTL0_EGRESS_FLOODS_UC;
	else
		reg &= ~MV88E6352_PORT_CTL0_EGRESS_FLOODS_UC;

	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
}

int mv88e6352_port_set_mcast_flood(struct mv88e6xxx_chip *chip, int port,
				   bool multicast)
{
	int err;
	u16 reg;

	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL0, &reg);
	if (err)
		return err;
837

838 839
	if (multicast)
		reg |= MV88E6352_PORT_CTL0_EGRESS_FLOODS_MC;
840
	else
841
		reg &= ~MV88E6352_PORT_CTL0_EGRESS_FLOODS_MC;
842

843
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
844 845
}

846 847
/* Offset 0x05: Port Control 1 */

848 849 850 851 852 853
int mv88e6xxx_port_set_message_port(struct mv88e6xxx_chip *chip, int port,
				    bool message_port)
{
	u16 val;
	int err;

854
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL1, &val);
855 856 857 858
	if (err)
		return err;

	if (message_port)
859
		val |= MV88E6XXX_PORT_CTL1_MESSAGE_PORT;
860
	else
861
		val &= ~MV88E6XXX_PORT_CTL1_MESSAGE_PORT;
862

863
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL1, val);
864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884
}

int mv88e6xxx_port_set_trunk(struct mv88e6xxx_chip *chip, int port,
			     bool trunk, u8 id)
{
	u16 val;
	int err;

	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL1, &val);
	if (err)
		return err;

	val &= ~MV88E6XXX_PORT_CTL1_TRUNK_ID_MASK;

	if (trunk)
		val |= MV88E6XXX_PORT_CTL1_TRUNK_PORT |
			(id << MV88E6XXX_PORT_CTL1_TRUNK_ID_SHIFT);
	else
		val &= ~MV88E6XXX_PORT_CTL1_TRUNK_PORT;

	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL1, val);
885 886
}

887 888 889 890
/* Offset 0x06: Port Based VLAN Map */

int mv88e6xxx_port_set_vlan_map(struct mv88e6xxx_chip *chip, int port, u16 map)
{
891
	const u16 mask = mv88e6xxx_port_mask(chip);
892 893 894
	u16 reg;
	int err;

895
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_BASE_VLAN, &reg);
896 897 898 899 900 901
	if (err)
		return err;

	reg &= ~mask;
	reg |= map & mask;

902
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_BASE_VLAN, reg);
903 904 905
	if (err)
		return err;

906
	dev_dbg(chip->dev, "p%d: VLANTable set to %.3x\n", port, map);
907 908 909

	return 0;
}
910 911 912 913 914 915 916 917

int mv88e6xxx_port_get_fid(struct mv88e6xxx_chip *chip, int port, u16 *fid)
{
	const u16 upper_mask = (mv88e6xxx_num_databases(chip) - 1) >> 4;
	u16 reg;
	int err;

	/* Port's default FID lower 4 bits are located in reg 0x06, offset 12 */
918
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_BASE_VLAN, &reg);
919 920 921 922 923 924 925
	if (err)
		return err;

	*fid = (reg & 0xf000) >> 12;

	/* Port's default FID upper bits are located in reg 0x05, offset 0 */
	if (upper_mask) {
926 927
		err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL1,
					  &reg);
928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946
		if (err)
			return err;

		*fid |= (reg & upper_mask) << 4;
	}

	return 0;
}

int mv88e6xxx_port_set_fid(struct mv88e6xxx_chip *chip, int port, u16 fid)
{
	const u16 upper_mask = (mv88e6xxx_num_databases(chip) - 1) >> 4;
	u16 reg;
	int err;

	if (fid >= mv88e6xxx_num_databases(chip))
		return -EINVAL;

	/* Port's default FID lower 4 bits are located in reg 0x06, offset 12 */
947
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_BASE_VLAN, &reg);
948 949 950 951 952 953
	if (err)
		return err;

	reg &= 0x0fff;
	reg |= (fid & 0x000f) << 12;

954
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_BASE_VLAN, reg);
955 956 957 958 959
	if (err)
		return err;

	/* Port's default FID upper bits are located in reg 0x05, offset 0 */
	if (upper_mask) {
960 961
		err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL1,
					  &reg);
962 963 964 965 966 967
		if (err)
			return err;

		reg &= ~upper_mask;
		reg |= (fid >> 4) & upper_mask;

968 969
		err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL1,
					   reg);
970 971 972 973
		if (err)
			return err;
	}

974
	dev_dbg(chip->dev, "p%d: FID set to %u\n", port, fid);
975 976 977

	return 0;
}
978 979 980 981 982 983 984 985

/* Offset 0x07: Default Port VLAN ID & Priority */

int mv88e6xxx_port_get_pvid(struct mv88e6xxx_chip *chip, int port, u16 *pvid)
{
	u16 reg;
	int err;

986 987
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN,
				  &reg);
988 989 990
	if (err)
		return err;

991
	*pvid = reg & MV88E6XXX_PORT_DEFAULT_VLAN_MASK;
992 993 994 995 996 997 998 999 1000

	return 0;
}

int mv88e6xxx_port_set_pvid(struct mv88e6xxx_chip *chip, int port, u16 pvid)
{
	u16 reg;
	int err;

1001 1002
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN,
				  &reg);
1003 1004 1005
	if (err)
		return err;

1006 1007
	reg &= ~MV88E6XXX_PORT_DEFAULT_VLAN_MASK;
	reg |= pvid & MV88E6XXX_PORT_DEFAULT_VLAN_MASK;
1008

1009 1010
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN,
				   reg);
1011 1012 1013
	if (err)
		return err;

1014
	dev_dbg(chip->dev, "p%d: DefaultVID set to %u\n", port, pvid);
1015 1016 1017

	return 0;
}
1018 1019 1020 1021

/* Offset 0x08: Port Control 2 Register */

static const char * const mv88e6xxx_port_8021q_mode_names[] = {
1022 1023 1024 1025
	[MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED] = "Disabled",
	[MV88E6XXX_PORT_CTL2_8021Q_MODE_FALLBACK] = "Fallback",
	[MV88E6XXX_PORT_CTL2_8021Q_MODE_CHECK] = "Check",
	[MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE] = "Secure",
1026 1027
};

1028 1029
int mv88e6185_port_set_default_forward(struct mv88e6xxx_chip *chip,
				       int port, bool multicast)
1030 1031 1032 1033
{
	int err;
	u16 reg;

1034
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL2, &reg);
1035 1036 1037
	if (err)
		return err;

1038
	if (multicast)
1039
		reg |= MV88E6XXX_PORT_CTL2_DEFAULT_FORWARD;
1040
	else
1041
		reg &= ~MV88E6XXX_PORT_CTL2_DEFAULT_FORWARD;
1042

1043
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL2, reg);
1044 1045 1046 1047 1048 1049 1050 1051
}

int mv88e6095_port_set_upstream_port(struct mv88e6xxx_chip *chip, int port,
				     int upstream_port)
{
	int err;
	u16 reg;

1052
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL2, &reg);
1053 1054 1055
	if (err)
		return err;

1056
	reg &= ~MV88E6095_PORT_CTL2_CPU_PORT_MASK;
1057 1058
	reg |= upstream_port;

1059
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL2, reg);
1060 1061
}

1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
int mv88e6xxx_port_set_mirror(struct mv88e6xxx_chip *chip, int port,
			      enum mv88e6xxx_egress_direction direction,
			      bool mirror)
{
	bool *mirror_port;
	u16 reg;
	u16 bit;
	int err;

	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL2, &reg);
	if (err)
		return err;

	switch (direction) {
	case MV88E6XXX_EGRESS_DIR_INGRESS:
		bit = MV88E6XXX_PORT_CTL2_INGRESS_MONITOR;
		mirror_port = &chip->ports[port].mirror_ingress;
		break;
	case MV88E6XXX_EGRESS_DIR_EGRESS:
		bit = MV88E6XXX_PORT_CTL2_EGRESS_MONITOR;
		mirror_port = &chip->ports[port].mirror_egress;
		break;
	default:
		return -EINVAL;
	}

	reg &= ~bit;
	if (mirror)
		reg |= bit;

	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL2, reg);
	if (!err)
		*mirror_port = mirror;

	return err;
}

1099 1100 1101 1102 1103 1104
int mv88e6xxx_port_set_8021q_mode(struct mv88e6xxx_chip *chip, int port,
				  u16 mode)
{
	u16 reg;
	int err;

1105
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL2, &reg);
1106 1107 1108
	if (err)
		return err;

1109 1110
	reg &= ~MV88E6XXX_PORT_CTL2_8021Q_MODE_MASK;
	reg |= mode & MV88E6XXX_PORT_CTL2_8021Q_MODE_MASK;
1111

1112
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL2, reg);
1113 1114 1115
	if (err)
		return err;

1116 1117
	dev_dbg(chip->dev, "p%d: 802.1QMode set to %s\n", port,
		mv88e6xxx_port_8021q_mode_names[mode]);
1118 1119 1120

	return 0;
}
1121

1122 1123 1124 1125 1126
int mv88e6xxx_port_set_map_da(struct mv88e6xxx_chip *chip, int port)
{
	u16 reg;
	int err;

1127
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL2, &reg);
1128 1129 1130
	if (err)
		return err;

1131
	reg |= MV88E6XXX_PORT_CTL2_MAP_DA;
1132

1133
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL2, reg);
1134 1135
}

1136 1137
int mv88e6165_port_set_jumbo_size(struct mv88e6xxx_chip *chip, int port,
				  size_t size)
1138 1139 1140 1141
{
	u16 reg;
	int err;

1142
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL2, &reg);
1143 1144 1145
	if (err)
		return err;

1146
	reg &= ~MV88E6XXX_PORT_CTL2_JUMBO_MODE_MASK;
1147 1148

	if (size <= 1522)
1149
		reg |= MV88E6XXX_PORT_CTL2_JUMBO_MODE_1522;
1150
	else if (size <= 2048)
1151
		reg |= MV88E6XXX_PORT_CTL2_JUMBO_MODE_2048;
1152
	else if (size <= 10240)
1153
		reg |= MV88E6XXX_PORT_CTL2_JUMBO_MODE_10240;
1154 1155
	else
		return -ERANGE;
1156

1157
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL2, reg);
1158 1159
}

1160 1161 1162 1163
/* Offset 0x09: Port Rate Control */

int mv88e6095_port_egress_rate_limiting(struct mv88e6xxx_chip *chip, int port)
{
1164 1165
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL1,
				    0x0000);
1166 1167 1168 1169
}

int mv88e6097_port_egress_rate_limiting(struct mv88e6xxx_chip *chip, int port)
{
1170 1171
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL1,
				    0x0001);
1172 1173
}

1174 1175 1176 1177
/* Offset 0x0C: Port ATU Control */

int mv88e6xxx_port_disable_learn_limit(struct mv88e6xxx_chip *chip, int port)
{
1178
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ATU_CTL, 0);
1179 1180
}

1181 1182 1183 1184
/* Offset 0x0D: (Priority) Override Register */

int mv88e6xxx_port_disable_pri_override(struct mv88e6xxx_chip *chip, int port)
{
1185
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_PRI_OVERRIDE, 0);
1186 1187
}

1188 1189 1190 1191 1192
/* Offset 0x0f: Port Ether type */

int mv88e6351_port_set_ether_type(struct mv88e6xxx_chip *chip, int port,
				  u16 etype)
{
1193
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ETH_TYPE, etype);
1194 1195
}

1196 1197 1198 1199 1200 1201 1202 1203 1204
/* Offset 0x18: Port IEEE Priority Remapping Registers [0-3]
 * Offset 0x19: Port IEEE Priority Remapping Registers [4-7]
 */

int mv88e6095_port_tag_remap(struct mv88e6xxx_chip *chip, int port)
{
	int err;

	/* Use a direct priority mapping for all IEEE tagged frames */
1205 1206 1207
	err = mv88e6xxx_port_write(chip, port,
				   MV88E6095_PORT_IEEE_PRIO_REMAP_0123,
				   0x3210);
1208 1209 1210
	if (err)
		return err;

1211 1212 1213
	return mv88e6xxx_port_write(chip, port,
				    MV88E6095_PORT_IEEE_PRIO_REMAP_4567,
				    0x7654);
1214 1215 1216
}

static int mv88e6xxx_port_ieeepmt_write(struct mv88e6xxx_chip *chip,
1217
					int port, u16 table, u8 ptr, u16 data)
1218 1219 1220
{
	u16 reg;

1221 1222 1223
	reg = MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_UPDATE | table |
		(ptr << __bf_shf(MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_PTR_MASK)) |
		(data & MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_DATA_MASK);
1224

1225 1226
	return mv88e6xxx_port_write(chip, port,
				    MV88E6390_PORT_IEEE_PRIO_MAP_TABLE, reg);
1227 1228 1229 1230 1231
}

int mv88e6390_port_tag_remap(struct mv88e6xxx_chip *chip, int port)
{
	int err, i;
1232
	u16 table;
1233 1234

	for (i = 0; i <= 7; i++) {
1235 1236 1237
		table = MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_INGRESS_PCP;
		err = mv88e6xxx_port_ieeepmt_write(chip, port, table, i,
						   (i | i << 4));
1238 1239 1240
		if (err)
			return err;

1241 1242
		table = MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_EGRESS_GREEN_PCP;
		err = mv88e6xxx_port_ieeepmt_write(chip, port, table, i, i);
1243 1244 1245
		if (err)
			return err;

1246 1247
		table = MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_EGRESS_YELLOW_PCP;
		err = mv88e6xxx_port_ieeepmt_write(chip, port, table, i, i);
1248 1249 1250
		if (err)
			return err;

1251 1252
		table = MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_EGRESS_AVB_PCP;
		err = mv88e6xxx_port_ieeepmt_write(chip, port, table, i, i);
1253 1254 1255 1256 1257 1258
		if (err)
			return err;
	}

	return 0;
}
1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332

/* Offset 0x0E: Policy Control Register */

int mv88e6352_port_set_policy(struct mv88e6xxx_chip *chip, int port,
			      enum mv88e6xxx_policy_mapping mapping,
			      enum mv88e6xxx_policy_action action)
{
	u16 reg, mask, val;
	int shift;
	int err;

	switch (mapping) {
	case MV88E6XXX_POLICY_MAPPING_DA:
		shift = __bf_shf(MV88E6XXX_PORT_POLICY_CTL_DA_MASK);
		mask = MV88E6XXX_PORT_POLICY_CTL_DA_MASK;
		break;
	case MV88E6XXX_POLICY_MAPPING_SA:
		shift = __bf_shf(MV88E6XXX_PORT_POLICY_CTL_SA_MASK);
		mask = MV88E6XXX_PORT_POLICY_CTL_SA_MASK;
		break;
	case MV88E6XXX_POLICY_MAPPING_VTU:
		shift = __bf_shf(MV88E6XXX_PORT_POLICY_CTL_VTU_MASK);
		mask = MV88E6XXX_PORT_POLICY_CTL_VTU_MASK;
		break;
	case MV88E6XXX_POLICY_MAPPING_ETYPE:
		shift = __bf_shf(MV88E6XXX_PORT_POLICY_CTL_ETYPE_MASK);
		mask = MV88E6XXX_PORT_POLICY_CTL_ETYPE_MASK;
		break;
	case MV88E6XXX_POLICY_MAPPING_PPPOE:
		shift = __bf_shf(MV88E6XXX_PORT_POLICY_CTL_PPPOE_MASK);
		mask = MV88E6XXX_PORT_POLICY_CTL_PPPOE_MASK;
		break;
	case MV88E6XXX_POLICY_MAPPING_VBAS:
		shift = __bf_shf(MV88E6XXX_PORT_POLICY_CTL_VBAS_MASK);
		mask = MV88E6XXX_PORT_POLICY_CTL_VBAS_MASK;
		break;
	case MV88E6XXX_POLICY_MAPPING_OPT82:
		shift = __bf_shf(MV88E6XXX_PORT_POLICY_CTL_OPT82_MASK);
		mask = MV88E6XXX_PORT_POLICY_CTL_OPT82_MASK;
		break;
	case MV88E6XXX_POLICY_MAPPING_UDP:
		shift = __bf_shf(MV88E6XXX_PORT_POLICY_CTL_UDP_MASK);
		mask = MV88E6XXX_PORT_POLICY_CTL_UDP_MASK;
		break;
	default:
		return -EOPNOTSUPP;
	}

	switch (action) {
	case MV88E6XXX_POLICY_ACTION_NORMAL:
		val = MV88E6XXX_PORT_POLICY_CTL_NORMAL;
		break;
	case MV88E6XXX_POLICY_ACTION_MIRROR:
		val = MV88E6XXX_PORT_POLICY_CTL_MIRROR;
		break;
	case MV88E6XXX_POLICY_ACTION_TRAP:
		val = MV88E6XXX_PORT_POLICY_CTL_TRAP;
		break;
	case MV88E6XXX_POLICY_ACTION_DISCARD:
		val = MV88E6XXX_PORT_POLICY_CTL_DISCARD;
		break;
	default:
		return -EOPNOTSUPP;
	}

	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_POLICY_CTL, &reg);
	if (err)
		return err;

	reg &= ~mask;
	reg |= (val << shift) & mask;

	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_POLICY_CTL, reg);
}