dpaa2-eth.h 16.3 KB
Newer Older
1
/* SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) */
2
/* Copyright 2014-2016 Freescale Semiconductor Inc.
3
 * Copyright 2016-2020 NXP
4 5 6 7 8
 */

#ifndef __DPAA2_ETH_H
#define __DPAA2_ETH_H

9
#include <linux/dcbnl.h>
10 11
#include <linux/netdevice.h>
#include <linux/if_vlan.h>
12
#include <linux/fsl/mc.h>
13

14 15
#include <soc/fsl/dpaa2-io.h>
#include <soc/fsl/dpaa2-fd.h>
16 17 18
#include "dpni.h"
#include "dpni-cmd.h"

19
#include "dpaa2-eth-trace.h"
20
#include "dpaa2-eth-debugfs.h"
21
#include "dpaa2-mac.h"
22

23 24
#define DPAA2_WRIOP_VERSION(x, y, z) ((x) << 10 | (y) << 5 | (z) << 0)

25 26 27 28 29 30 31 32 33 34 35 36 37 38 39
#define DPAA2_ETH_STORE_SIZE		16

/* Maximum number of scatter-gather entries in an ingress frame,
 * considering the maximum receive frame size is 64K
 */
#define DPAA2_ETH_MAX_SG_ENTRIES	((64 * 1024) / DPAA2_ETH_RX_BUF_SIZE)

/* Maximum acceptable MTU value. It is in direct relation with the hardware
 * enforced Max Frame Length (currently 10k).
 */
#define DPAA2_ETH_MFL			(10 * 1024)
#define DPAA2_ETH_MAX_MTU		(DPAA2_ETH_MFL - VLAN_ETH_HLEN)
/* Convert L3 MTU to L2 MFL */
#define DPAA2_ETH_L2_MAX_FRM(mtu)	((mtu) + VLAN_ETH_HLEN)

40 41 42
/* Set the taildrop threshold (in bytes) to allow the enqueue of a large
 * enough number of jumbo frames in the Rx queues (length of the current
 * frame is not taken into account when making the taildrop decision)
43
 */
44
#define DPAA2_ETH_FQ_TAILDROP_THRESH	(1024 * 1024)
45

46 47 48 49 50
/* Maximum number of Tx confirmation frames to be processed
 * in a single NAPI call
 */
#define DPAA2_ETH_TXCONF_PER_NAPI	256

51 52 53 54 55
/* Buffer qouta per channel. We want to keep in check number of ingress frames
 * in flight: for small sized frames, congestion group taildrop may kick in
 * first; for large sizes, Rx FQ taildrop threshold will ensure only a
 * reasonable number of frames will be pending at any given time.
 * Ingress frame drop due to buffer pool depletion should be a corner case only
56
 */
57
#define DPAA2_ETH_NUM_BUFS		1280
58 59
#define DPAA2_ETH_REFILL_THRESH \
	(DPAA2_ETH_NUM_BUFS - DPAA2_ETH_BUFS_PER_CMD)
60

61 62 63 64 65 66
/* Congestion group taildrop threshold: number of frames allowed to accumulate
 * at any moment in a group of Rx queues belonging to the same traffic class.
 * Choose value such that we don't risk depleting the buffer pool before the
 * taildrop kicks in
 */
#define DPAA2_ETH_CG_TAILDROP_THRESH(priv)				\
67
	(1024 * dpaa2_eth_queue_count(priv) / dpaa2_eth_tc_count(priv))
68

69 70 71 72 73 74 75 76 77 78 79
/* Congestion group notification threshold: when this many frames accumulate
 * on the Rx queues belonging to the same TC, the MAC is instructed to send
 * PFC frames for that TC.
 * When number of pending frames drops below exit threshold transmission of
 * PFC frames is stopped.
 */
#define DPAA2_ETH_CN_THRESH_ENTRY(priv) \
	(DPAA2_ETH_CG_TAILDROP_THRESH(priv) / 2)
#define DPAA2_ETH_CN_THRESH_EXIT(priv) \
	(DPAA2_ETH_CN_THRESH_ENTRY(priv) * 3 / 4)

80 81 82 83 84
/* Maximum number of buffers that can be acquired/released through a single
 * QBMan command
 */
#define DPAA2_ETH_BUFS_PER_CMD		7

85
/* Hardware requires alignment for ingress/egress buffer addresses */
86
#define DPAA2_ETH_TX_BUF_ALIGN		64
87

88 89 90 91 92
#define DPAA2_ETH_RX_BUF_RAW_SIZE	PAGE_SIZE
#define DPAA2_ETH_RX_BUF_TAILROOM \
	SKB_DATA_ALIGN(sizeof(struct skb_shared_info))
#define DPAA2_ETH_RX_BUF_SIZE \
	(DPAA2_ETH_RX_BUF_RAW_SIZE - DPAA2_ETH_RX_BUF_TAILROOM)
93

94
/* Hardware annotation area in RX/TX buffers */
95
#define DPAA2_ETH_RX_HWA_SIZE		64
96 97 98 99
#define DPAA2_ETH_TX_HWA_SIZE		128

/* PTP nominal frequency 1GHz */
#define DPAA2_PTP_CLK_PERIOD_NS		1
100

101 102
/* Due to a limitation in WRIOP 1.0.0, the RX buffer data must be aligned
 * to 256B. For newer revisions, the requirement is only for 64B alignment
103
 */
104 105
#define DPAA2_ETH_RX_BUF_ALIGN_REV1	256
#define DPAA2_ETH_RX_BUF_ALIGN		64
106 107 108 109 110 111 112

/* We are accommodating a skb backpointer and some S/G info
 * in the frame's software annotation. The hardware
 * options are either 0 or 64, so we choose the latter.
 */
#define DPAA2_ETH_SWA_SIZE		64

113 114 115 116 117 118
/* We store different information in the software annotation area of a Tx frame
 * based on what type of frame it is
 */
enum dpaa2_eth_swa_type {
	DPAA2_ETH_SWA_SINGLE,
	DPAA2_ETH_SWA_SG,
119
	DPAA2_ETH_SWA_XDP,
120 121
};

122 123
/* Must keep this struct smaller than DPAA2_ETH_SWA_SIZE */
struct dpaa2_eth_swa {
124 125 126 127 128 129 130 131 132 133 134
	enum dpaa2_eth_swa_type type;
	union {
		struct {
			struct sk_buff *skb;
		} single;
		struct {
			struct sk_buff *skb;
			struct scatterlist *scl;
			int num_sg;
			int sgt_size;
		} sg;
135 136 137 138
		struct {
			int dma_size;
			struct xdp_frame *xdpf;
		} xdp;
139
	};
140 141 142 143 144 145 146 147 148 149
};

/* Annotation valid bits in FD FRC */
#define DPAA2_FD_FRC_FASV		0x8000
#define DPAA2_FD_FRC_FAEADV		0x4000
#define DPAA2_FD_FRC_FAPRV		0x2000
#define DPAA2_FD_FRC_FAIADV		0x1000
#define DPAA2_FD_FRC_FASWOV		0x0800
#define DPAA2_FD_FRC_FAICFDV		0x0400

150
/* Error bits in FD CTRL */
151 152 153 154 155
#define DPAA2_FD_RX_ERR_MASK		(FD_CTRL_SBE | FD_CTRL_FAERR)
#define DPAA2_FD_TX_ERR_MASK		(FD_CTRL_UFD	| \
					 FD_CTRL_SBE	| \
					 FD_CTRL_FSE	| \
					 FD_CTRL_FAERR)
156

157
/* Annotation bits in FD CTRL */
158
#define DPAA2_FD_CTRL_ASAL		0x00020000	/* ASAL = 128B */
159 160 161 162 163 164 165

/* Frame annotation status */
struct dpaa2_fas {
	u8 reserved;
	u8 ppid;
	__le16 ifpid;
	__le32 status;
166
};
167 168 169 170 171 172 173

/* Frame annotation status word is located in the first 8 bytes
 * of the buffer's hardware annoatation area
 */
#define DPAA2_FAS_OFFSET		0
#define DPAA2_FAS_SIZE			(sizeof(struct dpaa2_fas))

174 175 176 177 178 179 180 181 182 183 184 185 186 187
/* Timestamp is located in the next 8 bytes of the buffer's
 * hardware annotation area
 */
#define DPAA2_TS_OFFSET			0x8

/* Frame annotation egress action descriptor */
#define DPAA2_FAEAD_OFFSET		0x58

struct dpaa2_faead {
	__le32 conf_fqid;
	__le32 ctrl;
};

#define DPAA2_FAEAD_A2V			0x20000000
188
#define DPAA2_FAEAD_A4V			0x08000000
189
#define DPAA2_FAEAD_UPDV		0x00001000
190
#define DPAA2_FAEAD_EBDDV		0x00002000
191 192
#define DPAA2_FAEAD_UPD			0x00000010

193
/* Accessors for the hardware annotation fields that we use */
194 195 196 197 198 199 200 201 202
static inline void *dpaa2_get_hwa(void *buf_addr, bool swa)
{
	return buf_addr + (swa ? DPAA2_ETH_SWA_SIZE : 0);
}

static inline struct dpaa2_fas *dpaa2_get_fas(void *buf_addr, bool swa)
{
	return dpaa2_get_hwa(buf_addr, swa) + DPAA2_FAS_OFFSET;
}
203

204 205 206 207 208 209 210 211 212 213
static inline __le64 *dpaa2_get_ts(void *buf_addr, bool swa)
{
	return dpaa2_get_hwa(buf_addr, swa) + DPAA2_TS_OFFSET;
}

static inline struct dpaa2_faead *dpaa2_get_faead(void *buf_addr, bool swa)
{
	return dpaa2_get_hwa(buf_addr, swa) + DPAA2_FAEAD_OFFSET;
}

214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245
/* Error and status bits in the frame annotation status word */
/* Debug frame, otherwise supposed to be discarded */
#define DPAA2_FAS_DISC			0x80000000
/* MACSEC frame */
#define DPAA2_FAS_MS			0x40000000
#define DPAA2_FAS_PTP			0x08000000
/* Ethernet multicast frame */
#define DPAA2_FAS_MC			0x04000000
/* Ethernet broadcast frame */
#define DPAA2_FAS_BC			0x02000000
#define DPAA2_FAS_KSE			0x00040000
#define DPAA2_FAS_EOFHE			0x00020000
#define DPAA2_FAS_MNLE			0x00010000
#define DPAA2_FAS_TIDE			0x00008000
#define DPAA2_FAS_PIEE			0x00004000
/* Frame length error */
#define DPAA2_FAS_FLE			0x00002000
/* Frame physical error */
#define DPAA2_FAS_FPE			0x00001000
#define DPAA2_FAS_PTE			0x00000080
#define DPAA2_FAS_ISP			0x00000040
#define DPAA2_FAS_PHE			0x00000020
#define DPAA2_FAS_BLE			0x00000010
/* L3 csum validation performed */
#define DPAA2_FAS_L3CV			0x00000008
/* L3 csum error */
#define DPAA2_FAS_L3CE			0x00000004
/* L4 csum validation performed */
#define DPAA2_FAS_L4CV			0x00000002
/* L4 csum error */
#define DPAA2_FAS_L4CE			0x00000001
/* Possible errors on the ingress path */
246
#define DPAA2_FAS_RX_ERR_MASK		(DPAA2_FAS_KSE		| \
247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268
					 DPAA2_FAS_EOFHE	| \
					 DPAA2_FAS_MNLE		| \
					 DPAA2_FAS_TIDE		| \
					 DPAA2_FAS_PIEE		| \
					 DPAA2_FAS_FLE		| \
					 DPAA2_FAS_FPE		| \
					 DPAA2_FAS_PTE		| \
					 DPAA2_FAS_ISP		| \
					 DPAA2_FAS_PHE		| \
					 DPAA2_FAS_BLE		| \
					 DPAA2_FAS_L3CE		| \
					 DPAA2_FAS_L4CE)

/* Time in milliseconds between link state updates */
#define DPAA2_ETH_LINK_STATE_REFRESH	1000

/* Number of times to retry a frame enqueue before giving up.
 * Value determined empirically, in order to minimize the number
 * of frames dropped on Tx
 */
#define DPAA2_ETH_ENQUEUE_RETRIES	10

269 270 271 272 273 274 275 276
/* Number of times to retry DPIO portal operations while waiting
 * for portal to finish executing current command and become
 * available. We want to avoid being stuck in a while loop in case
 * hardware becomes unresponsive, but not give up too easily if
 * the portal really is busy for valid reasons
 */
#define DPAA2_ETH_SWP_BUSY_RETRIES	1000

277 278 279 280 281 282 283 284
/* Driver statistics, other than those in struct rtnl_link_stats64.
 * These are usually collected per-CPU and aggregated by ethtool.
 */
struct dpaa2_eth_drv_stats {
	__u64	tx_conf_frames;
	__u64	tx_conf_bytes;
	__u64	tx_sg_frames;
	__u64	tx_sg_bytes;
285
	__u64	tx_reallocs;
286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303
	__u64	rx_sg_frames;
	__u64	rx_sg_bytes;
	/* Enqueues retried due to portal busy */
	__u64	tx_portal_busy;
};

/* Per-FQ statistics */
struct dpaa2_eth_fq_stats {
	/* Number of frames received on this queue */
	__u64 frames;
};

/* Per-channel statistics */
struct dpaa2_eth_ch_stats {
	/* Volatile dequeues retried due to portal busy */
	__u64 dequeue_portal_busy;
	/* Pull errors */
	__u64 pull_err;
304 305
	/* Number of CDANs; useful to estimate avg NAPI len */
	__u64 cdan;
306 307 308 309
	/* XDP counters */
	__u64 xdp_drop;
	__u64 xdp_tx;
	__u64 xdp_tx_err;
310
	__u64 xdp_redirect;
311 312
	/* Must be last, does not show up in ethtool stats */
	__u64 frames;
313 314
};

315
/* Maximum number of queues associated with a DPNI */
316
#define DPAA2_ETH_MAX_TCS		8
317 318 319
#define DPAA2_ETH_MAX_RX_QUEUES_PER_TC	16
#define DPAA2_ETH_MAX_RX_QUEUES		\
	(DPAA2_ETH_MAX_RX_QUEUES_PER_TC * DPAA2_ETH_MAX_TCS)
320
#define DPAA2_ETH_MAX_TX_QUEUES		16
321 322
#define DPAA2_ETH_MAX_QUEUES		(DPAA2_ETH_MAX_RX_QUEUES + \
					DPAA2_ETH_MAX_TX_QUEUES)
I
Ioana Radulescu 已提交
323 324
#define DPAA2_ETH_MAX_NETDEV_QUEUES	\
	(DPAA2_ETH_MAX_TX_QUEUES * DPAA2_ETH_MAX_TCS)
325

326
#define DPAA2_ETH_MAX_DPCONS		16
327 328 329 330 331 332 333 334

enum dpaa2_eth_fq_type {
	DPAA2_RX_FQ = 0,
	DPAA2_TX_CONF_FQ,
};

struct dpaa2_eth_priv;

335 336 337 338 339
struct dpaa2_eth_xdp_fds {
	struct dpaa2_fd fds[DEV_MAP_BULK_SIZE];
	ssize_t num;
};

340 341 342
struct dpaa2_eth_fq {
	u32 fqid;
	u32 tx_qdbin;
343
	u32 tx_fqid[DPAA2_ETH_MAX_TCS];
344
	u16 flowid;
345
	u8 tc;
346
	int target_cpu;
I
Ioana Ciocoi Radulescu 已提交
347 348
	u32 dq_frames;
	u32 dq_bytes;
349 350 351
	struct dpaa2_eth_channel *channel;
	enum dpaa2_eth_fq_type type;

352 353 354
	void (*consume)(struct dpaa2_eth_priv *priv,
			struct dpaa2_eth_channel *ch,
			const struct dpaa2_fd *fd,
355
			struct dpaa2_eth_fq *fq);
356
	struct dpaa2_eth_fq_stats stats;
357

358
	struct dpaa2_eth_xdp_fds xdp_redirect_fds;
I
Ioana Ciornei 已提交
359
	struct dpaa2_eth_xdp_fds xdp_tx_fds;
360 361
};

362 363
struct dpaa2_eth_ch_xdp {
	struct bpf_prog *prog;
364 365
	u64 drop_bufs[DPAA2_ETH_BUFS_PER_CMD];
	int drop_cnt;
366
	unsigned int res;
367 368
};

369 370 371 372 373 374
struct dpaa2_eth_channel {
	struct dpaa2_io_notification_ctx nctx;
	struct fsl_mc_device *dpcon;
	int dpcon_id;
	int ch_id;
	struct napi_struct napi;
375
	struct dpaa2_io *dpio;
376 377 378
	struct dpaa2_io_store *store;
	struct dpaa2_eth_priv *priv;
	int buf_count;
379
	struct dpaa2_eth_ch_stats stats;
380
	struct dpaa2_eth_ch_xdp xdp;
381
	struct xdp_rxq_info xdp_rxq;
382
	struct list_head *rx_list;
383 384
};

I
Ioana Radulescu 已提交
385
struct dpaa2_eth_dist_fields {
386 387 388 389
	u64 rxnfc_field;
	enum net_prot cls_prot;
	int cls_field;
	int size;
390
	u64 id;
391 392
};

393 394 395 396 397
struct dpaa2_eth_cls_rule {
	struct ethtool_rx_flow_spec fs;
	u8 in_use;
};

398 399 400 401 402 403
/* Driver private data */
struct dpaa2_eth_priv {
	struct net_device *net_dev;

	u8 num_fqs;
	struct dpaa2_eth_fq fq[DPAA2_ETH_MAX_QUEUES];
404 405
	int (*enqueue)(struct dpaa2_eth_priv *priv,
		       struct dpaa2_eth_fq *fq,
406
		       struct dpaa2_fd *fd, u8 prio,
407
		       u32 num_frames,
408
		       int *frames_enqueued);
409 410 411 412 413

	u8 num_channels;
	struct dpaa2_eth_channel *channel[DPAA2_ETH_MAX_DPCONS];

	struct dpni_attr dpni_attrs;
414 415
	u16 dpni_ver_major;
	u16 dpni_ver_minor;
416 417 418
	u16 tx_data_offset;

	struct fsl_mc_device *dpbp_dev;
419
	u16 rx_buf_size;
420
	u16 bpid;
421
	struct iommu_domain *iommu_domain;
422

423 424 425
	bool tx_tstamp; /* Tx timestamping enabled */
	bool rx_tstamp; /* Rx timestamping enabled */

426 427 428 429 430 431 432 433 434
	u16 tx_qdid;
	struct fsl_mc_io *mc_io;
	/* Cores which have an affine DPIO/DPCON.
	 * This is the cpu set on which Rx and Tx conf frames are processed
	 */
	struct cpumask dpio_cpumask;

	/* Standard statistics */
	struct rtnl_link_stats64 __percpu *percpu_stats;
435 436
	/* Extra stats, in addition to the ones known by the kernel */
	struct dpaa2_eth_drv_stats __percpu *percpu_extras;
437 438

	u16 mc_token;
439 440
	u8 rx_fqtd_enabled;
	u8 rx_cgtd_enabled;
441 442 443 444

	struct dpni_link_state link_state;
	bool do_link_poll;
	struct task_struct *poll_thread;
445 446 447

	/* enabled ethtool hashing bits */
	u64 rx_hash_fields;
448
	u64 rx_cls_fields;
449
	struct dpaa2_eth_cls_rule *cls_rules;
450
	u8 rx_cls_enabled;
451
	u8 vlan_cls_enabled;
452
	u8 pfc_enabled;
453 454 455 456
#ifdef CONFIG_FSL_DPAA2_ETH_DCB
	u8 dcbx_mode;
	struct ieee_pfc pfc;
#endif
457
	struct bpf_prog *xdp_prog;
458 459 460
#ifdef CONFIG_DEBUG_FS
	struct dpaa2_debugfs dbg;
#endif
461 462

	struct dpaa2_mac *mac;
463 464 465 466 467 468
};

#define DPAA2_RXH_SUPPORTED	(RXH_L2DA | RXH_VLAN | RXH_L3_PROTO \
				| RXH_IP_SRC | RXH_IP_DST | RXH_L4_B_0_1 \
				| RXH_L4_B_2_3)

469 470 471 472
/* default Rx hash options, set during probing */
#define DPAA2_RXH_DEFAULT	(RXH_L3_PROTO | RXH_IP_SRC | RXH_IP_DST | \
				 RXH_L4_B_0_1 | RXH_L4_B_2_3)

473 474 475 476 477 478
#define dpaa2_eth_hash_enabled(priv)	\
	((priv)->dpni_attrs.num_queues > 1)

/* Required by struct dpni_rx_tc_dist_cfg::key_cfg_iova */
#define DPAA2_CLASSIFIER_DMA_SIZE 256

479
extern const struct ethtool_ops dpaa2_ethtool_ops;
480
extern int dpaa2_phc_index;
481

482 483 484 485 486 487 488 489
static inline int dpaa2_eth_cmp_dpni_ver(struct dpaa2_eth_priv *priv,
					 u16 ver_major, u16 ver_minor)
{
	if (priv->dpni_ver_major == ver_major)
		return priv->dpni_ver_minor - ver_minor;
	return priv->dpni_ver_major - ver_major;
}

490 491 492 493 494 495 496 497 498 499
/* Minimum firmware version that supports a more flexible API
 * for configuring the Rx flow hash key
 */
#define DPNI_RX_DIST_KEY_VER_MAJOR	7
#define DPNI_RX_DIST_KEY_VER_MINOR	5

#define dpaa2_eth_has_legacy_dist(priv)					\
	(dpaa2_eth_cmp_dpni_ver((priv), DPNI_RX_DIST_KEY_VER_MAJOR,	\
				DPNI_RX_DIST_KEY_VER_MINOR) < 0)

500 501 502 503 504 505
#define dpaa2_eth_fs_enabled(priv)	\
	(!((priv)->dpni_attrs.options & DPNI_OPT_NO_FS))

#define dpaa2_eth_fs_mask_enabled(priv)	\
	((priv)->dpni_attrs.options & DPNI_OPT_HAS_KEY_MASKING)

506 507 508
#define dpaa2_eth_fs_count(priv)        \
	((priv)->dpni_attrs.fs_entries)

509 510 511
#define dpaa2_eth_tc_count(priv)	\
	((priv)->dpni_attrs.num_tcs)

512 513 514 515
/* We have exactly one {Rx, Tx conf} queue per channel */
#define dpaa2_eth_queue_count(priv)     \
	((priv)->num_channels)

516 517 518 519 520
enum dpaa2_eth_rx_dist {
	DPAA2_ETH_RX_DIST_HASH,
	DPAA2_ETH_RX_DIST_CLS
};

521 522 523 524 525 526 527 528 529 530
/* Unique IDs for the supported Rx classification header fields */
#define DPAA2_ETH_DIST_ETHDST		BIT(0)
#define DPAA2_ETH_DIST_ETHSRC		BIT(1)
#define DPAA2_ETH_DIST_ETHTYPE		BIT(2)
#define DPAA2_ETH_DIST_VLAN		BIT(3)
#define DPAA2_ETH_DIST_IPSRC		BIT(4)
#define DPAA2_ETH_DIST_IPDST		BIT(5)
#define DPAA2_ETH_DIST_IPPROTO		BIT(6)
#define DPAA2_ETH_DIST_L4SRC		BIT(7)
#define DPAA2_ETH_DIST_L4DST		BIT(8)
531
#define DPAA2_ETH_DIST_ALL		(~0ULL)
532

533 534 535 536 537 538
#define DPNI_PAUSE_VER_MAJOR		7
#define DPNI_PAUSE_VER_MINOR		13
#define dpaa2_eth_has_pause_support(priv)			\
	(dpaa2_eth_cmp_dpni_ver((priv), DPNI_PAUSE_VER_MAJOR,	\
				DPNI_PAUSE_VER_MINOR) >= 0)

539 540 541 542 543 544 545 546 547 548 549
static inline bool dpaa2_eth_tx_pause_enabled(u64 link_options)
{
	return !!(link_options & DPNI_LINK_OPT_PAUSE) ^
	       !!(link_options & DPNI_LINK_OPT_ASYM_PAUSE);
}

static inline bool dpaa2_eth_rx_pause_enabled(u64 link_options)
{
	return !!(link_options & DPNI_LINK_OPT_PAUSE);
}

550
static inline
551 552
unsigned int dpaa2_eth_needed_headroom(struct dpaa2_eth_priv *priv,
				       struct sk_buff *skb)
553
{
554 555
	unsigned int headroom = DPAA2_ETH_SWA_SIZE;

556 557 558 559 560 561
	/* If we don't have an skb (e.g. XDP buffer), we only need space for
	 * the software annotation area
	 */
	if (!skb)
		return headroom;

562 563 564
	/* For non-linear skbs we have no headroom requirement, as we build a
	 * SG frame with a newly allocated SGT buffer
	 */
565 566 567
	if (skb_is_nonlinear(skb))
		return 0;

568 569 570 571 572
	/* If we have Tx timestamping, need 128B hardware annotation */
	if (priv->tx_tstamp && skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)
		headroom += DPAA2_ETH_TX_HWA_SIZE;

	return headroom;
573 574 575 576 577 578 579
}

/* Extra headroom space requested to hardware, in order to make sure there's
 * no realloc'ing in forwarding scenarios
 */
static inline unsigned int dpaa2_eth_rx_head_room(struct dpaa2_eth_priv *priv)
{
580
	return priv->tx_data_offset - DPAA2_ETH_RX_HWA_SIZE;
581 582
}

583
int dpaa2_eth_set_hash(struct net_device *net_dev, u64 flags);
584 585
int dpaa2_eth_set_cls(struct net_device *net_dev, u64 key);
int dpaa2_eth_cls_key_size(u64 key);
586
int dpaa2_eth_cls_fld_off(int prot, int field);
587
void dpaa2_eth_cls_trim_rule(void *key_mem, u64 fields);
588

589 590 591
void dpaa2_eth_set_rx_taildrop(struct dpaa2_eth_priv *priv,
			       bool tx_pause, bool pfc);

592 593
extern const struct dcbnl_rtnl_ops dpaa2_eth_dcbnl_ops;

594
#endif	/* __DPAA2_H */