gpio.c 8.6 KB
Newer Older
1
/*
2
 *  linux/arch/arm/plat-pxa/gpio.c
3 4 5 6 7 8 9 10 11 12 13 14 15
 *
 *  Generic PXA GPIO handling
 *
 *  Author:	Nicolas Pitre
 *  Created:	Jun 15, 2001
 *  Copyright:	MontaVista Software Inc.
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License version 2 as
 *  published by the Free Software Foundation.
 */

#include <linux/init.h>
16
#include <linux/irq.h>
17
#include <linux/io.h>
18
#include <linux/sysdev.h>
19
#include <linux/slab.h>
20

21
#include <mach/gpio.h>
22

23 24
int pxa_last_gpio;

25 26
struct pxa_gpio_chip {
	struct gpio_chip chip;
27 28 29 30 31 32 33 34 35 36 37 38 39
	void __iomem	*regbase;
	char label[10];

	unsigned long	irq_mask;
	unsigned long	irq_edge_rise;
	unsigned long	irq_edge_fall;

#ifdef CONFIG_PM
	unsigned long	saved_gplr;
	unsigned long	saved_gpdr;
	unsigned long	saved_grer;
	unsigned long	saved_gfer;
#endif
40 41
};

42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57
static DEFINE_SPINLOCK(gpio_lock);
static struct pxa_gpio_chip *pxa_gpio_chips;

#define for_each_gpio_chip(i, c)			\
	for (i = 0, c = &pxa_gpio_chips[0]; i <= pxa_last_gpio; i += 32, c++)

static inline void __iomem *gpio_chip_base(struct gpio_chip *c)
{
	return container_of(c, struct pxa_gpio_chip, chip)->regbase;
}

static inline struct pxa_gpio_chip *gpio_to_chip(unsigned gpio)
{
	return &pxa_gpio_chips[gpio_to_bank(gpio)];
}

58 59
static int pxa_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
{
60 61 62 63 64 65 66
	void __iomem *base = gpio_chip_base(chip);
	uint32_t value, mask = 1 << offset;
	unsigned long flags;

	spin_lock_irqsave(&gpio_lock, flags);

	value = __raw_readl(base + GPDR_OFFSET);
67 68 69 70
	if (__gpio_is_inverted(chip->base + offset))
		value |= mask;
	else
		value &= ~mask;
71
	__raw_writel(value, base + GPDR_OFFSET);
72

73
	spin_unlock_irqrestore(&gpio_lock, flags);
74 75 76 77
	return 0;
}

static int pxa_gpio_direction_output(struct gpio_chip *chip,
78
				     unsigned offset, int value)
79
{
80 81 82 83 84 85 86 87 88
	void __iomem *base = gpio_chip_base(chip);
	uint32_t tmp, mask = 1 << offset;
	unsigned long flags;

	__raw_writel(mask, base + (value ? GPSR_OFFSET : GPCR_OFFSET));

	spin_lock_irqsave(&gpio_lock, flags);

	tmp = __raw_readl(base + GPDR_OFFSET);
89 90 91 92
	if (__gpio_is_inverted(chip->base + offset))
		tmp &= ~mask;
	else
		tmp |= mask;
93
	__raw_writel(tmp, base + GPDR_OFFSET);
94

95
	spin_unlock_irqrestore(&gpio_lock, flags);
96 97 98 99 100
	return 0;
}

static int pxa_gpio_get(struct gpio_chip *chip, unsigned offset)
{
101
	return __raw_readl(gpio_chip_base(chip) + GPLR_OFFSET) & (1 << offset);
102 103 104 105
}

static void pxa_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
106 107
	__raw_writel(1 << offset, gpio_chip_base(chip) +
				(value ? GPSR_OFFSET : GPCR_OFFSET));
108 109
}

110
static int __init pxa_init_gpio_chip(int gpio_end)
111
{
112 113
	int i, gpio, nbanks = gpio_to_bank(gpio_end) + 1;
	struct pxa_gpio_chip *chips;
114

115
	chips = kzalloc(nbanks * sizeof(struct pxa_gpio_chip), GFP_KERNEL);
116 117 118
	if (chips == NULL) {
		pr_err("%s: failed to allocate GPIO chips\n", __func__);
		return -ENOMEM;
119 120
	}

121 122
	for (i = 0, gpio = 0; i < nbanks; i++, gpio += 32) {
		struct gpio_chip *c = &chips[i].chip;
123

124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141
		sprintf(chips[i].label, "gpio-%d", i);
		chips[i].regbase = (void __iomem *)GPIO_BANK(i);

		c->base  = gpio;
		c->label = chips[i].label;

		c->direction_input  = pxa_gpio_direction_input;
		c->direction_output = pxa_gpio_direction_output;
		c->get = pxa_gpio_get;
		c->set = pxa_gpio_set;

		/* number of GPIOs on last bank may be less than 32 */
		c->ngpio = (gpio + 31 > gpio_end) ? (gpio_end - gpio + 1) : 32;
		gpiochip_add(c);
	}
	pxa_gpio_chips = chips;
	return 0;
}
142

143 144 145 146 147 148 149 150 151 152 153 154 155 156 157
/* Update only those GRERx and GFERx edge detection register bits if those
 * bits are set in c->irq_mask
 */
static inline void update_edge_detect(struct pxa_gpio_chip *c)
{
	uint32_t grer, gfer;

	grer = __raw_readl(c->regbase + GRER_OFFSET) & ~c->irq_mask;
	gfer = __raw_readl(c->regbase + GFER_OFFSET) & ~c->irq_mask;
	grer |= c->irq_edge_rise & c->irq_mask;
	gfer |= c->irq_edge_fall & c->irq_mask;
	__raw_writel(grer, c->regbase + GRER_OFFSET);
	__raw_writel(gfer, c->regbase + GFER_OFFSET);
}

158
static int pxa_gpio_irq_type(struct irq_data *d, unsigned int type)
159
{
160
	struct pxa_gpio_chip *c;
161
	int gpio = irq_to_gpio(d->irq);
162
	unsigned long gpdr, mask = GPIO_bit(gpio);
163

164
	c = gpio_to_chip(gpio);
165 166 167 168 169

	if (type == IRQ_TYPE_PROBE) {
		/* Don't mess with enabled GPIOs using preconfigured edges or
		 * GPIOs set to alternate function or to output during probe
		 */
170
		if ((c->irq_edge_rise | c->irq_edge_fall) & GPIO_bit(gpio))
171
			return 0;
172 173

		if (__gpio_is_occupied(gpio))
174
			return 0;
175

176 177 178
		type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
	}

179 180
	gpdr = __raw_readl(c->regbase + GPDR_OFFSET);

181
	if (__gpio_is_inverted(gpio))
182
		__raw_writel(gpdr | mask,  c->regbase + GPDR_OFFSET);
183
	else
184
		__raw_writel(gpdr & ~mask, c->regbase + GPDR_OFFSET);
185 186

	if (type & IRQ_TYPE_EDGE_RISING)
187
		c->irq_edge_rise |= mask;
188
	else
189
		c->irq_edge_rise &= ~mask;
190 191

	if (type & IRQ_TYPE_EDGE_FALLING)
192
		c->irq_edge_fall |= mask;
193
	else
194
		c->irq_edge_fall &= ~mask;
195

196
	update_edge_detect(c);
197

198
	pr_debug("%s: IRQ%d (GPIO%d) - edge%s%s\n", __func__, d->irq, gpio,
199 200 201 202 203 204 205
		((type & IRQ_TYPE_EDGE_RISING)  ? " rising"  : ""),
		((type & IRQ_TYPE_EDGE_FALLING) ? " falling" : ""));
	return 0;
}

static void pxa_gpio_demux_handler(unsigned int irq, struct irq_desc *desc)
{
206 207 208
	struct pxa_gpio_chip *c;
	int loop, gpio, gpio_base, n;
	unsigned long gedr;
209 210 211

	do {
		loop = 0;
212 213 214 215 216 217
		for_each_gpio_chip(gpio, c) {
			gpio_base = c->chip.base;

			gedr = __raw_readl(c->regbase + GEDR_OFFSET);
			gedr = gedr & c->irq_mask;
			__raw_writel(gedr, c->regbase + GEDR_OFFSET);
218

219 220 221
			n = find_first_bit(&gedr, BITS_PER_LONG);
			while (n < BITS_PER_LONG) {
				loop = 1;
222

223 224 225
				generic_handle_irq(gpio_to_irq(gpio_base + n));
				n = find_next_bit(&gedr, BITS_PER_LONG, n + 1);
			}
226 227 228 229
		}
	} while (loop);
}

230
static void pxa_ack_muxed_gpio(struct irq_data *d)
231
{
232
	int gpio = irq_to_gpio(d->irq);
233 234 235
	struct pxa_gpio_chip *c = gpio_to_chip(gpio);

	__raw_writel(GPIO_bit(gpio), c->regbase + GEDR_OFFSET);
236 237
}

238
static void pxa_mask_muxed_gpio(struct irq_data *d)
239
{
240
	int gpio = irq_to_gpio(d->irq);
241 242 243 244 245 246 247 248 249
	struct pxa_gpio_chip *c = gpio_to_chip(gpio);
	uint32_t grer, gfer;

	c->irq_mask &= ~GPIO_bit(gpio);

	grer = __raw_readl(c->regbase + GRER_OFFSET) & ~GPIO_bit(gpio);
	gfer = __raw_readl(c->regbase + GFER_OFFSET) & ~GPIO_bit(gpio);
	__raw_writel(grer, c->regbase + GRER_OFFSET);
	__raw_writel(gfer, c->regbase + GFER_OFFSET);
250 251
}

252
static void pxa_unmask_muxed_gpio(struct irq_data *d)
253
{
254
	int gpio = irq_to_gpio(d->irq);
255 256 257
	struct pxa_gpio_chip *c = gpio_to_chip(gpio);

	c->irq_mask |= GPIO_bit(gpio);
258
	update_edge_detect(c);
259 260 261 262
}

static struct irq_chip pxa_muxed_gpio_chip = {
	.name		= "GPIO",
263 264 265 266
	.irq_ack	= pxa_ack_muxed_gpio,
	.irq_mask	= pxa_mask_muxed_gpio,
	.irq_unmask	= pxa_unmask_muxed_gpio,
	.irq_set_type	= pxa_gpio_irq_type,
267 268
};

269
void __init pxa_init_gpio(int mux_irq, int start, int end, set_wake_t fn)
270
{
271 272
	struct pxa_gpio_chip *c;
	int gpio, irq;
273

274
	pxa_last_gpio = end;
275

276 277 278
	/* Initialize GPIO chips */
	pxa_init_gpio_chip(end);

279
	/* clear all GPIO edge detects */
280 281 282 283
	for_each_gpio_chip(gpio, c) {
		__raw_writel(0, c->regbase + GFER_OFFSET);
		__raw_writel(0, c->regbase + GRER_OFFSET);
		__raw_writel(~0,c->regbase + GEDR_OFFSET);
284 285
	}

286
	for (irq  = gpio_to_irq(start); irq <= gpio_to_irq(end); irq++) {
287 288 289 290 291 292
		set_irq_chip(irq, &pxa_muxed_gpio_chip);
		set_irq_handler(irq, handle_edge_irq);
		set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
	}

	/* Install handler for GPIO>=2 edge detect interrupts */
293
	set_irq_chained_handler(mux_irq, pxa_gpio_demux_handler);
294
	pxa_muxed_gpio_chip.irq_set_wake = fn;
295
}
296 297 298 299

#ifdef CONFIG_PM
static int pxa_gpio_suspend(struct sys_device *dev, pm_message_t state)
{
300 301
	struct pxa_gpio_chip *c;
	int gpio;
302

303 304 305 306 307
	for_each_gpio_chip(gpio, c) {
		c->saved_gplr = __raw_readl(c->regbase + GPLR_OFFSET);
		c->saved_gpdr = __raw_readl(c->regbase + GPDR_OFFSET);
		c->saved_grer = __raw_readl(c->regbase + GRER_OFFSET);
		c->saved_gfer = __raw_readl(c->regbase + GFER_OFFSET);
308 309

		/* Clear GPIO transition detect bits */
310
		__raw_writel(0xffffffff, c->regbase + GEDR_OFFSET);
311 312 313 314 315 316
	}
	return 0;
}

static int pxa_gpio_resume(struct sys_device *dev)
{
317 318
	struct pxa_gpio_chip *c;
	int gpio;
319

320
	for_each_gpio_chip(gpio, c) {
321
		/* restore level with set/clear */
322 323
		__raw_writel( c->saved_gplr, c->regbase + GPSR_OFFSET);
		__raw_writel(~c->saved_gplr, c->regbase + GPCR_OFFSET);
324

325 326 327
		__raw_writel(c->saved_grer, c->regbase + GRER_OFFSET);
		__raw_writel(c->saved_gfer, c->regbase + GFER_OFFSET);
		__raw_writel(c->saved_gpdr, c->regbase + GPDR_OFFSET);
328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347
	}
	return 0;
}
#else
#define pxa_gpio_suspend	NULL
#define pxa_gpio_resume		NULL
#endif

struct sysdev_class pxa_gpio_sysclass = {
	.name		= "gpio",
	.suspend	= pxa_gpio_suspend,
	.resume		= pxa_gpio_resume,
};

static int __init pxa_gpio_init(void)
{
	return sysdev_class_register(&pxa_gpio_sysclass);
}

core_initcall(pxa_gpio_init);