mv88e6131.c 10.9 KB
Newer Older
1
/*
2 3
 * net/dsa/mv88e6131.c - Marvell 88e6095/6095f/6131 switch chip support
 * Copyright (c) 2008-2009 Marvell Semiconductor
4 5 6 7 8 9 10
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

11 12
#include <linux/delay.h>
#include <linux/jiffies.h>
13
#include <linux/list.h>
14
#include <linux/module.h>
15 16
#include <linux/netdevice.h>
#include <linux/phy.h>
17
#include <net/dsa.h>
18 19
#include "mv88e6xxx.h"

20
/* Switch product IDs */
21 22 23
#define ID_6085		0x04a0
#define ID_6095		0x0950
#define ID_6131		0x1060
24
#define ID_6131_B2	0x1066
25

26
static char *mv88e6131_probe(struct device *host_dev, int sw_addr)
27
{
28
	struct mii_bus *bus = dsa_host_dev_to_mii_bus(host_dev);
29 30
	int ret;

31 32 33
	if (bus == NULL)
		return NULL;

34 35
	ret = __mv88e6xxx_reg_read(bus, sw_addr, REG_PORT(0), 0x03);
	if (ret >= 0) {
36 37 38
		int ret_masked = ret & 0xfff0;

		if (ret_masked == ID_6085)
39
			return "Marvell 88E6085";
40
		if (ret_masked == ID_6095)
41
			return "Marvell 88E6095/88E6095F";
42 43 44
		if (ret == ID_6131_B2)
			return "Marvell 88E6131 (B2)";
		if (ret_masked == ID_6131)
45 46 47 48 49 50 51 52 53 54
			return "Marvell 88E6131";
	}

	return NULL;
}

static int mv88e6131_switch_reset(struct dsa_switch *ds)
{
	int i;
	int ret;
55
	unsigned long timeout;
56

57
	/* Set all ports to the disabled state. */
58
	for (i = 0; i < 11; i++) {
59 60 61 62
		ret = REG_READ(REG_PORT(i), 0x04);
		REG_WRITE(REG_PORT(i), 0x04, ret & 0xfffc);
	}

63
	/* Wait for transmit queues to drain. */
64
	usleep_range(2000, 4000);
65

66
	/* Reset the switch. */
67 68
	REG_WRITE(REG_GLOBAL, 0x04, 0xc400);

69
	/* Wait up to one second for reset to complete. */
70 71
	timeout = jiffies + 1 * HZ;
	while (time_before(jiffies, timeout)) {
72 73 74 75
		ret = REG_READ(REG_GLOBAL, 0x00);
		if ((ret & 0xc800) == 0xc800)
			break;

76
		usleep_range(1000, 2000);
77
	}
78
	if (time_after(jiffies, timeout))
79 80 81 82 83 84 85 86 87 88
		return -ETIMEDOUT;

	return 0;
}

static int mv88e6131_setup_global(struct dsa_switch *ds)
{
	int ret;
	int i;

89
	/* Enable the PHY polling unit, don't discard packets with
90 91 92 93 94 95
	 * excessive collisions, use a weighted fair queueing scheme
	 * to arbitrate between packet queues, set the maximum frame
	 * size to 1632, and mask all interrupt sources.
	 */
	REG_WRITE(REG_GLOBAL, 0x04, 0x4400);

96
	/* Set the default address aging time to 5 minutes, and
97 98 99 100 101
	 * enable address learn messages to be sent to all message
	 * ports.
	 */
	REG_WRITE(REG_GLOBAL, 0x0a, 0x0148);

102
	/* Configure the priority mapping registers. */
103 104 105 106
	ret = mv88e6xxx_config_prio(ds);
	if (ret < 0)
		return ret;

107
	/* Set the VLAN ethertype to 0x8100. */
108 109
	REG_WRITE(REG_GLOBAL, 0x19, 0x8100);

110
	/* Disable ARP mirroring, and configure the upstream port as
111 112
	 * the port to which ingress and egress monitor frames are to
	 * be sent.
113
	 */
114
	REG_WRITE(REG_GLOBAL, 0x1a, (dsa_upstream_port(ds) * 0x1100) | 0x00f0);
115

116
	/* Disable cascade port functionality unless this device
117
	 * is used in a cascade configuration, and set the switch's
118
	 * DSA device number.
119
	 */
120 121 122 123
	if (ds->dst->pd->nr_chips > 1)
		REG_WRITE(REG_GLOBAL, 0x1c, 0xf000 | (ds->index & 0x1f));
	else
		REG_WRITE(REG_GLOBAL, 0x1c, 0xe000 | (ds->index & 0x1f));
124

125
	/* Send all frames with destination addresses matching
126 127 128 129
	 * 01:80:c2:00:00:0x to the CPU port.
	 */
	REG_WRITE(REG_GLOBAL2, 0x03, 0xffff);

130
	/* Ignore removed tag data on doubly tagged packets, disable
131 132
	 * flow control messages, force flow control priority to the
	 * highest, and send all special multicast frames to the CPU
L
Lucas De Marchi 已提交
133
	 * port at the highest priority.
134 135 136
	 */
	REG_WRITE(REG_GLOBAL2, 0x05, 0x00ff);

137
	/* Program the DSA routing table. */
138 139 140 141 142 143 144 145 146
	for (i = 0; i < 32; i++) {
		int nexthop;

		nexthop = 0x1f;
		if (i != ds->index && i < ds->dst->pd->nr_chips)
			nexthop = ds->pd->rtable[i] & 0x1f;

		REG_WRITE(REG_GLOBAL2, 0x06, 0x8000 | (i << 8) | nexthop);
	}
147

148
	/* Clear all trunk masks. */
149
	for (i = 0; i < 8; i++)
150
		REG_WRITE(REG_GLOBAL2, 0x07, 0x8000 | (i << 12) | 0x7ff);
151

152
	/* Clear all trunk mappings. */
153 154 155
	for (i = 0; i < 16; i++)
		REG_WRITE(REG_GLOBAL2, 0x08, 0x8000 | (i << 11));

156
	/* Force the priority of IGMP/MLD snoop frames and ARP frames
157 158 159 160 161 162 163 164 165
	 * to the highest setting.
	 */
	REG_WRITE(REG_GLOBAL2, 0x0f, 0x00ff);

	return 0;
}

static int mv88e6131_setup_port(struct dsa_switch *ds, int p)
{
166
	struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
167
	int addr = REG_PORT(p);
168
	u16 val;
169

170
	/* MAC Forcing register: don't force link, speed, duplex
171
	 * or flow control state to any particular values on physical
172
	 * ports, but force the CPU port and all DSA ports to 1000 Mb/s
173
	 * (100 Mb/s on 6085) full duplex.
174
	 */
175
	if (dsa_is_cpu_port(ds, p) || ds->dsa_port_mask & (1 << p))
176 177 178 179
		if (ps->id == ID_6085)
			REG_WRITE(addr, 0x01, 0x003d); /* 100 Mb/s */
		else
			REG_WRITE(addr, 0x01, 0x003e); /* 1000 Mb/s */
180 181
	else
		REG_WRITE(addr, 0x01, 0x0003);
182

183
	/* Port Control: disable Core Tag, disable Drop-on-Lock,
184 185 186 187
	 * transmit frames unmodified, disable Header mode,
	 * enable IGMP/MLD snoop, disable DoubleTag, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and
	 * IP priority fields (IP prio has precedence), and set STP
188 189 190 191 192 193 194 195
	 * state to Forwarding.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts, and enable DSA tagging
	 * mode.
	 *
	 * If this is the link to another switch, use DSA tagging
	 * mode, but do not enable forwarding of unknown unicasts.
196
	 */
197
	val = 0x0433;
198
	if (p == dsa_upstream_port(ds)) {
199
		val |= 0x0104;
200
		/* On 6085, unknown multicast forward is controlled
201 202 203 204 205
		 * here rather than in Port Control 2 register.
		 */
		if (ps->id == ID_6085)
			val |= 0x0008;
	}
206 207 208
	if (ds->dsa_port_mask & (1 << p))
		val |= 0x0100;
	REG_WRITE(addr, 0x04, val);
209

210
	/* Port Control 1: disable trunking.  Also, if this is the
211 212
	 * CPU port, enable learn messages to be sent to this port.
	 */
213
	REG_WRITE(addr, 0x05, dsa_is_cpu_port(ds, p) ? 0x8000 : 0x0000);
214

215
	/* Port based VLAN map: give each port its own address
216 217
	 * database, allow the CPU port to talk to each of the 'real'
	 * ports, and allow each of the 'real' ports to only talk to
218
	 * the upstream port.
219
	 */
220 221 222 223 224 225
	val = (p & 0xf) << 12;
	if (dsa_is_cpu_port(ds, p))
		val |= ds->phys_port_mask;
	else
		val |= 1 << dsa_upstream_port(ds);
	REG_WRITE(addr, 0x06, val);
226

227
	/* Default VLAN ID and priority: don't set a default VLAN
228 229 230 231
	 * ID, and set the default packet priority to zero.
	 */
	REG_WRITE(addr, 0x07, 0x0000);

232
	/* Port Control 2: don't force a good FCS, don't use
233 234 235 236 237 238
	 * VLAN-based, source address-based or destination
	 * address-based priority overrides, don't let the switch
	 * add or strip 802.1q tags, don't discard tagged or
	 * untagged frames on this port, do a destination address
	 * lookup on received packets as usual, don't send a copy
	 * of all transmitted/received frames on this port to the
239 240 241 242
	 * CPU, and configure the upstream port number.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown multicast addresses.
243
	 */
244
	if (ps->id == ID_6085)
245
		/* on 6085, bits 3:0 are reserved, bit 6 control ARP
246 247 248 249 250 251 252 253 254 255
		 * mirroring, and multicast forward is handled in
		 * Port Control register.
		 */
		REG_WRITE(addr, 0x08, 0x0080);
	else {
		val = 0x0080 | dsa_upstream_port(ds);
		if (p == dsa_upstream_port(ds))
			val |= 0x0040;
		REG_WRITE(addr, 0x08, val);
	}
256

257
	/* Rate Control: disable ingress rate limiting. */
258 259
	REG_WRITE(addr, 0x09, 0x0000);

260
	/* Rate Control 2: disable egress rate limiting. */
261 262
	REG_WRITE(addr, 0x0a, 0x0000);

263
	/* Port Association Vector: when learning source addresses
264 265 266 267 268 269
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
	REG_WRITE(addr, 0x0b, 1 << p);

270
	/* Tag Remap: use an identity 802.1p prio -> switch prio
271 272 273 274
	 * mapping.
	 */
	REG_WRITE(addr, 0x18, 0x3210);

275
	/* Tag Remap 2: use an identity 802.1p prio -> switch prio
276 277 278 279 280 281 282 283 284
	 * mapping.
	 */
	REG_WRITE(addr, 0x19, 0x7654);

	return 0;
}

static int mv88e6131_setup(struct dsa_switch *ds)
{
285
	struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
286 287 288 289 290 291 292
	int i;
	int ret;

	mutex_init(&ps->smi_mutex);
	mv88e6xxx_ppu_state_init(ds);
	mutex_init(&ps->stats_mutex);

293 294
	ps->id = REG_READ(REG_PORT(0), 0x03) & 0xfff0;

295 296 297 298 299 300 301 302 303 304
	ret = mv88e6131_switch_reset(ds);
	if (ret < 0)
		return ret;

	/* @@@ initialise vtu and atu */

	ret = mv88e6131_setup_global(ds);
	if (ret < 0)
		return ret;

305
	for (i = 0; i < 11; i++) {
306 307 308 309 310 311 312 313 314 315
		ret = mv88e6131_setup_port(ds, i);
		if (ret < 0)
			return ret;
	}

	return 0;
}

static int mv88e6131_port_to_phy_addr(int port)
{
316
	if (port >= 0 && port <= 11)
317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388
		return port;
	return -1;
}

static int
mv88e6131_phy_read(struct dsa_switch *ds, int port, int regnum)
{
	int addr = mv88e6131_port_to_phy_addr(port);
	return mv88e6xxx_phy_read_ppu(ds, addr, regnum);
}

static int
mv88e6131_phy_write(struct dsa_switch *ds,
			      int port, int regnum, u16 val)
{
	int addr = mv88e6131_port_to_phy_addr(port);
	return mv88e6xxx_phy_write_ppu(ds, addr, regnum, val);
}

static struct mv88e6xxx_hw_stat mv88e6131_hw_stats[] = {
	{ "in_good_octets", 8, 0x00, },
	{ "in_bad_octets", 4, 0x02, },
	{ "in_unicast", 4, 0x04, },
	{ "in_broadcasts", 4, 0x06, },
	{ "in_multicasts", 4, 0x07, },
	{ "in_pause", 4, 0x16, },
	{ "in_undersize", 4, 0x18, },
	{ "in_fragments", 4, 0x19, },
	{ "in_oversize", 4, 0x1a, },
	{ "in_jabber", 4, 0x1b, },
	{ "in_rx_error", 4, 0x1c, },
	{ "in_fcs_error", 4, 0x1d, },
	{ "out_octets", 8, 0x0e, },
	{ "out_unicast", 4, 0x10, },
	{ "out_broadcasts", 4, 0x13, },
	{ "out_multicasts", 4, 0x12, },
	{ "out_pause", 4, 0x15, },
	{ "excessive", 4, 0x11, },
	{ "collisions", 4, 0x1e, },
	{ "deferred", 4, 0x05, },
	{ "single", 4, 0x14, },
	{ "multiple", 4, 0x17, },
	{ "out_fcs_error", 4, 0x03, },
	{ "late", 4, 0x1f, },
	{ "hist_64bytes", 4, 0x08, },
	{ "hist_65_127bytes", 4, 0x09, },
	{ "hist_128_255bytes", 4, 0x0a, },
	{ "hist_256_511bytes", 4, 0x0b, },
	{ "hist_512_1023bytes", 4, 0x0c, },
	{ "hist_1024_max_bytes", 4, 0x0d, },
};

static void
mv88e6131_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
{
	mv88e6xxx_get_strings(ds, ARRAY_SIZE(mv88e6131_hw_stats),
			      mv88e6131_hw_stats, port, data);
}

static void
mv88e6131_get_ethtool_stats(struct dsa_switch *ds,
				  int port, uint64_t *data)
{
	mv88e6xxx_get_ethtool_stats(ds, ARRAY_SIZE(mv88e6131_hw_stats),
				    mv88e6131_hw_stats, port, data);
}

static int mv88e6131_get_sset_count(struct dsa_switch *ds)
{
	return ARRAY_SIZE(mv88e6131_hw_stats);
}

389
struct dsa_switch_driver mv88e6131_switch_driver = {
390
	.tag_protocol		= DSA_TAG_PROTO_DSA,
391 392 393 394 395 396 397 398 399 400 401
	.priv_size		= sizeof(struct mv88e6xxx_priv_state),
	.probe			= mv88e6131_probe,
	.setup			= mv88e6131_setup,
	.set_addr		= mv88e6xxx_set_addr_direct,
	.phy_read		= mv88e6131_phy_read,
	.phy_write		= mv88e6131_phy_write,
	.poll_link		= mv88e6xxx_poll_link,
	.get_strings		= mv88e6131_get_strings,
	.get_ethtool_stats	= mv88e6131_get_ethtool_stats,
	.get_sset_count		= mv88e6131_get_sset_count,
};
402 403 404 405 406

MODULE_ALIAS("platform:mv88e6085");
MODULE_ALIAS("platform:mv88e6095");
MODULE_ALIAS("platform:mv88e6095f");
MODULE_ALIAS("platform:mv88e6131");