intel_fbc.c 37.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

R
Rodrigo Vivi 已提交
24 25 26 27 28 29
/**
 * DOC: Frame Buffer Compression (FBC)
 *
 * FBC tries to save memory bandwidth (and so power consumption) by
 * compressing the amount of memory used by the display. It is total
 * transparent to user space and completely handled in the kernel.
30 31
 *
 * The benefits of FBC are mostly visible with solid backgrounds and
R
Rodrigo Vivi 已提交
32 33
 * variation-less patterns. It comes from keeping the memory footprint small
 * and having fewer memory pages opened and accessed for refreshing the display.
34
 *
R
Rodrigo Vivi 已提交
35 36 37 38
 * i915 is responsible to reserve stolen memory for FBC and configure its
 * offset on proper registers. The hardware takes care of all
 * compress/decompress. However there are many known cases where we have to
 * forcibly disable it to allow proper screen updates.
39 40
 */

41 42
#include <drm/drm_fourcc.h>

R
Rodrigo Vivi 已提交
43
#include "i915_drv.h"
44
#include "intel_display_types.h"
45
#include "intel_fbc.h"
46
#include "intel_frontbuffer.h"
R
Rodrigo Vivi 已提交
47

P
Paulo Zanoni 已提交
48 49
static inline bool fbc_supported(struct drm_i915_private *dev_priv)
{
50
	return HAS_FBC(dev_priv);
P
Paulo Zanoni 已提交
51 52
}

53 54
static inline bool no_fbc_on_multiple_pipes(struct drm_i915_private *dev_priv)
{
55
	return INTEL_GEN(dev_priv) <= 3;
56 57
}

58 59 60 61 62 63 64 65
/*
 * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the
 * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's
 * origin so the x and y offsets can actually fit the registers. As a
 * consequence, the fence doesn't really start exactly at the display plane
 * address we program because it starts at the real start of the buffer, so we
 * have to take this into consideration here.
 */
66
static unsigned int get_crtc_fence_y_offset(struct intel_fbc *fbc)
67
{
68
	return fbc->state_cache.plane.y - fbc->state_cache.plane.adjusted_y;
69 70
}

71 72 73 74 75
/*
 * For SKL+, the plane source size used by the hardware is based on the value we
 * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
 * we wrote to PIPESRC.
 */
76
static void intel_fbc_get_plane_source_size(struct intel_fbc_state_cache *cache,
77 78 79
					    int *width, int *height)
{
	if (width)
80
		*width = cache->plane.src_w;
81
	if (height)
82
		*height = cache->plane.src_h;
83 84
}

85 86
static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv,
					struct intel_fbc_state_cache *cache)
87 88 89
{
	int lines;

90
	intel_fbc_get_plane_source_size(cache, NULL, &lines);
91
	if (IS_GEN(dev_priv, 7))
92
		lines = min(lines, 2048);
93 94
	else if (INTEL_GEN(dev_priv) >= 8)
		lines = min(lines, 2560);
95 96

	/* Hardware needs the full buffer stride, not just the active area. */
97
	return lines * cache->fb.stride;
98 99
}

100
static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
101 102 103 104 105 106 107 108 109 110 111 112
{
	u32 fbc_ctl;

	/* Disable compression */
	fbc_ctl = I915_READ(FBC_CONTROL);
	if ((fbc_ctl & FBC_CTL_EN) == 0)
		return;

	fbc_ctl &= ~FBC_CTL_EN;
	I915_WRITE(FBC_CONTROL, fbc_ctl);

	/* Wait for compressing bit to clear */
113 114
	if (intel_de_wait_for_clear(dev_priv, FBC_STATUS,
				    FBC_STAT_COMPRESSING, 10)) {
115 116 117 118 119
		DRM_DEBUG_KMS("FBC idle timed out\n");
		return;
	}
}

120
static void i8xx_fbc_activate(struct drm_i915_private *dev_priv)
121
{
122
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
123 124 125 126
	int cfb_pitch;
	int i;
	u32 fbc_ctl;

127
	/* Note: fbc.threshold == 1 for i8xx */
128 129 130
	cfb_pitch = params->cfb_size / FBC_LL_SIZE;
	if (params->fb.stride < cfb_pitch)
		cfb_pitch = params->fb.stride;
131 132

	/* FBC_CTL wants 32B or 64B units */
133
	if (IS_GEN(dev_priv, 2))
134 135 136 137 138 139
		cfb_pitch = (cfb_pitch / 32) - 1;
	else
		cfb_pitch = (cfb_pitch / 64) - 1;

	/* Clear old tags */
	for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
140
		I915_WRITE(FBC_TAG(i), 0);
141

142
	if (IS_GEN(dev_priv, 4)) {
143 144 145 146
		u32 fbc_ctl2;

		/* Set it up... */
		fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
147
		fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.i9xx_plane);
148
		I915_WRITE(FBC_CONTROL2, fbc_ctl2);
149
		I915_WRITE(FBC_FENCE_OFF, params->crtc.fence_y_offset);
150 151 152 153 154 155
	}

	/* enable it... */
	fbc_ctl = I915_READ(FBC_CONTROL);
	fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
	fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
156
	if (IS_I945GM(dev_priv))
157 158
		fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
	fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
159
	fbc_ctl |= params->vma->fence->id;
160 161 162
	I915_WRITE(FBC_CONTROL, fbc_ctl);
}

163
static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
164 165 166 167
{
	return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
}

168
static void g4x_fbc_activate(struct drm_i915_private *dev_priv)
169
{
170
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
171 172
	u32 dpfc_ctl;

173
	dpfc_ctl = DPFC_CTL_PLANE(params->crtc.i9xx_plane) | DPFC_SR_EN;
174
	if (params->fb.format->cpp[0] == 2)
175 176 177 178
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
	else
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;

179
	if (params->flags & PLANE_HAS_FENCE) {
180
		dpfc_ctl |= DPFC_CTL_FENCE_EN | params->vma->fence->id;
181 182 183 184
		I915_WRITE(DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
	} else {
		I915_WRITE(DPFC_FENCE_YOFF, 0);
	}
185 186 187 188 189

	/* enable it... */
	I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
}

190
static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
191 192 193 194 195 196 197 198 199 200 201
{
	u32 dpfc_ctl;

	/* Disable compression */
	dpfc_ctl = I915_READ(DPFC_CONTROL);
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(DPFC_CONTROL, dpfc_ctl);
	}
}

202
static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
203 204 205 206
{
	return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
}

207 208
/* This function forces a CFB recompression through the nuke operation. */
static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
209
{
210 211
	I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE);
	POSTING_READ(MSG_FBC_REND_STATE);
212 213
}

214
static void ilk_fbc_activate(struct drm_i915_private *dev_priv)
215
{
216
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
217
	u32 dpfc_ctl;
218
	int threshold = dev_priv->fbc.threshold;
219

220
	dpfc_ctl = DPFC_CTL_PLANE(params->crtc.i9xx_plane);
221
	if (params->fb.format->cpp[0] == 2)
222
		threshold++;
223

224
	switch (threshold) {
225 226 227 228 229 230 231 232 233 234 235
	case 4:
	case 3:
		dpfc_ctl |= DPFC_CTL_LIMIT_4X;
		break;
	case 2:
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
		break;
	case 1:
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
		break;
	}
236

237
	if (params->flags & PLANE_HAS_FENCE) {
238
		dpfc_ctl |= DPFC_CTL_FENCE_EN;
239
		if (IS_GEN(dev_priv, 5))
240
			dpfc_ctl |= params->vma->fence->id;
241
		if (IS_GEN(dev_priv, 6)) {
242
			I915_WRITE(SNB_DPFC_CTL_SA,
243 244
				   SNB_CPU_FENCE_ENABLE |
				   params->vma->fence->id);
245 246 247 248
			I915_WRITE(DPFC_CPU_FENCE_OFFSET,
				   params->crtc.fence_y_offset);
		}
	} else {
249
		if (IS_GEN(dev_priv, 6)) {
250 251 252 253
			I915_WRITE(SNB_DPFC_CTL_SA, 0);
			I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0);
		}
	}
254

255
	I915_WRITE(ILK_DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
256 257
	I915_WRITE(ILK_FBC_RT_BASE,
		   i915_ggtt_offset(params->vma) | ILK_FBC_RT_VALID);
258 259 260
	/* enable it... */
	I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);

261
	intel_fbc_recompress(dev_priv);
262 263
}

264
static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
265 266 267 268 269 270 271 272 273 274 275
{
	u32 dpfc_ctl;

	/* Disable compression */
	dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
	}
}

276
static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
277 278 279 280
{
	return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
}

281
static void gen7_fbc_activate(struct drm_i915_private *dev_priv)
282
{
283
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
284
	u32 dpfc_ctl;
285
	int threshold = dev_priv->fbc.threshold;
286

287
	/* Display WA #0529: skl, kbl, bxt. */
288
	if (IS_GEN(dev_priv, 9) && !IS_GEMINILAKE(dev_priv)) {
289 290 291 292 293 294 295 296 297 298 299
		u32 val = I915_READ(CHICKEN_MISC_4);

		val &= ~(FBC_STRIDE_OVERRIDE | FBC_STRIDE_MASK);

		if (i915_gem_object_get_tiling(params->vma->obj) !=
		    I915_TILING_X)
			val |= FBC_STRIDE_OVERRIDE | params->gen9_wa_cfb_stride;

		I915_WRITE(CHICKEN_MISC_4, val);
	}

300
	dpfc_ctl = 0;
301
	if (IS_IVYBRIDGE(dev_priv))
302
		dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.i9xx_plane);
303

304
	if (params->fb.format->cpp[0] == 2)
305
		threshold++;
306

307
	switch (threshold) {
308 309 310 311 312 313 314 315 316 317 318 319
	case 4:
	case 3:
		dpfc_ctl |= DPFC_CTL_LIMIT_4X;
		break;
	case 2:
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
		break;
	case 1:
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
		break;
	}

320
	if (params->flags & PLANE_HAS_FENCE) {
321 322
		dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
		I915_WRITE(SNB_DPFC_CTL_SA,
323 324
			   SNB_CPU_FENCE_ENABLE |
			   params->vma->fence->id);
325 326 327 328 329
		I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
	} else {
		I915_WRITE(SNB_DPFC_CTL_SA,0);
		I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0);
	}
330 331 332 333

	if (dev_priv->fbc.false_color)
		dpfc_ctl |= FBC_CTL_FALSE_COLOR;

334
	if (IS_IVYBRIDGE(dev_priv)) {
335 336 337 338
		/* WaFbcAsynchFlipDisableFbcQueue:ivb */
		I915_WRITE(ILK_DISPLAY_CHICKEN1,
			   I915_READ(ILK_DISPLAY_CHICKEN1) |
			   ILK_FBCQ_DIS);
339
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
340
		/* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
341 342
		I915_WRITE(CHICKEN_PIPESL_1(params->crtc.pipe),
			   I915_READ(CHICKEN_PIPESL_1(params->crtc.pipe)) |
343 344 345
			   HSW_FBCQ_DIS);
	}

346 347
	if (INTEL_GEN(dev_priv) >= 11)
		/* Wa_1409120013:icl,ehl,tgl */
M
Matt Roper 已提交
348 349
		I915_WRITE(ILK_DPFC_CHICKEN, ILK_DPFC_CHICKEN_COMP_DUMMY_PIXEL);

350 351
	I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);

352
	intel_fbc_recompress(dev_priv);
353 354
}

355 356
static bool intel_fbc_hw_is_active(struct drm_i915_private *dev_priv)
{
357
	if (INTEL_GEN(dev_priv) >= 5)
358 359 360 361 362 363 364 365 366
		return ilk_fbc_is_active(dev_priv);
	else if (IS_GM45(dev_priv))
		return g4x_fbc_is_active(dev_priv);
	else
		return i8xx_fbc_is_active(dev_priv);
}

static void intel_fbc_hw_activate(struct drm_i915_private *dev_priv)
{
367 368 369 370
	struct intel_fbc *fbc = &dev_priv->fbc;

	fbc->active = true;

371
	if (INTEL_GEN(dev_priv) >= 7)
372
		gen7_fbc_activate(dev_priv);
373
	else if (INTEL_GEN(dev_priv) >= 5)
374 375 376 377 378 379 380 381 382
		ilk_fbc_activate(dev_priv);
	else if (IS_GM45(dev_priv))
		g4x_fbc_activate(dev_priv);
	else
		i8xx_fbc_activate(dev_priv);
}

static void intel_fbc_hw_deactivate(struct drm_i915_private *dev_priv)
{
383 384 385 386
	struct intel_fbc *fbc = &dev_priv->fbc;

	fbc->active = false;

387
	if (INTEL_GEN(dev_priv) >= 5)
388 389 390 391 392 393 394
		ilk_fbc_deactivate(dev_priv);
	else if (IS_GM45(dev_priv))
		g4x_fbc_deactivate(dev_priv);
	else
		i8xx_fbc_deactivate(dev_priv);
}

R
Rodrigo Vivi 已提交
395
/**
396
 * intel_fbc_is_active - Is FBC active?
397
 * @dev_priv: i915 device instance
R
Rodrigo Vivi 已提交
398 399
 *
 * This function is used to verify the current state of FBC.
D
Daniel Vetter 已提交
400
 *
R
Rodrigo Vivi 已提交
401
 * FIXME: This should be tracked in the plane config eventually
D
Daniel Vetter 已提交
402
 * instead of queried at runtime for most callers.
R
Rodrigo Vivi 已提交
403
 */
404
bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
405
{
406
	return dev_priv->fbc.active;
407 408
}

409 410
static void intel_fbc_deactivate(struct drm_i915_private *dev_priv,
				 const char *reason)
P
Paulo Zanoni 已提交
411
{
412 413 414
	struct intel_fbc *fbc = &dev_priv->fbc;

	WARN_ON(!mutex_is_locked(&fbc->lock));
P
Paulo Zanoni 已提交
415

416
	if (fbc->active)
417
		intel_fbc_hw_deactivate(dev_priv);
418 419

	fbc->no_fbc_reason = reason;
420 421
}

422 423
static bool multiple_pipes_ok(struct intel_crtc *crtc,
			      struct intel_plane_state *plane_state)
424
{
425
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
426 427
	struct intel_fbc *fbc = &dev_priv->fbc;
	enum pipe pipe = crtc->pipe;
428

429 430
	/* Don't even bother tracking anything we don't need. */
	if (!no_fbc_on_multiple_pipes(dev_priv))
431 432
		return true;

433
	if (plane_state->base.visible)
434 435 436
		fbc->visible_pipes_mask |= (1 << pipe);
	else
		fbc->visible_pipes_mask &= ~(1 << pipe);
437

438
	return (fbc->visible_pipes_mask & ~(1 << pipe)) != 0;
439 440
}

441
static int find_compression_threshold(struct drm_i915_private *dev_priv,
442 443 444 445 446 447
				      struct drm_mm_node *node,
				      int size,
				      int fb_cpp)
{
	int compression_threshold = 1;
	int ret;
448 449 450 451 452 453
	u64 end;

	/* The FBC hardware for BDW/SKL doesn't have access to the stolen
	 * reserved range size, so it always assumes the maximum (8mb) is used.
	 * If we enable FBC using a CFB on that memory range we'll get FIFO
	 * underruns, even if that range is not reserved by the BIOS. */
454
	if (IS_BROADWELL(dev_priv) || IS_GEN9_BC(dev_priv))
455
		end = resource_size(&dev_priv->dsm) - 8 * 1024 * 1024;
456
	else
457
		end = U64_MAX;
458 459 460 461 462 463 464 465 466

	/* HACK: This code depends on what we will do in *_enable_fbc. If that
	 * code changes, this code needs to change as well.
	 *
	 * The enable_fbc code will attempt to use one of our 2 compression
	 * thresholds, therefore, in that case, we only have 1 resort.
	 */

	/* Try to over-allocate to reduce reallocations and fragmentation. */
467 468
	ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1,
						   4096, 0, end);
469 470 471 472 473 474 475 476 477
	if (ret == 0)
		return compression_threshold;

again:
	/* HW's ability to limit the CFB is 1:4 */
	if (compression_threshold > 4 ||
	    (fb_cpp == 2 && compression_threshold == 2))
		return 0;

478 479
	ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1,
						   4096, 0, end);
480
	if (ret && INTEL_GEN(dev_priv) <= 4) {
481 482 483 484 485 486 487 488 489
		return 0;
	} else if (ret) {
		compression_threshold <<= 1;
		goto again;
	} else {
		return compression_threshold;
	}
}

490
static int intel_fbc_alloc_cfb(struct intel_crtc *crtc)
491
{
492
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
493
	struct intel_fbc *fbc = &dev_priv->fbc;
494
	struct drm_mm_node *uninitialized_var(compressed_llb);
495 496
	int size, fb_cpp, ret;

497
	WARN_ON(drm_mm_node_allocated(&fbc->compressed_fb));
498

499
	size = intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache);
500
	fb_cpp = fbc->state_cache.fb.format->cpp[0];
501

502
	ret = find_compression_threshold(dev_priv, &fbc->compressed_fb,
503 504 505 506 507 508 509 510
					 size, fb_cpp);
	if (!ret)
		goto err_llb;
	else if (ret > 1) {
		DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");

	}

511
	fbc->threshold = ret;
512

513
	if (INTEL_GEN(dev_priv) >= 5)
514
		I915_WRITE(ILK_DPFC_CB_BASE, fbc->compressed_fb.start);
515
	else if (IS_GM45(dev_priv)) {
516
		I915_WRITE(DPFC_CB_BASE, fbc->compressed_fb.start);
517 518 519 520 521 522 523 524 525 526
	} else {
		compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
		if (!compressed_llb)
			goto err_fb;

		ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
						  4096, 4096);
		if (ret)
			goto err_fb;

527
		fbc->compressed_llb = compressed_llb;
528

529 530 531 532 533 534
		GEM_BUG_ON(range_overflows_t(u64, dev_priv->dsm.start,
					     fbc->compressed_fb.start,
					     U32_MAX));
		GEM_BUG_ON(range_overflows_t(u64, dev_priv->dsm.start,
					     fbc->compressed_llb->start,
					     U32_MAX));
535
		I915_WRITE(FBC_CFB_BASE,
536
			   dev_priv->dsm.start + fbc->compressed_fb.start);
537
		I915_WRITE(FBC_LL_BASE,
538
			   dev_priv->dsm.start + compressed_llb->start);
539 540
	}

541
	DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
542
		      fbc->compressed_fb.size, fbc->threshold);
543 544 545 546 547

	return 0;

err_fb:
	kfree(compressed_llb);
548
	i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
549
err_llb:
550 551
	if (drm_mm_initialized(&dev_priv->mm.stolen))
		pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
552 553 554
	return -ENOSPC;
}

555
static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
556
{
557 558 559 560 561 562 563 564
	struct intel_fbc *fbc = &dev_priv->fbc;

	if (drm_mm_node_allocated(&fbc->compressed_fb))
		i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);

	if (fbc->compressed_llb) {
		i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb);
		kfree(fbc->compressed_llb);
565 566 567
	}
}

568
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
569
{
570 571
	struct intel_fbc *fbc = &dev_priv->fbc;

P
Paulo Zanoni 已提交
572
	if (!fbc_supported(dev_priv))
573 574
		return;

575
	mutex_lock(&fbc->lock);
576
	__intel_fbc_cleanup_cfb(dev_priv);
577
	mutex_unlock(&fbc->lock);
P
Paulo Zanoni 已提交
578 579
}

580 581 582
static bool stride_is_valid(struct drm_i915_private *dev_priv,
			    unsigned int stride)
{
583 584 585
	/* This should have been caught earlier. */
	if (WARN_ON_ONCE((stride & (64 - 1)) != 0))
		return false;
586 587

	/* Below are the additional FBC restrictions. */
588 589
	if (stride < 512)
		return false;
590

591
	if (IS_GEN(dev_priv, 2) || IS_GEN(dev_priv, 3))
592 593
		return stride == 4096 || stride == 8192;

594
	if (IS_GEN(dev_priv, 4) && !IS_G4X(dev_priv) && stride < 2048)
595 596 597 598 599 600 601 602
		return false;

	if (stride > 16384)
		return false;

	return true;
}

603
static bool pixel_format_is_valid(struct drm_i915_private *dev_priv,
604
				  u32 pixel_format)
605
{
606
	switch (pixel_format) {
607 608 609 610 611 612
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_XBGR8888:
		return true;
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_RGB565:
		/* 16bpp not supported on gen2 */
613
		if (IS_GEN(dev_priv, 2))
614 615 616 617 618 619 620 621 622 623
			return false;
		/* WaFbcOnly1to1Ratio:ctg */
		if (IS_G4X(dev_priv))
			return false;
		return true;
	default:
		return false;
	}
}

624 625 626 627 628 629 630
/*
 * For some reason, the hardware tracking starts looking at whatever we
 * programmed as the display plane base address register. It does not look at
 * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y}
 * variables instead of just looking at the pipe/plane size.
 */
static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
631
{
632
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
633
	struct intel_fbc *fbc = &dev_priv->fbc;
634
	unsigned int effective_w, effective_h, max_w, max_h;
635

636 637 638 639
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
		max_w = 5120;
		max_h = 4096;
	} else if (INTEL_GEN(dev_priv) >= 8 || IS_HASWELL(dev_priv)) {
640 641
		max_w = 4096;
		max_h = 4096;
642
	} else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
643 644 645 646 647 648 649
		max_w = 4096;
		max_h = 2048;
	} else {
		max_w = 2048;
		max_h = 1536;
	}

650 651
	intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w,
					&effective_h);
652 653
	effective_w += fbc->state_cache.plane.adjusted_x;
	effective_h += fbc->state_cache.plane.adjusted_y;
654 655

	return effective_w <= max_w && effective_h <= max_h;
656 657
}

658 659 660
static void intel_fbc_update_state_cache(struct intel_crtc *crtc,
					 struct intel_crtc_state *crtc_state,
					 struct intel_plane_state *plane_state)
661
{
662
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
663
	struct intel_fbc *fbc = &dev_priv->fbc;
664 665
	struct intel_fbc_state_cache *cache = &fbc->state_cache;
	struct drm_framebuffer *fb = plane_state->base.fb;
666 667

	cache->vma = NULL;
668
	cache->flags = 0;
669

670 671
	cache->crtc.mode_flags = crtc_state->base.adjusted_mode.flags;
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
672
		cache->crtc.hsw_bdw_pixel_rate = crtc_state->pixel_rate;
673 674

	cache->plane.rotation = plane_state->base.rotation;
675 676 677 678 679
	/*
	 * Src coordinates are already rotated by 270 degrees for
	 * the 90/270 degree plane rotation cases (to match the
	 * GTT mapping), hence no need to account for rotation here.
	 */
680 681 682
	cache->plane.src_w = drm_rect_width(&plane_state->base.src) >> 16;
	cache->plane.src_h = drm_rect_height(&plane_state->base.src) >> 16;
	cache->plane.visible = plane_state->base.visible;
683 684
	cache->plane.adjusted_x = plane_state->color_plane[0].x;
	cache->plane.adjusted_y = plane_state->color_plane[0].y;
685
	cache->plane.y = plane_state->base.src.y1 >> 16;
686

687 688
	cache->plane.pixel_blend_mode = plane_state->base.pixel_blend_mode;

689 690
	if (!cache->plane.visible)
		return;
691

692
	cache->fb.format = fb->format;
693
	cache->fb.stride = fb->pitches[0];
694 695

	cache->vma = plane_state->vma;
696 697 698
	cache->flags = plane_state->flags;
	if (WARN_ON(cache->flags & PLANE_HAS_FENCE && !cache->vma->fence))
		cache->flags &= ~PLANE_HAS_FENCE;
699 700 701 702
}

static bool intel_fbc_can_activate(struct intel_crtc *crtc)
{
703
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
704 705 706
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_state_cache *cache = &fbc->state_cache;

707 708 709 710 711 712 713 714
	/* We don't need to use a state cache here since this information is
	 * global for all CRTC.
	 */
	if (fbc->underrun_detected) {
		fbc->no_fbc_reason = "underrun detected";
		return false;
	}

715
	if (!cache->vma) {
716
		fbc->no_fbc_reason = "primary plane not visible";
717 718
		return false;
	}
719

720
	if (cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) {
721
		fbc->no_fbc_reason = "incompatible mode";
722
		return false;
723 724
	}

725
	if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
726
		fbc->no_fbc_reason = "mode too large for compression";
727
		return false;
728
	}
729

730 731
	/* The use of a CPU fence is mandatory in order to detect writes
	 * by the CPU to the scanout and trigger updates to the FBC.
732 733 734 735
	 *
	 * Note that is possible for a tiled surface to be unmappable (and
	 * so have no fence associated with it) due to aperture constaints
	 * at the time of pinning.
736 737 738 739 740 741
	 *
	 * FIXME with 90/270 degree rotation we should use the fence on
	 * the normal GTT view (the rotated view doesn't even have a
	 * fence). Would need changes to the FBC fence Y offset as well.
	 * For now this will effecively disable FBC with 90/270 degree
	 * rotation.
742
	 */
743
	if (!(cache->flags & PLANE_HAS_FENCE)) {
744 745
		fbc->no_fbc_reason = "framebuffer not tiled or fenced";
		return false;
746
	}
747
	if (INTEL_GEN(dev_priv) <= 4 && !IS_G4X(dev_priv) &&
748
	    cache->plane.rotation != DRM_MODE_ROTATE_0) {
749
		fbc->no_fbc_reason = "rotation unsupported";
750
		return false;
751 752
	}

753
	if (!stride_is_valid(dev_priv, cache->fb.stride)) {
754
		fbc->no_fbc_reason = "framebuffer stride not supported";
755
		return false;
756 757
	}

758
	if (!pixel_format_is_valid(dev_priv, cache->fb.format->format)) {
759
		fbc->no_fbc_reason = "pixel format is invalid";
760
		return false;
761 762
	}

763 764 765 766 767 768
	if (cache->plane.pixel_blend_mode != DRM_MODE_BLEND_PIXEL_NONE &&
	    cache->fb.format->has_alpha) {
		fbc->no_fbc_reason = "per-pixel alpha blending is incompatible with FBC";
		return false;
	}

769 770
	/* WaFbcExceedCdClockThreshold:hsw,bdw */
	if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
771
	    cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk.hw.cdclk * 95 / 100) {
772
		fbc->no_fbc_reason = "pixel rate is too big";
773
		return false;
774 775
	}

776 777 778 779 780 781 782 783 784 785
	/* It is possible for the required CFB size change without a
	 * crtc->disable + crtc->enable since it is possible to change the
	 * stride without triggering a full modeset. Since we try to
	 * over-allocate the CFB, there's a chance we may keep FBC enabled even
	 * if this happens, but if we exceed the current CFB size we'll have to
	 * disable FBC. Notice that it would be possible to disable FBC, wait
	 * for a frame, free the stolen node, then try to reenable FBC in case
	 * we didn't get any invalidate/deactivate calls, but this would require
	 * a lot of tracking just for a specific case. If we conclude it's an
	 * important case, we can implement it later. */
786
	if (intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) >
787
	    fbc->compressed_fb.size * fbc->threshold) {
788
		fbc->no_fbc_reason = "CFB requirements changed";
789 790 791
		return false;
	}

792 793 794 795 796
	/*
	 * Work around a problem on GEN9+ HW, where enabling FBC on a plane
	 * having a Y offset that isn't divisible by 4 causes FIFO underrun
	 * and screen flicker.
	 */
797
	if (IS_GEN_RANGE(dev_priv, 9, 10) &&
798 799 800 801 802
	    (fbc->state_cache.plane.adjusted_y & 3)) {
		fbc->no_fbc_reason = "plane Y offset is misaligned";
		return false;
	}

803 804 805
	return true;
}

806
static bool intel_fbc_can_enable(struct drm_i915_private *dev_priv)
807
{
808
	struct intel_fbc *fbc = &dev_priv->fbc;
809

810
	if (intel_vgpu_active(dev_priv)) {
811
		fbc->no_fbc_reason = "VGPU is active";
812 813 814
		return false;
	}

815
	if (!i915_modparams.enable_fbc) {
816
		fbc->no_fbc_reason = "disabled per module param or by default";
817 818 819
		return false;
	}

820 821 822 823 824
	if (fbc->underrun_detected) {
		fbc->no_fbc_reason = "underrun detected";
		return false;
	}

825 826 827
	return true;
}

828 829 830
static void intel_fbc_get_reg_params(struct intel_crtc *crtc,
				     struct intel_fbc_reg_params *params)
{
831
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
832 833
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_state_cache *cache = &fbc->state_cache;
834 835 836 837 838 839

	/* Since all our fields are integer types, use memset here so the
	 * comparison function can rely on memcmp because the padding will be
	 * zero. */
	memset(params, 0, sizeof(*params));

840
	params->vma = cache->vma;
841
	params->flags = cache->flags;
842

843
	params->crtc.pipe = crtc->pipe;
V
Ville Syrjälä 已提交
844
	params->crtc.i9xx_plane = to_intel_plane(crtc->base.primary)->i9xx_plane;
845
	params->crtc.fence_y_offset = get_crtc_fence_y_offset(fbc);
846

847
	params->fb.format = cache->fb.format;
848
	params->fb.stride = cache->fb.stride;
849

850
	params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache);
851

852
	if (IS_GEN(dev_priv, 9) && !IS_GEMINILAKE(dev_priv))
853 854
		params->gen9_wa_cfb_stride = DIV_ROUND_UP(cache->plane.src_w,
						32 * fbc->threshold) * 8;
855 856
}

857 858 859
void intel_fbc_pre_update(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state,
			  struct intel_plane_state *plane_state)
860
{
861
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
862
	struct intel_fbc *fbc = &dev_priv->fbc;
863
	const char *reason = "update pending";
864

865 866 867 868
	if (!fbc_supported(dev_priv))
		return;

	mutex_lock(&fbc->lock);
869

870
	if (!multiple_pipes_ok(crtc, plane_state)) {
871
		reason = "more than one pipe active";
872
		goto deactivate;
873 874
	}

875
	if (!fbc->enabled || fbc->crtc != crtc)
876
		goto unlock;
877

878
	intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
879
	fbc->flip_pending = true;
880

881
deactivate:
882
	intel_fbc_deactivate(dev_priv, reason);
883 884
unlock:
	mutex_unlock(&fbc->lock);
885 886
}

887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910
/**
 * __intel_fbc_disable - disable FBC
 * @dev_priv: i915 device instance
 *
 * This is the low level function that actually disables FBC. Callers should
 * grab the FBC lock.
 */
static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
{
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_crtc *crtc = fbc->crtc;

	WARN_ON(!mutex_is_locked(&fbc->lock));
	WARN_ON(!fbc->enabled);
	WARN_ON(fbc->active);

	DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe));

	__intel_fbc_cleanup_cfb(dev_priv);

	fbc->enabled = false;
	fbc->crtc = NULL;
}

911
static void __intel_fbc_post_update(struct intel_crtc *crtc)
912
{
913
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
914 915 916 917 918 919 920
	struct intel_fbc *fbc = &dev_priv->fbc;

	WARN_ON(!mutex_is_locked(&fbc->lock));

	if (!fbc->enabled || fbc->crtc != crtc)
		return;

921 922 923
	fbc->flip_pending = false;
	WARN_ON(fbc->active);

924 925 926 927 928 929 930
	if (!i915_modparams.enable_fbc) {
		intel_fbc_deactivate(dev_priv, "disabled at runtime per module param");
		__intel_fbc_disable(dev_priv);

		return;
	}

931
	intel_fbc_get_reg_params(crtc, &fbc->params);
932

933
	if (!intel_fbc_can_activate(crtc))
934 935
		return;

936 937
	if (!fbc->busy_bits) {
		intel_fbc_deactivate(dev_priv, "FBC enabled (active or scheduled)");
938
		intel_fbc_hw_activate(dev_priv);
939 940
	} else
		intel_fbc_deactivate(dev_priv, "frontbuffer write");
P
Paulo Zanoni 已提交
941 942
}

943
void intel_fbc_post_update(struct intel_crtc *crtc)
P
Paulo Zanoni 已提交
944
{
945
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
946
	struct intel_fbc *fbc = &dev_priv->fbc;
947

P
Paulo Zanoni 已提交
948
	if (!fbc_supported(dev_priv))
949 950
		return;

951
	mutex_lock(&fbc->lock);
952
	__intel_fbc_post_update(crtc);
953
	mutex_unlock(&fbc->lock);
954 955
}

956 957 958 959 960 961 962 963
static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc)
{
	if (fbc->enabled)
		return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit;
	else
		return fbc->possible_framebuffer_bits;
}

964 965 966 967
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin)
{
968
	struct intel_fbc *fbc = &dev_priv->fbc;
969

P
Paulo Zanoni 已提交
970
	if (!fbc_supported(dev_priv))
971 972
		return;

973
	if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
974 975
		return;

976
	mutex_lock(&fbc->lock);
P
Paulo Zanoni 已提交
977

978
	fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits;
979

980
	if (fbc->enabled && fbc->busy_bits)
981
		intel_fbc_deactivate(dev_priv, "frontbuffer write");
P
Paulo Zanoni 已提交
982

983
	mutex_unlock(&fbc->lock);
984 985 986
}

void intel_fbc_flush(struct drm_i915_private *dev_priv,
987
		     unsigned int frontbuffer_bits, enum fb_op_origin origin)
988
{
989 990
	struct intel_fbc *fbc = &dev_priv->fbc;

P
Paulo Zanoni 已提交
991
	if (!fbc_supported(dev_priv))
992 993
		return;

994
	mutex_lock(&fbc->lock);
995

996
	fbc->busy_bits &= ~frontbuffer_bits;
997

998 999 1000
	if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
		goto out;

1001 1002
	if (!fbc->busy_bits && fbc->enabled &&
	    (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) {
1003
		if (fbc->active)
1004
			intel_fbc_recompress(dev_priv);
1005
		else if (!fbc->flip_pending)
1006
			__intel_fbc_post_update(fbc->crtc);
1007
	}
P
Paulo Zanoni 已提交
1008

1009
out:
1010
	mutex_unlock(&fbc->lock);
1011 1012
}

1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
/**
 * intel_fbc_choose_crtc - select a CRTC to enable FBC on
 * @dev_priv: i915 device instance
 * @state: the atomic state structure
 *
 * This function looks at the proposed state for CRTCs and planes, then chooses
 * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to
 * true.
 *
 * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe
 * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc.
 */
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1026
			   struct intel_atomic_state *state)
1027 1028
{
	struct intel_fbc *fbc = &dev_priv->fbc;
1029 1030
	struct intel_plane *plane;
	struct intel_plane_state *plane_state;
1031
	bool crtc_chosen = false;
1032
	int i;
1033 1034 1035

	mutex_lock(&fbc->lock);

1036 1037
	/* Does this atomic commit involve the CRTC currently tied to FBC? */
	if (fbc->crtc &&
1038
	    !intel_atomic_get_new_crtc_state(state, fbc->crtc))
1039 1040
		goto out;

1041 1042 1043
	if (!intel_fbc_can_enable(dev_priv))
		goto out;

1044 1045 1046 1047
	/* Simply choose the first CRTC that is compatible and has a visible
	 * plane. We could go for fancier schemes such as checking the plane
	 * size, but this would just affect the few platforms that don't tie FBC
	 * to pipe or plane A. */
1048 1049 1050
	for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
		struct intel_crtc_state *crtc_state;
		struct intel_crtc *crtc = to_intel_crtc(plane_state->base.crtc);
1051

1052
		if (!plane->has_fbc)
1053 1054
			continue;

1055
		if (!plane_state->base.visible)
1056 1057
			continue;

1058
		crtc_state = intel_atomic_get_new_crtc_state(state, crtc);
1059

1060
		crtc_state->enable_fbc = true;
1061
		crtc_chosen = true;
1062
		break;
1063 1064
	}

1065 1066 1067
	if (!crtc_chosen)
		fbc->no_fbc_reason = "no suitable CRTC for FBC";

1068 1069 1070 1071
out:
	mutex_unlock(&fbc->lock);
}

1072 1073 1074
/**
 * intel_fbc_enable: tries to enable FBC on the CRTC
 * @crtc: the CRTC
1075 1076
 * @crtc_state: corresponding &drm_crtc_state for @crtc
 * @plane_state: corresponding &drm_plane_state for the primary plane of @crtc
1077
 *
1078
 * This function checks if the given CRTC was chosen for FBC, then enables it if
1079 1080 1081
 * possible. Notice that it doesn't activate FBC. It is valid to call
 * intel_fbc_enable multiple times for the same pipe without an
 * intel_fbc_disable in the middle, as long as it is deactivated.
1082
 */
1083 1084 1085
void intel_fbc_enable(struct intel_crtc *crtc,
		      struct intel_crtc_state *crtc_state,
		      struct intel_plane_state *plane_state)
1086
{
1087
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1088
	struct intel_fbc *fbc = &dev_priv->fbc;
1089 1090 1091 1092

	if (!fbc_supported(dev_priv))
		return;

1093
	mutex_lock(&fbc->lock);
1094

1095
	if (fbc->enabled) {
1096 1097
		WARN_ON(fbc->crtc == NULL);
		if (fbc->crtc == crtc) {
1098
			WARN_ON(!crtc_state->enable_fbc);
1099 1100
			WARN_ON(fbc->active);
		}
1101 1102 1103
		goto out;
	}

1104
	if (!crtc_state->enable_fbc)
1105 1106
		goto out;

1107 1108
	WARN_ON(fbc->active);
	WARN_ON(fbc->crtc != NULL);
1109

1110
	intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
1111
	if (intel_fbc_alloc_cfb(crtc)) {
1112
		fbc->no_fbc_reason = "not enough stolen memory";
1113 1114 1115
		goto out;
	}

1116
	DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe));
1117
	fbc->no_fbc_reason = "FBC enabled but not active yet\n";
1118

1119 1120
	fbc->enabled = true;
	fbc->crtc = crtc;
1121
out:
1122
	mutex_unlock(&fbc->lock);
1123 1124 1125
}

/**
1126
 * intel_fbc_disable - disable FBC if it's associated with crtc
1127 1128 1129 1130
 * @crtc: the CRTC
 *
 * This function disables FBC if it's associated with the provided CRTC.
 */
1131
void intel_fbc_disable(struct intel_crtc *crtc)
1132
{
1133
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1134
	struct intel_fbc *fbc = &dev_priv->fbc;
1135 1136 1137 1138

	if (!fbc_supported(dev_priv))
		return;

1139
	mutex_lock(&fbc->lock);
1140
	if (fbc->crtc == crtc)
1141
		__intel_fbc_disable(dev_priv);
1142
	mutex_unlock(&fbc->lock);
1143 1144 1145
}

/**
1146
 * intel_fbc_global_disable - globally disable FBC
1147 1148 1149 1150
 * @dev_priv: i915 device instance
 *
 * This function disables FBC regardless of which CRTC is associated with it.
 */
1151
void intel_fbc_global_disable(struct drm_i915_private *dev_priv)
1152
{
1153 1154
	struct intel_fbc *fbc = &dev_priv->fbc;

1155 1156 1157
	if (!fbc_supported(dev_priv))
		return;

1158
	mutex_lock(&fbc->lock);
1159 1160
	if (fbc->enabled) {
		WARN_ON(fbc->crtc->active);
1161
		__intel_fbc_disable(dev_priv);
1162
	}
1163
	mutex_unlock(&fbc->lock);
1164 1165
}

1166 1167 1168 1169 1170 1171 1172 1173 1174
static void intel_fbc_underrun_work_fn(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, fbc.underrun_work);
	struct intel_fbc *fbc = &dev_priv->fbc;

	mutex_lock(&fbc->lock);

	/* Maybe we were scheduled twice. */
1175
	if (fbc->underrun_detected || !fbc->enabled)
1176 1177 1178 1179 1180
		goto out;

	DRM_DEBUG_KMS("Disabling FBC due to FIFO underrun.\n");
	fbc->underrun_detected = true;

1181
	intel_fbc_deactivate(dev_priv, "FIFO underrun");
1182 1183 1184 1185
out:
	mutex_unlock(&fbc->lock);
}

1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213
/*
 * intel_fbc_reset_underrun - reset FBC fifo underrun status.
 * @dev_priv: i915 device instance
 *
 * See intel_fbc_handle_fifo_underrun_irq(). For automated testing we
 * want to re-enable FBC after an underrun to increase test coverage.
 */
int intel_fbc_reset_underrun(struct drm_i915_private *dev_priv)
{
	int ret;

	cancel_work_sync(&dev_priv->fbc.underrun_work);

	ret = mutex_lock_interruptible(&dev_priv->fbc.lock);
	if (ret)
		return ret;

	if (dev_priv->fbc.underrun_detected) {
		DRM_DEBUG_KMS("Re-allowing FBC after fifo underrun\n");
		dev_priv->fbc.no_fbc_reason = "FIFO underrun cleared";
	}

	dev_priv->fbc.underrun_detected = false;
	mutex_unlock(&dev_priv->fbc.lock);

	return 0;
}

1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
/**
 * intel_fbc_handle_fifo_underrun_irq - disable FBC when we get a FIFO underrun
 * @dev_priv: i915 device instance
 *
 * Without FBC, most underruns are harmless and don't really cause too many
 * problems, except for an annoying message on dmesg. With FBC, underruns can
 * become black screens or even worse, especially when paired with bad
 * watermarks. So in order for us to be on the safe side, completely disable FBC
 * in case we ever detect a FIFO underrun on any pipe. An underrun on any pipe
 * already suggests that watermarks may be bad, so try to be as safe as
 * possible.
 *
 * This function is called from the IRQ handler.
 */
void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv)
{
	struct intel_fbc *fbc = &dev_priv->fbc;

	if (!fbc_supported(dev_priv))
		return;

	/* There's no guarantee that underrun_detected won't be set to true
	 * right after this check and before the work is scheduled, but that's
	 * not a problem since we'll check it again under the work function
	 * while FBC is locked. This check here is just to prevent us from
	 * unnecessarily scheduling the work, and it relies on the fact that we
	 * never switch underrun_detect back to false after it's true. */
	if (READ_ONCE(fbc->underrun_detected))
		return;

	schedule_work(&fbc->underrun_work);
}

1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
/**
 * intel_fbc_init_pipe_state - initialize FBC's CRTC visibility tracking
 * @dev_priv: i915 device instance
 *
 * The FBC code needs to track CRTC visibility since the older platforms can't
 * have FBC enabled while multiple pipes are used. This function does the
 * initial setup at driver load to make sure FBC is matching the real hardware.
 */
void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv)
{
	struct intel_crtc *crtc;

	/* Don't even bother tracking anything if we don't need. */
	if (!no_fbc_on_multiple_pipes(dev_priv))
		return;

1263
	for_each_intel_crtc(&dev_priv->drm, crtc)
1264
		if (intel_crtc_active(crtc) &&
1265
		    crtc->base.primary->state->visible)
1266 1267 1268
			dev_priv->fbc.visible_pipes_mask |= (1 << crtc->pipe);
}

1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
/*
 * The DDX driver changes its behavior depending on the value it reads from
 * i915.enable_fbc, so sanitize it by translating the default value into either
 * 0 or 1 in order to allow it to know what's going on.
 *
 * Notice that this is done at driver initialization and we still allow user
 * space to change the value during runtime without sanitizing it again. IGT
 * relies on being able to change i915.enable_fbc at runtime.
 */
static int intel_sanitize_fbc_option(struct drm_i915_private *dev_priv)
{
1280 1281
	if (i915_modparams.enable_fbc >= 0)
		return !!i915_modparams.enable_fbc;
1282

1283 1284 1285
	if (!HAS_FBC(dev_priv))
		return 0;

1286
	/* https://bugs.freedesktop.org/show_bug.cgi?id=108085 */
1287
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
1288 1289
		return 0;

P
Paulo Zanoni 已提交
1290
	if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9)
1291 1292 1293 1294 1295
		return 1;

	return 0;
}

1296 1297 1298
static bool need_fbc_vtd_wa(struct drm_i915_private *dev_priv)
{
	/* WaFbcTurnOffFbcWhenHyperVisorIsUsed:skl,bxt */
1299
	if (intel_vtd_active() &&
1300 1301 1302 1303 1304 1305 1306 1307
	    (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))) {
		DRM_INFO("Disabling framebuffer compression (FBC) to prevent screen flicker with VT-d enabled\n");
		return true;
	}

	return false;
}

R
Rodrigo Vivi 已提交
1308 1309 1310 1311 1312 1313
/**
 * intel_fbc_init - Initialize FBC
 * @dev_priv: the i915 device
 *
 * This function might be called during PM init process.
 */
1314 1315
void intel_fbc_init(struct drm_i915_private *dev_priv)
{
1316
	struct intel_fbc *fbc = &dev_priv->fbc;
1317

1318
	INIT_WORK(&fbc->underrun_work, intel_fbc_underrun_work_fn);
1319 1320 1321
	mutex_init(&fbc->lock);
	fbc->enabled = false;
	fbc->active = false;
P
Paulo Zanoni 已提交
1322

1323 1324 1325
	if (!drm_mm_initialized(&dev_priv->mm.stolen))
		mkwrite_device_info(dev_priv)->display.has_fbc = false;

1326
	if (need_fbc_vtd_wa(dev_priv))
1327
		mkwrite_device_info(dev_priv)->display.has_fbc = false;
1328

1329 1330 1331
	i915_modparams.enable_fbc = intel_sanitize_fbc_option(dev_priv);
	DRM_DEBUG_KMS("Sanitized enable_fbc value: %d\n",
		      i915_modparams.enable_fbc);
1332

1333
	if (!HAS_FBC(dev_priv)) {
1334
		fbc->no_fbc_reason = "unsupported by this chipset";
1335 1336 1337
		return;
	}

1338
	/* This value was pulled out of someone's hat */
1339
	if (INTEL_GEN(dev_priv) <= 4 && !IS_GM45(dev_priv))
1340 1341
		I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);

1342
	/* We still don't have any sort of hardware state readout for FBC, so
1343 1344
	 * deactivate it in case the BIOS activated it to make sure software
	 * matches the hardware state. */
1345 1346
	if (intel_fbc_hw_is_active(dev_priv))
		intel_fbc_hw_deactivate(dev_priv);
1347
}