intel_drv.h 27.4 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

#include <linux/i2c.h>
29
#include <drm/i915_drm.h>
30
#include "i915_drv.h"
31 32 33
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_fb_helper.h>
34
#include <drm/drm_dp_helper.h>
35

D
Daniel Vetter 已提交
36 37 38 39 40 41 42 43
/**
 * _wait_for - magic (register) wait macro
 *
 * Does the right thing for modeset paths when run under kdgb or similar atomic
 * contexts. Note that it's important that we check the condition again after
 * having timed out, since the timeout could be due to preemption or similar and
 * we've never had a chance to check the condition before the timeout.
 */
44
#define _wait_for(COND, MS, W) ({ \
D
Daniel Vetter 已提交
45
	unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1;	\
46
	int ret__ = 0;							\
47
	while (!(COND)) {						\
48
		if (time_after(jiffies, timeout__)) {			\
D
Daniel Vetter 已提交
49 50
			if (!(COND))					\
				ret__ = -ETIMEDOUT;			\
51 52
			break;						\
		}							\
53 54 55 56 57
		if (W && drm_can_sleep())  {				\
			msleep(W);					\
		} else {						\
			cpu_relax();					\
		}							\
58 59 60 61
	}								\
	ret__;								\
})

62 63
#define wait_for(COND, MS) _wait_for(COND, MS, 1)
#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
64 65
#define wait_for_atomic_us(COND, US) _wait_for((COND), \
					       DIV_ROUND_UP((US), 1000), 0)
66

67 68 69
#define KHz(x) (1000*x)
#define MHz(x) KHz(1000*x)

J
Jesse Barnes 已提交
70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */
#define INTELFB_CONN_LIMIT 4

#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
#define INTEL_OUTPUT_UNUSED 0
#define INTEL_OUTPUT_ANALOG 1
#define INTEL_OUTPUT_DVO 2
#define INTEL_OUTPUT_SDVO 3
#define INTEL_OUTPUT_LVDS 4
#define INTEL_OUTPUT_TVOUT 5
92
#define INTEL_OUTPUT_HDMI 6
93
#define INTEL_OUTPUT_DISPLAYPORT 7
94
#define INTEL_OUTPUT_EDP 8
P
Paulo Zanoni 已提交
95
#define INTEL_OUTPUT_UNKNOWN 9
J
Jesse Barnes 已提交
96 97 98 99 100 101 102 103

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

struct intel_framebuffer {
	struct drm_framebuffer base;
104
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
105 106
};

107 108 109 110 111 112
struct intel_fbdev {
	struct drm_fb_helper helper;
	struct intel_framebuffer ifb;
	struct list_head fbdev_list;
	struct drm_display_mode *our_mode;
};
J
Jesse Barnes 已提交
113

114
struct intel_encoder {
115
	struct drm_encoder base;
116 117 118 119 120 121
	/*
	 * The new crtc this encoder will be driven from. Only differs from
	 * base->crtc while a modeset is in progress.
	 */
	struct intel_crtc *new_crtc;

J
Jesse Barnes 已提交
122
	int type;
123 124 125 126 127
	/*
	 * Intel hw has only one MUX where encoders could be clone, hence a
	 * simple flag is enough to compute the possible_clones mask.
	 */
	bool cloneable;
128
	bool connectors_active;
129
	void (*hot_plug)(struct intel_encoder *);
130 131
	bool (*compute_config)(struct intel_encoder *,
			       struct intel_crtc_config *);
132
	void (*pre_pll_enable)(struct intel_encoder *);
133
	void (*pre_enable)(struct intel_encoder *);
134
	void (*enable)(struct intel_encoder *);
135
	void (*mode_set)(struct intel_encoder *intel_encoder);
136
	void (*disable)(struct intel_encoder *);
137
	void (*post_disable)(struct intel_encoder *);
138 139 140 141
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
142 143 144 145
	/* Reconstructs the equivalent mode flags for the current hardware
	 * state. */
	void (*get_config)(struct intel_encoder *,
			   struct intel_crtc_config *pipe_config);
146
	int crtc_mask;
147
	enum hpd_pin hpd_pin;
J
Jesse Barnes 已提交
148 149
};

150
struct intel_panel {
151
	struct drm_display_mode *fixed_mode;
152
	int fitting_mode;
153 154
};

155 156
struct intel_connector {
	struct drm_connector base;
157 158 159
	/*
	 * The fixed encoder this connector is connected to.
	 */
160
	struct intel_encoder *encoder;
161 162 163 164 165 166 167

	/*
	 * The new encoder this connector will be driven. Only differs from
	 * encoder while a modeset is in progress.
	 */
	struct intel_encoder *new_encoder;

168 169 170
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
171 172 173

	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
174 175 176

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
177 178 179 180

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
181 182
};

183 184 185 186 187 188 189 190 191 192 193 194
typedef struct dpll {
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
} intel_clock_t;

195
struct intel_crtc_config {
196 197 198 199 200 201 202 203 204 205 206
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
	unsigned long quirks;

207 208
	struct drm_display_mode requested_mode;
	struct drm_display_mode adjusted_mode;
209 210 211 212
	/* This flag must be set by the encoder's compute_config callback if it
	 * changes the crtc timings in the mode to prevent the crtc fixup from
	 * overwriting them.  Currently only lvds needs that. */
	bool timings_set;
213 214 215
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
216

217 218 219 220
	/* CPU Transcoder for the pipe. Currently this can only differ from the
	 * pipe on Haswell (where we have a special eDP transcoder). */
	enum transcoder cpu_transcoder;

221 222 223 224 225 226
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

227 228 229
	/* DP has a bunch of special case unfortunately, so mark the pipe
	 * accordingly. */
	bool has_dp_encoder;
230 231 232 233 234

	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
235
	bool dither;
236 237 238 239

	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

240 241 242 243
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

244 245 246 247 248 249 250
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

251 252
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
253
	struct dpll dpll;
254

255
	int pipe_bpp;
256
	struct intel_link_m_n dp_m_n;
257 258 259 260

	/*
	 * Frequence the dpll for the port should run at. Differs from the
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode.
261
	 */
262 263
	int port_clock;

264 265
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
266 267

	/* Panel fitter controls for gen2-gen4 + VLV */
268 269 270
	struct {
		u32 control;
		u32 pgm_ratios;
271
		u32 lvds_border_bits;
272 273 274 275 276 277 278
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
	} pch_pfit;
279

280
	/* FDI configuration, only valid if has_pch_encoder is set. */
281
	int fdi_lanes;
282
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
283 284

	bool ips_enabled;
285 286
};

J
Jesse Barnes 已提交
287 288
struct intel_crtc {
	struct drm_crtc base;
289 290
	enum pipe pipe;
	enum plane plane;
J
Jesse Barnes 已提交
291
	u8 lut_r[256], lut_g[256], lut_b[256];
292 293 294 295 296 297
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
298
	bool eld_vld;
299
	bool primary_disabled; /* is the crtc obscured by a plane? */
300
	bool lowfreq_avail;
301
	struct intel_overlay *overlay;
302
	struct intel_unpin_work *unpin_work;
303

304 305
	atomic_t unpin_work_count;

306 307 308 309 310
	/* Display surface base address adjustement for pageflips. Note that on
	 * gen4+ this only adjusts up to a tile, offsets within a tile are
	 * handled in the hw itself (with the TILEOFF register). */
	unsigned long dspaddr_offset;

311
	struct drm_i915_gem_object *cursor_bo;
312 313 314
	uint32_t cursor_addr;
	int16_t cursor_x, cursor_y;
	int16_t cursor_width, cursor_height;
315
	bool cursor_visible;
316

317 318
	struct intel_crtc_config config;

319 320
	/* We can share PLLs across outputs if the timings match */
	struct intel_pch_pll *pch_pll;
321
	uint32_t ddi_pll_sel;
322 323 324

	/* reset counter value when the last flip was submitted */
	unsigned int reset_counter;
325 326 327 328

	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
J
Jesse Barnes 已提交
329 330
};

331 332
struct intel_plane {
	struct drm_plane base;
333
	int plane;
334 335
	enum pipe pipe;
	struct drm_i915_gem_object *obj;
336
	bool can_scale;
337 338
	int max_downscale;
	u32 lut_r[1024], lut_g[1024], lut_b[1024];
339 340 341 342
	int crtc_x, crtc_y;
	unsigned int crtc_w, crtc_h;
	uint32_t src_x, src_y;
	uint32_t src_w, src_h;
343 344 345 346 347 348 349 350 351 352 353 354

	/* Since we need to change the watermarks before/after
	 * enabling/disabling the planes, we need to store the parameters here
	 * as the other pieces of the struct may not reflect the values we want
	 * for the watermark calculations. Currently only Haswell uses this.
	 */
	struct {
		bool enable;
		uint8_t bytes_per_pixel;
		uint32_t horiz_pixels;
	} wm;

355 356 357 358 359 360 361 362
	void (*update_plane)(struct drm_plane *plane,
			     struct drm_framebuffer *fb,
			     struct drm_i915_gem_object *obj,
			     int crtc_x, int crtc_y,
			     unsigned int crtc_w, unsigned int crtc_h,
			     uint32_t x, uint32_t y,
			     uint32_t src_w, uint32_t src_h);
	void (*disable_plane)(struct drm_plane *plane);
363 364 365 366
	int (*update_colorkey)(struct drm_plane *plane,
			       struct drm_intel_sprite_colorkey *key);
	void (*get_colorkey)(struct drm_plane *plane,
			     struct drm_intel_sprite_colorkey *key);
367 368
};

369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387
struct intel_watermark_params {
	unsigned long fifo_size;
	unsigned long max_wm;
	unsigned long default_wm;
	unsigned long guard_size;
	unsigned long cacheline_size;
};

struct cxsr_latency {
	int is_desktop;
	int is_ddr3;
	unsigned long fsb_freq;
	unsigned long mem_freq;
	unsigned long display_sr;
	unsigned long display_hpll_disable;
	unsigned long cursor_sr;
	unsigned long cursor_hpll_disable;
};

J
Jesse Barnes 已提交
388
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
389
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
390
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
391
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
392
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
J
Jesse Barnes 已提交
393

394 395
#define DIP_HEADER_SIZE	5

396 397 398
#define DIP_TYPE_AVI    0x82
#define DIP_VERSION_AVI 0x2
#define DIP_LEN_AVI     13
P
Paulo Zanoni 已提交
399 400
#define DIP_AVI_PR_1    0
#define DIP_AVI_PR_2    1
401 402 403
#define DIP_AVI_RGB_QUANT_RANGE_DEFAULT	(0 << 2)
#define DIP_AVI_RGB_QUANT_RANGE_LIMITED	(1 << 2)
#define DIP_AVI_RGB_QUANT_RANGE_FULL	(2 << 2)
404

405
#define DIP_TYPE_SPD	0x83
406 407 408 409 410 411 412 413 414 415 416 417 418 419 420
#define DIP_VERSION_SPD	0x1
#define DIP_LEN_SPD	25
#define DIP_SPD_UNKNOWN	0
#define DIP_SPD_DSTB	0x1
#define DIP_SPD_DVDP	0x2
#define DIP_SPD_DVHS	0x3
#define DIP_SPD_HDDVR	0x4
#define DIP_SPD_DVC	0x5
#define DIP_SPD_DSC	0x6
#define DIP_SPD_VCD	0x7
#define DIP_SPD_GAME	0x8
#define DIP_SPD_PC	0x9
#define DIP_SPD_BD	0xa
#define DIP_SPD_SCD	0xb

421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436
struct dip_infoframe {
	uint8_t type;		/* HB0 */
	uint8_t ver;		/* HB1 */
	uint8_t len;		/* HB2 - body len, not including checksum */
	uint8_t ecc;		/* Header ECC */
	uint8_t checksum;	/* PB0 */
	union {
		struct {
			/* PB1 - Y 6:5, A 4:4, B 3:2, S 1:0 */
			uint8_t Y_A_B_S;
			/* PB2 - C 7:6, M 5:4, R 3:0 */
			uint8_t C_M_R;
			/* PB3 - ITC 7:7, EC 6:4, Q 3:2, SC 1:0 */
			uint8_t ITC_EC_Q_SC;
			/* PB4 - VIC 6:0 */
			uint8_t VIC;
437 438
			/* PB5 - YQ 7:6, CN 5:4, PR 3:0 */
			uint8_t YQ_CN_PR;
439 440 441 442 443
			/* PB6 to PB13 */
			uint16_t top_bar_end;
			uint16_t bottom_bar_start;
			uint16_t left_bar_end;
			uint16_t right_bar_start;
444
		} __attribute__ ((packed)) avi;
445 446 447 448
		struct {
			uint8_t vn[8];
			uint8_t pd[16];
			uint8_t sdi;
449
		} __attribute__ ((packed)) spd;
450 451 452 453
		uint8_t payload[27];
	} __attribute__ ((packed)) body;
} __attribute__((packed));

454
struct intel_hdmi {
455
	u32 hdmi_reg;
456 457
	int ddc_bus;
	uint32_t color_range;
458
	bool color_range_auto;
459 460 461
	bool has_hdmi_sink;
	bool has_audio;
	enum hdmi_force_audio force_audio;
462
	bool rgb_quant_range_selectable;
463 464
	void (*write_infoframe)(struct drm_encoder *encoder,
				struct dip_infoframe *frame);
465 466
	void (*set_infoframes)(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode);
467 468
};

469
#define DP_MAX_DOWNSTREAM_PORTS		0x10
470 471 472 473
#define DP_LINK_CONFIGURATION_SIZE	9

struct intel_dp {
	uint32_t output_reg;
474
	uint32_t aux_ch_ctl_reg;
475 476 477 478 479
	uint32_t DP;
	uint8_t  link_configuration[DP_LINK_CONFIGURATION_SIZE];
	bool has_audio;
	enum hdmi_force_audio force_audio;
	uint32_t color_range;
480
	bool color_range_auto;
481 482 483
	uint8_t link_bw;
	uint8_t lane_count;
	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
484
	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
485 486 487 488 489 490 491 492 493 494
	struct i2c_adapter adapter;
	struct i2c_algo_dp_aux_data algo;
	uint8_t train_set[4];
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
495
	struct intel_connector *attached_connector;
496 497
};

498 499
struct intel_digital_port {
	struct intel_encoder base;
500
	enum port port;
501
	u32 port_reversal;
502 503 504 505
	struct intel_dp dp;
	struct intel_hdmi hdmi;
};

506 507 508 509 510 511 512 513 514 515 516 517 518
static inline int
vlv_dport_to_channel(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
		return 0;
	case PORT_C:
		return 1;
	default:
		BUG();
	}
}

519 520 521 522 523 524 525
static inline struct drm_crtc *
intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

526 527 528 529 530 531 532
static inline struct drm_crtc *
intel_get_crtc_for_plane(struct drm_device *dev, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->plane_to_crtc_mapping[plane];
}

533 534
struct intel_unpin_work {
	struct work_struct work;
535
	struct drm_crtc *crtc;
536 537
	struct drm_i915_gem_object *old_fb_obj;
	struct drm_i915_gem_object *pending_flip_obj;
538
	struct drm_pending_vblank_event *event;
539 540 541 542
	atomic_t pending;
#define INTEL_FLIP_INACTIVE	0
#define INTEL_FLIP_PENDING	1
#define INTEL_FLIP_COMPLETE	2
543 544 545
	bool enable_stall_check;
};

546 547 548 549 550 551 552
struct intel_fbc_work {
	struct delayed_work work;
	struct drm_crtc *crtc;
	struct drm_framebuffer *fb;
	int interval;
};

553 554
int intel_pch_rawclk(struct drm_device *dev);

555 556
int intel_connector_update_modes(struct drm_connector *connector,
				struct edid *edid);
557
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
558

559
extern void intel_attach_force_audio_property(struct drm_connector *connector);
560 561
extern void intel_attach_broadcast_rgb_property(struct drm_connector *connector);

562
extern bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
J
Jesse Barnes 已提交
563
extern void intel_crt_init(struct drm_device *dev);
564
extern void intel_hdmi_init(struct drm_device *dev,
565
			    int hdmi_reg, enum port port);
P
Paulo Zanoni 已提交
566 567
extern void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
				      struct intel_connector *intel_connector);
568
extern struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
569 570
extern bool intel_hdmi_compute_config(struct intel_encoder *encoder,
				      struct intel_crtc_config *pipe_config);
571
extern void intel_dip_infoframe_csum(struct dip_infoframe *avi_if);
572 573
extern bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg,
			    bool is_sdvob);
J
Jesse Barnes 已提交
574 575
extern void intel_dvo_init(struct drm_device *dev);
extern void intel_tv_init(struct drm_device *dev);
576 577
extern void intel_mark_busy(struct drm_device *dev);
extern void intel_mark_fb_busy(struct drm_i915_gem_object *obj);
578
extern void intel_mark_idle(struct drm_device *dev);
579
extern bool intel_lvds_init(struct drm_device *dev);
580
extern bool intel_is_dual_link_lvds(struct drm_device *dev);
581 582
extern void intel_dp_init(struct drm_device *dev, int output_reg,
			  enum port port);
P
Paulo Zanoni 已提交
583 584
extern void intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
				    struct intel_connector *intel_connector);
585
extern void intel_dp_init_link_config(struct intel_dp *intel_dp);
586 587
extern void intel_dp_start_link_train(struct intel_dp *intel_dp);
extern void intel_dp_complete_link_train(struct intel_dp *intel_dp);
588
extern void intel_dp_stop_link_train(struct intel_dp *intel_dp);
589
extern void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
P
Paulo Zanoni 已提交
590 591
extern void intel_dp_encoder_destroy(struct drm_encoder *encoder);
extern void intel_dp_check_link_status(struct intel_dp *intel_dp);
592 593
extern bool intel_dp_compute_config(struct intel_encoder *encoder,
				    struct intel_crtc_config *pipe_config);
594
extern bool intel_dpd_is_edp(struct drm_device *dev);
595 596
extern void ironlake_edp_backlight_on(struct intel_dp *intel_dp);
extern void ironlake_edp_backlight_off(struct intel_dp *intel_dp);
597 598 599 600
extern void ironlake_edp_panel_on(struct intel_dp *intel_dp);
extern void ironlake_edp_panel_off(struct intel_dp *intel_dp);
extern void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
extern void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
601
extern int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
602 603
extern void intel_flush_display_plane(struct drm_i915_private *dev_priv,
				      enum plane plane);
604

605
/* intel_panel.c */
606 607
extern int intel_panel_init(struct intel_panel *panel,
			    struct drm_display_mode *fixed_mode);
608 609
extern void intel_panel_fini(struct intel_panel *panel);

610 611
extern void intel_fixed_panel_mode(struct drm_display_mode *fixed_mode,
				   struct drm_display_mode *adjusted_mode);
612 613 614
extern void intel_pch_panel_fitting(struct intel_crtc *crtc,
				    struct intel_crtc_config *pipe_config,
				    int fitting_mode);
615 616 617
extern void intel_gmch_panel_fitting(struct intel_crtc *crtc,
				     struct intel_crtc_config *pipe_config,
				     int fitting_mode);
618 619
extern void intel_panel_set_backlight(struct drm_device *dev,
				      u32 level, u32 max);
620
extern int intel_panel_setup_backlight(struct drm_connector *connector);
621 622
extern void intel_panel_enable_backlight(struct drm_device *dev,
					 enum pipe pipe);
623
extern void intel_panel_disable_backlight(struct drm_device *dev);
624
extern void intel_panel_destroy_backlight(struct drm_device *dev);
625
extern enum drm_connector_status intel_panel_detect(struct drm_device *dev);
626

627
struct intel_set_config {
628 629
	struct drm_encoder **save_connector_encoders;
	struct drm_crtc **save_encoder_crtcs;
630 631 632

	bool fb_changed;
	bool mode_changed;
633 634
};

635 636
extern int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
			  int x, int y, struct drm_framebuffer *old_fb);
637
extern void intel_modeset_disable(struct drm_device *dev);
638
extern void intel_crtc_restore_mode(struct drm_crtc *crtc);
J
Jesse Barnes 已提交
639
extern void intel_crtc_load_lut(struct drm_crtc *crtc);
640
extern void intel_crtc_update_dpms(struct drm_crtc *crtc);
C
Chris Wilson 已提交
641
extern void intel_encoder_destroy(struct drm_encoder *encoder);
642 643
extern void intel_encoder_dpms(struct intel_encoder *encoder, int mode);
extern void intel_connector_dpms(struct drm_connector *, int mode);
644
extern bool intel_connector_get_hw_state(struct intel_connector *connector);
645
extern void intel_modeset_check_state(struct drm_device *dev);
646
extern void intel_plane_restore(struct drm_plane *plane);
647
extern void intel_plane_disable(struct drm_plane *plane);
648

J
Jesse Barnes 已提交
649

650 651 652 653 654
static inline struct intel_encoder *intel_attached_encoder(struct drm_connector *connector)
{
	return to_intel_connector(connector)->encoder;
}

655 656 657 658
static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_digital_port, base.base);
659 660 661 662 663
}

static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
664 665 666 667 668 669 670 671 672 673 674 675
}

static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
676 677
}

678 679 680
bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				struct intel_digital_port *port);

681 682 683
extern void intel_connector_attach_encoder(struct intel_connector *connector,
					   struct intel_encoder *encoder);
extern struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
J
Jesse Barnes 已提交
684 685 686

extern struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
						    struct drm_crtc *crtc);
687 688
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
P
Paulo Zanoni 已提交
689 690 691
extern enum transcoder
intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
			     enum pipe pipe);
692
extern void intel_wait_for_vblank(struct drm_device *dev, int pipe);
693
extern void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
694
extern int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
695
extern void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port);
696 697

struct intel_load_detect_pipe {
698
	struct drm_framebuffer *release_fb;
699 700 701
	bool load_detect_temp;
	int dpms_mode;
};
702
extern bool intel_get_load_detect_pipe(struct drm_connector *connector,
703
				       struct drm_display_mode *mode,
704
				       struct intel_load_detect_pipe *old);
705
extern void intel_release_load_detect_pipe(struct drm_connector *connector,
706
					   struct intel_load_detect_pipe *old);
J
Jesse Barnes 已提交
707 708 709 710

extern void intelfb_restore(void);
extern void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
				    u16 blue, int regno);
711 712
extern void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
				    u16 *blue, int regno);
713
extern void intel_enable_clock_gating(struct drm_device *dev);
J
Jesse Barnes 已提交
714

715
extern int intel_pin_and_fence_fb_obj(struct drm_device *dev,
716
				      struct drm_i915_gem_object *obj,
717
				      struct intel_ring_buffer *pipelined);
718
extern void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
719

720 721
extern int intel_framebuffer_init(struct drm_device *dev,
				  struct intel_framebuffer *ifb,
722
				  struct drm_mode_fb_cmd2 *mode_cmd,
723
				  struct drm_i915_gem_object *obj);
724
extern int intel_fbdev_init(struct drm_device *dev);
725
extern void intel_fbdev_initial_config(struct drm_device *dev);
726
extern void intel_fbdev_fini(struct drm_device *dev);
727
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
728 729
extern void intel_prepare_page_flip(struct drm_device *dev, int plane);
extern void intel_finish_page_flip(struct drm_device *dev, int pipe);
730
extern void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
731

732 733
extern void intel_setup_overlay(struct drm_device *dev);
extern void intel_cleanup_overlay(struct drm_device *dev);
734
extern int intel_overlay_switch_off(struct intel_overlay *overlay);
735 736 737 738
extern int intel_overlay_put_image(struct drm_device *dev, void *data,
				   struct drm_file *file_priv);
extern int intel_overlay_attrs(struct drm_device *dev, void *data,
			       struct drm_file *file_priv);
739

740
extern void intel_fb_output_poll_changed(struct drm_device *dev);
741
extern void intel_fb_restore_mode(struct drm_device *dev);
742

743 744 745 746 747
extern void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
			bool state);
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)

748
extern void intel_init_clock_gating(struct drm_device *dev);
749
extern void intel_suspend_hw(struct drm_device *dev);
750 751
extern void intel_write_eld(struct drm_encoder *encoder,
			    struct drm_display_mode *mode);
752
extern void intel_prepare_ddi(struct drm_device *dev);
753
extern void hsw_fdi_link_train(struct drm_crtc *crtc);
754
extern void intel_ddi_init(struct drm_device *dev, enum port port);
755

756
/* For use by IVB LP watermark workaround in intel_sprite.c */
757
extern void intel_update_watermarks(struct drm_device *dev);
758 759
extern void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
					   uint32_t sprite_width,
760
					   int pixel_size, bool enable);
761

762 763 764 765
extern unsigned long intel_gen4_compute_page_offset(int *x, int *y,
						    unsigned int tiling_mode,
						    unsigned int bpp,
						    unsigned int pitch);
766

767 768 769 770 771
extern int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
				     struct drm_file *file_priv);
extern int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
				     struct drm_file *file_priv);

772
/* Power-related functions, located in intel_pm.c */
773
extern void intel_init_pm(struct drm_device *dev);
774 775 776 777
/* FBC */
extern bool intel_fbc_enabled(struct drm_device *dev);
extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
extern void intel_update_fbc(struct drm_device *dev);
778 779 780
/* IPS */
extern void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
extern void intel_gpu_ips_teardown(void);
781

782 783 784 785
/* Power well */
extern int i915_init_power_well(struct drm_device *dev);
extern void i915_remove_power_well(struct drm_device *dev);

786 787
extern bool intel_display_power_enabled(struct drm_device *dev,
					enum intel_display_power_domain domain);
788
extern void intel_init_power_well(struct drm_device *dev);
789
extern void intel_set_power_well(struct drm_device *dev, bool enable);
790 791
extern void intel_enable_gt_powersave(struct drm_device *dev);
extern void intel_disable_gt_powersave(struct drm_device *dev);
792
extern void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv);
793
extern void ironlake_teardown_rc6(struct drm_device *dev);
794

795 796
extern bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
				   enum pipe *pipe);
797
extern int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
798
extern void intel_ddi_pll_init(struct drm_device *dev);
799
extern void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
800 801
extern void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
					      enum transcoder cpu_transcoder);
802 803
extern void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
extern void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
804
extern void intel_ddi_setup_hw_pll_state(struct drm_device *dev);
805
extern bool intel_ddi_pll_mode_set(struct drm_crtc *crtc);
806
extern void intel_ddi_put_crtc_pll(struct drm_crtc *crtc);
807
extern void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
808
extern void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
809 810 811
extern bool
intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
extern void intel_ddi_fdi_disable(struct drm_crtc *crtc);
812

813
extern void intel_display_handle_reset(struct drm_device *dev);
814 815 816 817 818 819
extern bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
						  enum pipe pipe,
						  bool enable);
extern bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
						 enum transcoder pch_transcoder,
						 bool enable);
820

J
Jesse Barnes 已提交
821
#endif /* __INTEL_DRV_H__ */