clock.c 14.0 KB
Newer Older
1 2 3
/*
 *  linux/arch/arm/mach-omap1/clock.c
 *
4
 *  Copyright (C) 2004 - 2005, 2009 Nokia corporation
5 6 7 8 9 10 11 12 13 14 15 16 17 18
 *  Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
 *
 *  Modified to use omap shared clock framework by
 *  Tony Lindgren <tony@atomide.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/list.h>
#include <linux/errno.h>
#include <linux/err.h>
19
#include <linux/clk.h>
20
#include <linux/io.h>
21

22
#include <asm/mach-types.h>
23
#include <asm/clkdev.h>
24

25 26 27 28
#include <plat/cpu.h>
#include <plat/usb.h>
#include <plat/clock.h>
#include <plat/sram.h>
29
#include <plat/clkdev_omap.h>
30

31
#include "clock.h"
32 33 34 35 36 37 38 39
#include "opp.h"

__u32 arm_idlect1_mask;
struct clk *api_ck_p, *ck_dpll1_p, *ck_ref_p;

/*-------------------------------------------------------------------------
 * Omap1 specific clock functions
 *-------------------------------------------------------------------------*/
40

41 42 43 44 45 46 47 48 49
static int clk_omap1_dummy_enable(struct clk *clk)
{
	return 0;
}

static void clk_omap1_dummy_disable(struct clk *clk)
{
}

50 51 52
const struct clkops clkops_dummy = {
	.enable		= clk_omap1_dummy_enable,
	.disable	= clk_omap1_dummy_disable,
53 54
};

55
unsigned long omap1_uart_recalc(struct clk *clk)
56
{
57
	unsigned int val = __raw_readl(clk->enable_reg);
58
	return val & clk->enable_bit ? 48000000 : 12000000;
59 60
}

61
unsigned long omap1_sossi_recalc(struct clk *clk)
I
Imre Deak 已提交
62 63 64 65 66
{
	u32 div = omap_readl(MOD_CONF_CTRL_1);

	div = (div >> 17) & 0x7;
	div++;
67 68

	return clk->parent->rate / div;
I
Imre Deak 已提交
69 70
}

71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163
static void omap1_clk_allow_idle(struct clk *clk)
{
	struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;

	if (!(clk->flags & CLOCK_IDLE_CONTROL))
		return;

	if (iclk->no_idle_count > 0 && !(--iclk->no_idle_count))
		arm_idlect1_mask |= 1 << iclk->idlect_shift;
}

static void omap1_clk_deny_idle(struct clk *clk)
{
	struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;

	if (!(clk->flags & CLOCK_IDLE_CONTROL))
		return;

	if (iclk->no_idle_count++ == 0)
		arm_idlect1_mask &= ~(1 << iclk->idlect_shift);
}

static __u16 verify_ckctl_value(__u16 newval)
{
	/* This function checks for following limitations set
	 * by the hardware (all conditions must be true):
	 * DSPMMU_CK == DSP_CK  or  DSPMMU_CK == DSP_CK/2
	 * ARM_CK >= TC_CK
	 * DSP_CK >= TC_CK
	 * DSPMMU_CK >= TC_CK
	 *
	 * In addition following rules are enforced:
	 * LCD_CK <= TC_CK
	 * ARMPER_CK <= TC_CK
	 *
	 * However, maximum frequencies are not checked for!
	 */
	__u8 per_exp;
	__u8 lcd_exp;
	__u8 arm_exp;
	__u8 dsp_exp;
	__u8 tc_exp;
	__u8 dspmmu_exp;

	per_exp = (newval >> CKCTL_PERDIV_OFFSET) & 3;
	lcd_exp = (newval >> CKCTL_LCDDIV_OFFSET) & 3;
	arm_exp = (newval >> CKCTL_ARMDIV_OFFSET) & 3;
	dsp_exp = (newval >> CKCTL_DSPDIV_OFFSET) & 3;
	tc_exp = (newval >> CKCTL_TCDIV_OFFSET) & 3;
	dspmmu_exp = (newval >> CKCTL_DSPMMUDIV_OFFSET) & 3;

	if (dspmmu_exp < dsp_exp)
		dspmmu_exp = dsp_exp;
	if (dspmmu_exp > dsp_exp+1)
		dspmmu_exp = dsp_exp+1;
	if (tc_exp < arm_exp)
		tc_exp = arm_exp;
	if (tc_exp < dspmmu_exp)
		tc_exp = dspmmu_exp;
	if (tc_exp > lcd_exp)
		lcd_exp = tc_exp;
	if (tc_exp > per_exp)
		per_exp = tc_exp;

	newval &= 0xf000;
	newval |= per_exp << CKCTL_PERDIV_OFFSET;
	newval |= lcd_exp << CKCTL_LCDDIV_OFFSET;
	newval |= arm_exp << CKCTL_ARMDIV_OFFSET;
	newval |= dsp_exp << CKCTL_DSPDIV_OFFSET;
	newval |= tc_exp << CKCTL_TCDIV_OFFSET;
	newval |= dspmmu_exp << CKCTL_DSPMMUDIV_OFFSET;

	return newval;
}

static int calc_dsor_exp(struct clk *clk, unsigned long rate)
{
	/* Note: If target frequency is too low, this function will return 4,
	 * which is invalid value. Caller must check for this value and act
	 * accordingly.
	 *
	 * Note: This function does not check for following limitations set
	 * by the hardware (all conditions must be true):
	 * DSPMMU_CK == DSP_CK  or  DSPMMU_CK == DSP_CK/2
	 * ARM_CK >= TC_CK
	 * DSP_CK >= TC_CK
	 * DSPMMU_CK >= TC_CK
	 */
	unsigned long realrate;
	struct clk * parent;
	unsigned  dsor_exp;

	parent = clk->parent;
164
	if (unlikely(parent == NULL))
165 166 167 168 169 170 171 172 173 174 175 176 177
		return -EIO;

	realrate = parent->rate;
	for (dsor_exp=0; dsor_exp<4; dsor_exp++) {
		if (realrate <= rate)
			break;

		realrate /= 2;
	}

	return dsor_exp;
}

178
unsigned long omap1_ckctl_recalc(struct clk *clk)
179 180
{
	/* Calculate divisor encoded as 2-bit exponent */
181
	int dsor = 1 << (3 & (omap_readw(ARM_CKCTL) >> clk->rate_offset));
182

183
	return clk->parent->rate / dsor;
184 185
}

186
unsigned long omap1_ckctl_recalc_dsp_domain(struct clk *clk)
187 188 189 190 191 192 193 194 195 196
{
	int dsor;

	/* Calculate divisor encoded as 2-bit exponent
	 *
	 * The clock control bits are in DSP domain,
	 * so api_ck is needed for access.
	 * Note that DSP_CKCTL virt addr = phys addr, so
	 * we must use __raw_readw() instead of omap_readw().
	 */
197
	omap1_clk_enable(api_ck_p);
198
	dsor = 1 << (3 & (__raw_readw(DSP_CKCTL) >> clk->rate_offset));
199
	omap1_clk_disable(api_ck_p);
200

201
	return clk->parent->rate / dsor;
202 203 204
}

/* MPU virtual clock functions */
205
int omap1_select_table_rate(struct clk *clk, unsigned long rate)
206 207 208
{
	/* Find the highest supported frequency <= rate and switch to it */
	struct mpu_rate * ptr;
209 210
	unsigned long dpll1_rate, ref_rate;

211 212
	dpll1_rate = ck_dpll1_p->rate;
	ref_rate = ck_ref_p->rate;
213

214 215
	for (ptr = omap1_rate_table; ptr->rate; ptr++) {
		if (ptr->xtal != ref_rate)
216 217 218
			continue;

		/* DPLL1 cannot be reprogrammed without risking system crash */
219
		if (likely(dpll1_rate != 0) && ptr->pll_rate != dpll1_rate)
220 221 222 223 224 225 226 227 228 229 230 231 232
			continue;

		/* Can check only after xtal frequency check */
		if (ptr->rate <= rate)
			break;
	}

	if (!ptr->rate)
		return -EINVAL;

	/*
	 * In most cases we should not need to reprogram DPLL.
	 * Reprogramming the DPLL is tricky, it must be done from SRAM.
233
	 * (on 730, bit 13 must always be 1)
234
	 */
235
	if (cpu_is_omap7xx())
236 237 238
		omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val | 0x2000);
	else
		omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val);
239

240 241 242
	/* XXX Do we need to recalculate the tree below DPLL1 at this point? */
	ck_dpll1_p->rate = ptr->pll_rate;

243 244 245
	return 0;
}

246
int omap1_clk_set_rate_dsp_domain(struct clk *clk, unsigned long rate)
247
{
248 249
	int dsor_exp;
	u16 regval;
250

251 252 253 254 255 256 257 258 259 260 261 262 263 264 265
	dsor_exp = calc_dsor_exp(clk, rate);
	if (dsor_exp > 3)
		dsor_exp = -EINVAL;
	if (dsor_exp < 0)
		return dsor_exp;

	regval = __raw_readw(DSP_CKCTL);
	regval &= ~(3 << clk->rate_offset);
	regval |= dsor_exp << clk->rate_offset;
	__raw_writew(regval, DSP_CKCTL);
	clk->rate = clk->parent->rate / (1 << dsor_exp);

	return 0;
}

266
long omap1_clk_round_rate_ckctl_arm(struct clk *clk, unsigned long rate)
267 268 269 270 271 272 273 274 275
{
	int dsor_exp = calc_dsor_exp(clk, rate);
	if (dsor_exp < 0)
		return dsor_exp;
	if (dsor_exp > 3)
		dsor_exp = 3;
	return clk->parent->rate / (1 << dsor_exp);
}

276
int omap1_clk_set_rate_ckctl_arm(struct clk *clk, unsigned long rate)
277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293
{
	int dsor_exp;
	u16 regval;

	dsor_exp = calc_dsor_exp(clk, rate);
	if (dsor_exp > 3)
		dsor_exp = -EINVAL;
	if (dsor_exp < 0)
		return dsor_exp;

	regval = omap_readw(ARM_CKCTL);
	regval &= ~(3 << clk->rate_offset);
	regval |= dsor_exp << clk->rate_offset;
	regval = verify_ckctl_value(regval);
	omap_writew(regval, ARM_CKCTL);
	clk->rate = clk->parent->rate / (1 << dsor_exp);
	return 0;
294 295
}

296
long omap1_round_to_table_rate(struct clk *clk, unsigned long rate)
297 298 299
{
	/* Find the highest supported frequency <= rate */
	struct mpu_rate * ptr;
300 301 302
	long highest_rate;
	unsigned long ref_rate;

303
	ref_rate = ck_ref_p->rate;
304 305 306

	highest_rate = -EINVAL;

307 308
	for (ptr = omap1_rate_table; ptr->rate; ptr++) {
		if (ptr->xtal != ref_rate)
309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335
			continue;

		highest_rate = ptr->rate;

		/* Can check only after xtal frequency check */
		if (ptr->rate <= rate)
			break;
	}

	return highest_rate;
}

static unsigned calc_ext_dsor(unsigned long rate)
{
	unsigned dsor;

	/* MCLK and BCLK divisor selection is not linear:
	 * freq = 96MHz / dsor
	 *
	 * RATIO_SEL range: dsor <-> RATIO_SEL
	 * 0..6: (RATIO_SEL+2) <-> (dsor-2)
	 * 6..48:  (8+(RATIO_SEL-6)*2) <-> ((dsor-8)/2+6)
	 * Minimum dsor is 2 and maximum is 96. Odd divisors starting from 9
	 * can not be used.
	 */
	for (dsor = 2; dsor < 96; ++dsor) {
		if ((dsor & 1) && dsor > 8)
336
			continue;
337 338 339 340 341 342
		if (rate >= 96000000 / dsor)
			break;
	}
	return dsor;
}

343 344
/* XXX Only needed on 1510 */
int omap1_set_uart_rate(struct clk *clk, unsigned long rate)
345 346 347
{
	unsigned int val;

348
	val = __raw_readl(clk->enable_reg);
349 350 351 352 353 354
	if (rate == 12000000)
		val &= ~(1 << clk->enable_bit);
	else if (rate == 48000000)
		val |= (1 << clk->enable_bit);
	else
		return -EINVAL;
355
	__raw_writel(val, clk->enable_reg);
356 357 358 359 360 361
	clk->rate = rate;

	return 0;
}

/* External clock (MCLK & BCLK) functions */
362
int omap1_set_ext_clk_rate(struct clk *clk, unsigned long rate)
363 364 365 366 367 368 369 370 371 372 373
{
	unsigned dsor;
	__u16 ratio_bits;

	dsor = calc_ext_dsor(rate);
	clk->rate = 96000000 / dsor;
	if (dsor > 8)
		ratio_bits = ((dsor - 8) / 2 + 6) << 2;
	else
		ratio_bits = (dsor - 2) << 2;

374 375
	ratio_bits |= __raw_readw(clk->enable_reg) & ~0xfd;
	__raw_writew(ratio_bits, clk->enable_reg);
376 377 378 379

	return 0;
}

380
int omap1_set_sossi_rate(struct clk *clk, unsigned long rate)
I
Imre Deak 已提交
381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402
{
	u32 l;
	int div;
	unsigned long p_rate;

	p_rate = clk->parent->rate;
	/* Round towards slower frequency */
	div = (p_rate + rate - 1) / rate;
	div--;
	if (div < 0 || div > 7)
		return -EINVAL;

	l = omap_readl(MOD_CONF_CTRL_1);
	l &= ~(7 << 17);
	l |= div << 17;
	omap_writel(l, MOD_CONF_CTRL_1);

	clk->rate = p_rate / (div + 1);

	return 0;
}

403
long omap1_round_ext_clk_rate(struct clk *clk, unsigned long rate)
404 405 406 407
{
	return 96000000 / calc_ext_dsor(rate);
}

408
void omap1_init_ext_clk(struct clk *clk)
409 410 411 412 413
{
	unsigned dsor;
	__u16 ratio_bits;

	/* Determine current rate and ensure clock is based on 96MHz APLL */
414 415
	ratio_bits = __raw_readw(clk->enable_reg) & ~1;
	__raw_writew(ratio_bits, clk->enable_reg);
416 417 418 419 420 421 422 423 424 425

	ratio_bits = (ratio_bits & 0xfc) >> 2;
	if (ratio_bits > 6)
		dsor = (ratio_bits - 6) * 2 + 8;
	else
		dsor = ratio_bits + 2;

	clk-> rate = 96000000 / dsor;
}

426
int omap1_clk_enable(struct clk *clk)
427 428
{
	int ret = 0;
429

430
	if (clk->usecount++ == 0) {
431
		if (clk->parent) {
432
			ret = omap1_clk_enable(clk->parent);
433 434
			if (ret)
				goto err;
435 436

			if (clk->flags & CLOCK_NO_IDLE_PARENT)
D
Dirk Behme 已提交
437
				omap1_clk_deny_idle(clk->parent);
438 439
		}

440
		ret = clk->ops->enable(clk);
441 442 443 444
		if (ret) {
			if (clk->parent)
				omap1_clk_disable(clk->parent);
			goto err;
445 446
		}
	}
447
	return ret;
448

449 450
err:
	clk->usecount--;
451 452 453
	return ret;
}

454
void omap1_clk_disable(struct clk *clk)
455 456
{
	if (clk->usecount > 0 && !(--clk->usecount)) {
457
		clk->ops->disable(clk);
458
		if (likely(clk->parent)) {
459
			omap1_clk_disable(clk->parent);
460
			if (clk->flags & CLOCK_NO_IDLE_PARENT)
D
Dirk Behme 已提交
461
				omap1_clk_allow_idle(clk->parent);
462 463 464 465
		}
	}
}

466
static int omap1_clk_enable_generic(struct clk *clk)
467 468 469 470
{
	__u16 regval16;
	__u32 regval32;

471
	if (unlikely(clk->enable_reg == NULL)) {
472 473
		printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
		       clk->name);
D
Dirk Behme 已提交
474
		return -EINVAL;
475 476 477
	}

	if (clk->flags & ENABLE_REG_32BIT) {
478 479 480
		regval32 = __raw_readl(clk->enable_reg);
		regval32 |= (1 << clk->enable_bit);
		__raw_writel(regval32, clk->enable_reg);
481
	} else {
482 483 484
		regval16 = __raw_readw(clk->enable_reg);
		regval16 |= (1 << clk->enable_bit);
		__raw_writew(regval16, clk->enable_reg);
485 486
	}

D
Dirk Behme 已提交
487
	return 0;
488 489
}

490
static void omap1_clk_disable_generic(struct clk *clk)
491 492 493 494
{
	__u16 regval16;
	__u32 regval32;

495
	if (clk->enable_reg == NULL)
496 497 498
		return;

	if (clk->flags & ENABLE_REG_32BIT) {
499 500 501
		regval32 = __raw_readl(clk->enable_reg);
		regval32 &= ~(1 << clk->enable_bit);
		__raw_writel(regval32, clk->enable_reg);
502
	} else {
503 504 505
		regval16 = __raw_readw(clk->enable_reg);
		regval16 &= ~(1 << clk->enable_bit);
		__raw_writew(regval16, clk->enable_reg);
506 507 508
	}
}

509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537
const struct clkops clkops_generic = {
	.enable		= omap1_clk_enable_generic,
	.disable	= omap1_clk_disable_generic,
};

static int omap1_clk_enable_dsp_domain(struct clk *clk)
{
	int retval;

	retval = omap1_clk_enable(api_ck_p);
	if (!retval) {
		retval = omap1_clk_enable_generic(clk);
		omap1_clk_disable(api_ck_p);
	}

	return retval;
}

static void omap1_clk_disable_dsp_domain(struct clk *clk)
{
	if (omap1_clk_enable(api_ck_p) == 0) {
		omap1_clk_disable_generic(clk);
		omap1_clk_disable(api_ck_p);
	}
}

const struct clkops clkops_dspck = {
	.enable		= omap1_clk_enable_dsp_domain,
	.disable	= omap1_clk_disable_dsp_domain,
538 539
};

540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572
static int omap1_clk_enable_uart_functional(struct clk *clk)
{
	int ret;
	struct uart_clk *uclk;

	ret = omap1_clk_enable_generic(clk);
	if (ret == 0) {
		/* Set smart idle acknowledgement mode */
		uclk = (struct uart_clk *)clk;
		omap_writeb((omap_readb(uclk->sysc_addr) & ~0x10) | 8,
			    uclk->sysc_addr);
	}

	return ret;
}

static void omap1_clk_disable_uart_functional(struct clk *clk)
{
	struct uart_clk *uclk;

	/* Set force idle acknowledgement mode */
	uclk = (struct uart_clk *)clk;
	omap_writeb((omap_readb(uclk->sysc_addr) & ~0x18), uclk->sysc_addr);

	omap1_clk_disable_generic(clk);
}

const struct clkops clkops_uart = {
	.enable		= omap1_clk_enable_uart_functional,
	.disable	= omap1_clk_disable_uart_functional,
};

long omap1_clk_round_rate(struct clk *clk, unsigned long rate)
573 574 575 576
{
	if (clk->flags & RATE_FIXED)
		return clk->rate;

577
	if (clk->round_rate != NULL)
578 579 580 581 582
		return clk->round_rate(clk, rate);

	return clk->rate;
}

583
int omap1_clk_set_rate(struct clk *clk, unsigned long rate)
584 585 586 587 588 589 590 591 592 593 594 595 596 597
{
	int  ret = -EINVAL;

	if (clk->set_rate)
		ret = clk->set_rate(clk, rate);
	return ret;
}

/*-------------------------------------------------------------------------
 * Omap1 clock reset and init functions
 *-------------------------------------------------------------------------*/

#ifdef CONFIG_OMAP_RESET_CLOCKS

598
void __init omap1_clk_disable_unused(struct clk *clk)
599 600 601
{
	__u32 regval32;

602 603
	/* Clocks in the DSP domain need api_ck. Just assume bootloader
	 * has not enabled any DSP clocks */
604
	if (clk->enable_reg == DSP_IDLECT2) {
605 606 607 608
		printk(KERN_INFO "Skipping reset check for DSP domain "
		       "clock \"%s\"\n", clk->name);
		return;
	}
609

610
	/* Is the clock already disabled? */
611 612 613 614
	if (clk->flags & ENABLE_REG_32BIT)
		regval32 = __raw_readl(clk->enable_reg);
	else
		regval32 = __raw_readw(clk->enable_reg);
615

616 617
	if ((regval32 & (1 << clk->enable_bit)) == 0)
		return;
618

619
	printk(KERN_INFO "Disabling unused clock \"%s\"... ", clk->name);
620
	clk->ops->disable(clk);
621
	printk(" done\n");
622 623 624
}

#endif