xhci-ring.c 121.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66
/*
 * xHCI host controller driver
 *
 * Copyright (C) 2008 Intel Corp.
 *
 * Author: Sarah Sharp
 * Some code borrowed from the Linux EHCI driver.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
 * or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
 * for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software Foundation,
 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

/*
 * Ring initialization rules:
 * 1. Each segment is initialized to zero, except for link TRBs.
 * 2. Ring cycle state = 0.  This represents Producer Cycle State (PCS) or
 *    Consumer Cycle State (CCS), depending on ring function.
 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
 *
 * Ring behavior rules:
 * 1. A ring is empty if enqueue == dequeue.  This means there will always be at
 *    least one free TRB in the ring.  This is useful if you want to turn that
 *    into a link TRB and expand the ring.
 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
 *    link TRB, then load the pointer with the address in the link TRB.  If the
 *    link TRB had its toggle bit set, you may need to update the ring cycle
 *    state (see cycle bit rules).  You may have to do this multiple times
 *    until you reach a non-link TRB.
 * 3. A ring is full if enqueue++ (for the definition of increment above)
 *    equals the dequeue pointer.
 *
 * Cycle bit rules:
 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
 *    in a link TRB, it must toggle the ring cycle state.
 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
 *    in a link TRB, it must toggle the ring cycle state.
 *
 * Producer rules:
 * 1. Check if ring is full before you enqueue.
 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
 *    Update enqueue pointer between each write (which may update the ring
 *    cycle state).
 * 3. Notify consumer.  If SW is producer, it rings the doorbell for command
 *    and endpoint rings.  If HC is the producer for the event ring,
 *    and it generates an interrupt according to interrupt modulation rules.
 *
 * Consumer rules:
 * 1. Check if TRB belongs to you.  If the cycle bit == your ring cycle state,
 *    the TRB is owned by the consumer.
 * 2. Update dequeue pointer (which may update the ring cycle state) and
 *    continue processing TRBs until you reach a TRB which is not owned by you.
 * 3. Notify the producer.  SW is the consumer for the event ring, and it
 *   updates event ring dequeue pointer.  HC is the consumer for the command and
 *   endpoint rings; it generates events on the event ring for these.
 */

67
#include <linux/scatterlist.h>
68
#include <linux/slab.h>
69
#include "xhci.h"
70
#include "xhci-trace.h"
71 72 73 74 75

/*
 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
 * address of the TRB.
 */
76
dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
77 78
		union xhci_trb *trb)
{
79
	unsigned long segment_offset;
80

81
	if (!seg || !trb || trb < seg->trbs)
82
		return 0;
83 84 85
	/* offset in TRBs */
	segment_offset = trb - seg->trbs;
	if (segment_offset > TRBS_PER_SEGMENT)
86
		return 0;
87
	return seg->dma + (segment_offset * sizeof(*trb));
88 89 90 91 92
}

/* Does this link TRB point to the first segment in a ring,
 * or was the previous TRB the last TRB on the last segment in the ERST?
 */
93
static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
94 95 96 97 98 99
		struct xhci_segment *seg, union xhci_trb *trb)
{
	if (ring == xhci->event_ring)
		return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
			(seg->next == xhci->event_ring->first_seg);
	else
M
Matt Evans 已提交
100
		return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
101 102 103 104 105 106
}

/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
 * segment?  I.e. would the updated event TRB pointer step off the end of the
 * event seg?
 */
107
static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
108 109 110 111 112
		struct xhci_segment *seg, union xhci_trb *trb)
{
	if (ring == xhci->event_ring)
		return trb == &seg->trbs[TRBS_PER_SEGMENT];
	else
113
		return TRB_TYPE_LINK_LE32(trb->link.control);
114 115
}

116
static int enqueue_is_link_trb(struct xhci_ring *ring)
117 118
{
	struct xhci_link_trb *link = &ring->enqueue->link;
119
	return TRB_TYPE_LINK_LE32(link->control);
120 121
}

122 123 124 125 126 127 128 129 130 131 132 133 134
/* Updates trb to point to the next TRB in the ring, and updates seg if the next
 * TRB is in a new segment.  This does not skip over link TRBs, and it does not
 * effect the ring dequeue or enqueue pointers.
 */
static void next_trb(struct xhci_hcd *xhci,
		struct xhci_ring *ring,
		struct xhci_segment **seg,
		union xhci_trb **trb)
{
	if (last_trb(xhci, ring, *seg, *trb)) {
		*seg = (*seg)->next;
		*trb = ((*seg)->trbs);
	} else {
135
		(*trb)++;
136 137 138
	}
}

139 140 141 142
/*
 * See Cycle bit rules. SW is the consumer for the event ring only.
 * Don't make a ring full of link TRBs.  That would be dumb and this would loop.
 */
A
Andiry Xu 已提交
143
static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
144 145
{
	ring->deq_updates++;
146

147 148 149 150
	/*
	 * If this is not event ring, and the dequeue pointer
	 * is not on a link TRB, there is one more usable TRB
	 */
151 152 153 154
	if (ring->type != TYPE_EVENT &&
			!last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
		ring->num_trbs_free++;

155 156 157 158 159 160 161 162 163 164
	do {
		/*
		 * Update the dequeue pointer further if that was a link TRB or
		 * we're at the end of an event ring segment (which doesn't have
		 * link TRBS)
		 */
		if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
			if (ring->type == TYPE_EVENT &&
					last_trb_on_last_seg(xhci, ring,
						ring->deq_seg, ring->dequeue)) {
165
				ring->cycle_state ^= 1;
166 167 168 169 170
			}
			ring->deq_seg = ring->deq_seg->next;
			ring->dequeue = ring->deq_seg->trbs;
		} else {
			ring->dequeue++;
171
		}
172
	} while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
173 174 175 176 177 178 179 180 181 182 183 184
}

/*
 * See Cycle bit rules. SW is the consumer for the event ring only.
 * Don't make a ring full of link TRBs.  That would be dumb and this would loop.
 *
 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
 * chain bit is set), then set the chain bit in all the following link TRBs.
 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
 * have their chain bit cleared (so that each Link TRB is a separate TD).
 *
 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
185 186 187
 * set, but other sections talk about dealing with the chain bit set.  This was
 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
188 189 190
 *
 * @more_trbs_coming:	Will you enqueue more TRBs before calling
 *			prepare_transfer()?
191
 */
192
static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
A
Andiry Xu 已提交
193
			bool more_trbs_coming)
194 195 196 197
{
	u32 chain;
	union xhci_trb *next;

M
Matt Evans 已提交
198
	chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
199 200 201 202
	/* If this is not event ring, there is one less usable TRB */
	if (ring->type != TYPE_EVENT &&
			!last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
		ring->num_trbs_free--;
203 204 205 206 207 208 209
	next = ++(ring->enqueue);

	ring->enq_updates++;
	/* Update the dequeue pointer further if that was a link TRB or we're at
	 * the end of an event ring segment (which doesn't have link TRBS)
	 */
	while (last_trb(xhci, ring, ring->enq_seg, next)) {
A
Andiry Xu 已提交
210 211 212 213 214 215 216 217 218 219 220
		if (ring->type != TYPE_EVENT) {
			/*
			 * If the caller doesn't plan on enqueueing more
			 * TDs before ringing the doorbell, then we
			 * don't want to give the link TRB to the
			 * hardware just yet.  We'll give the link TRB
			 * back in prepare_ring() just before we enqueue
			 * the TD at the top of the ring.
			 */
			if (!chain && !more_trbs_coming)
				break;
221

A
Andiry Xu 已提交
222 223 224 225 226 227 228
			/* If we're not dealing with 0.95 hardware or
			 * isoc rings on AMD 0.96 host,
			 * carry over the chain bit of the previous TRB
			 * (which may mean the chain bit is cleared).
			 */
			if (!(ring->type == TYPE_ISOC &&
					(xhci->quirks & XHCI_AMD_0x96_HOST))
229
						&& !xhci_link_trb_quirk(xhci)) {
A
Andiry Xu 已提交
230 231 232 233
				next->link.control &=
					cpu_to_le32(~TRB_CHAIN);
				next->link.control |=
					cpu_to_le32(chain);
234
			}
A
Andiry Xu 已提交
235 236 237 238
			/* Give this link TRB to the hardware */
			wmb();
			next->link.control ^= cpu_to_le32(TRB_CYCLE);

239 240 241 242 243 244 245 246 247 248 249 250
			/* Toggle the cycle bit after the last ring segment. */
			if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
				ring->cycle_state = (ring->cycle_state ? 0 : 1);
			}
		}
		ring->enq_seg = ring->enq_seg->next;
		ring->enqueue = ring->enq_seg->trbs;
		next = ring->enqueue;
	}
}

/*
251 252
 * Check to see if there's room to enqueue num_trbs on the ring and make sure
 * enqueue pointer will not advance into dequeue segment. See rules above.
253
 */
254
static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
255 256
		unsigned int num_trbs)
{
257
	int num_trbs_in_deq_seg;
258

259 260 261 262 263 264 265 266 267 268
	if (ring->num_trbs_free < num_trbs)
		return 0;

	if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
		num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
		if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
			return 0;
	}

	return 1;
269 270 271
}

/* Ring the host controller doorbell after placing a command on the ring */
272
void xhci_ring_cmd_db(struct xhci_hcd *xhci)
273
{
E
Elric Fu 已提交
274 275 276
	if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
		return;

277
	xhci_dbg(xhci, "// Ding dong!\n");
278
	writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
279
	/* Flush PCI posted writes */
280
	readl(&xhci->dba->doorbell[0]);
281 282
}

283 284 285 286 287 288 289
static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
{
	u64 temp_64;
	int ret;

	xhci_dbg(xhci, "Abort command ring\n");

290
	temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
291
	xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
292 293
	xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
			&xhci->op_regs->cmd_ring);
294 295 296 297 298 299 300 301

	/* Section 4.6.1.2 of xHCI 1.0 spec says software should
	 * time the completion od all xHCI commands, including
	 * the Command Abort operation. If software doesn't see
	 * CRR negated in a timely manner (e.g. longer than 5
	 * seconds), then it should assume that the there are
	 * larger problems with the xHC and assert HCRST.
	 */
302
	ret = xhci_handshake(xhci, &xhci->op_regs->cmd_ring,
303 304 305 306 307 308 309 310 311 312 313 314 315
			CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
	if (ret < 0) {
		xhci_err(xhci, "Stopped the command ring failed, "
				"maybe the host is dead\n");
		xhci->xhc_state |= XHCI_STATE_DYING;
		xhci_quiesce(xhci);
		xhci_halt(xhci);
		return -ESHUTDOWN;
	}

	return 0;
}

316
void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
317
		unsigned int slot_id,
318 319
		unsigned int ep_index,
		unsigned int stream_id)
320
{
M
Matt Evans 已提交
321
	__le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
322 323
	struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
	unsigned int ep_state = ep->ep_state;
324 325

	/* Don't ring the doorbell for this endpoint if there are pending
326
	 * cancellations because we don't want to interrupt processing.
327 328 329 330
	 * We don't want to restart any stream rings if there's a set dequeue
	 * pointer command pending because the device can choose to start any
	 * stream once the endpoint is on the HW schedule.
	 * FIXME - check all the stream rings for pending cancellations.
331
	 */
332 333 334
	if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
	    (ep_state & EP_HALTED))
		return;
335
	writel(DB_VALUE(ep_index, stream_id), db_addr);
336 337 338
	/* The CPU has better things to do at this point than wait for a
	 * write-posting flush.  It'll get there soon enough.
	 */
339 340
}

341 342 343 344 345 346 347 348 349 350 351 352
/* Ring the doorbell for any rings with pending URBs */
static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
		unsigned int slot_id,
		unsigned int ep_index)
{
	unsigned int stream_id;
	struct xhci_virt_ep *ep;

	ep = &xhci->devs[slot_id]->eps[ep_index];

	/* A ring has pending URBs if its TD list is not empty */
	if (!(ep->ep_state & EP_HAS_STREAMS)) {
353
		if (ep->ring && !(list_empty(&ep->ring->td_list)))
354
			xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
355 356 357 358 359 360 361
		return;
	}

	for (stream_id = 1; stream_id < ep->stream_info->num_streams;
			stream_id++) {
		struct xhci_stream_info *stream_info = ep->stream_info;
		if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
362 363
			xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
						stream_id);
364 365 366
	}
}

367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409
static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
		unsigned int slot_id, unsigned int ep_index,
		unsigned int stream_id)
{
	struct xhci_virt_ep *ep;

	ep = &xhci->devs[slot_id]->eps[ep_index];
	/* Common case: no streams */
	if (!(ep->ep_state & EP_HAS_STREAMS))
		return ep->ring;

	if (stream_id == 0) {
		xhci_warn(xhci,
				"WARN: Slot ID %u, ep index %u has streams, "
				"but URB has no stream ID.\n",
				slot_id, ep_index);
		return NULL;
	}

	if (stream_id < ep->stream_info->num_streams)
		return ep->stream_info->stream_rings[stream_id];

	xhci_warn(xhci,
			"WARN: Slot ID %u, ep index %u has "
			"stream IDs 1 to %u allocated, "
			"but stream ID %u is requested.\n",
			slot_id, ep_index,
			ep->stream_info->num_streams - 1,
			stream_id);
	return NULL;
}

/* Get the right ring for the given URB.
 * If the endpoint supports streams, boundary check the URB's stream ID.
 * If the endpoint doesn't support streams, return the singular endpoint ring.
 */
static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
		struct urb *urb)
{
	return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
		xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
}

410 411 412 413 414 415 416 417 418 419 420 421 422
/*
 * Move the xHC's endpoint ring dequeue pointer past cur_td.
 * Record the new state of the xHC's endpoint ring dequeue segment,
 * dequeue pointer, and new consumer cycle state in state.
 * Update our internal representation of the ring's dequeue pointer.
 *
 * We do this in three jumps:
 *  - First we update our new ring state to be the same as when the xHC stopped.
 *  - Then we traverse the ring to find the segment that contains
 *    the last TRB in the TD.  We toggle the xHC's new cycle state when we pass
 *    any link TRBs with the toggle cycle bit set.
 *  - Finally we move the dequeue state one TRB further, toggling the cycle bit
 *    if we've moved it past a link TRB with the toggle cycle bit set.
M
Matt Evans 已提交
423 424 425 426
 *
 * Some of the uses of xhci_generic_trb are grotty, but if they're done
 * with correct __le32 accesses they should work fine.  Only users of this are
 * in here.
427
 */
428
void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
429
		unsigned int slot_id, unsigned int ep_index,
430 431
		unsigned int stream_id, struct xhci_td *cur_td,
		struct xhci_dequeue_state *state)
432 433
{
	struct xhci_virt_device *dev = xhci->devs[slot_id];
434
	struct xhci_virt_ep *ep = &dev->eps[ep_index];
435
	struct xhci_ring *ep_ring;
436 437
	struct xhci_segment *new_seg;
	union xhci_trb *new_deq;
438
	dma_addr_t addr;
439
	u64 hw_dequeue;
440 441
	bool cycle_found = false;
	bool td_last_trb_found = false;
442

443 444 445 446 447 448 449 450
	ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
			ep_index, stream_id);
	if (!ep_ring) {
		xhci_warn(xhci, "WARN can't find new dequeue state "
				"for invalid stream ID %u.\n",
				stream_id);
		return;
	}
451

452
	/* Dig out the cycle state saved by the xHC during the stop ep cmd */
453 454
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"Finding endpoint context");
455 456 457 458
	/* 4.6.9 the css flag is written to the stream context for streams */
	if (ep->ep_state & EP_HAS_STREAMS) {
		struct xhci_stream_ctx *ctx =
			&ep->stream_info->stream_ctx_array[stream_id];
459
		hw_dequeue = le64_to_cpu(ctx->stream_ring);
460 461 462
	} else {
		struct xhci_ep_ctx *ep_ctx
			= xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
463
		hw_dequeue = le64_to_cpu(ep_ctx->deq);
464
	}
465

466 467 468 469
	new_seg = ep_ring->deq_seg;
	new_deq = ep_ring->dequeue;
	state->new_cycle_state = hw_dequeue & 0x1;

470
	/*
471 472 473 474
	 * We want to find the pointer, segment and cycle state of the new trb
	 * (the one after current TD's last_trb). We know the cycle state at
	 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
	 * found.
475
	 */
476 477 478 479 480 481 482 483 484
	do {
		if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
		    == (dma_addr_t)(hw_dequeue & ~0xf)) {
			cycle_found = true;
			if (td_last_trb_found)
				break;
		}
		if (new_deq == cur_td->last_trb)
			td_last_trb_found = true;
485

486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501
		if (cycle_found &&
		    TRB_TYPE_LINK_LE32(new_deq->generic.field[3]) &&
		    new_deq->generic.field[3] & cpu_to_le32(LINK_TOGGLE))
			state->new_cycle_state ^= 0x1;

		next_trb(xhci, ep_ring, &new_seg, &new_deq);

		/* Search wrapped around, bail out */
		if (new_deq == ep->ring->dequeue) {
			xhci_err(xhci, "Error: Failed finding new dequeue state\n");
			state->new_deq_seg = NULL;
			state->new_deq_ptr = NULL;
			return;
		}

	} while (!cycle_found || !td_last_trb_found);
502

503 504
	state->new_deq_seg = new_seg;
	state->new_deq_ptr = new_deq;
505

506
	/* Don't update the ring cycle state for the producer (us). */
507 508
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"Cycle state = 0x%x", state->new_cycle_state);
509

510 511
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"New dequeue segment = %p (virtual)",
512 513
			state->new_deq_seg);
	addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
514 515
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"New dequeue pointer = 0x%llx (DMA)",
516
			(unsigned long long) addr);
517 518
}

519 520 521 522
/* flip_cycle means flip the cycle bit of all but the first and last TRB.
 * (The last TRB actually points to the ring enqueue pointer, which is not part
 * of this TD.)  This is used to remove partially enqueued isoc TDs from a ring.
 */
523
static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
524
		struct xhci_td *cur_td, bool flip_cycle)
525 526 527 528 529 530 531
{
	struct xhci_segment *cur_seg;
	union xhci_trb *cur_trb;

	for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
			true;
			next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
532
		if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
533 534 535
			/* Unchain any chained Link TRBs, but
			 * leave the pointers intact.
			 */
M
Matt Evans 已提交
536
			cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
537 538 539 540 541 542
			/* Flip the cycle bit (link TRBs can't be the first
			 * or last TRB).
			 */
			if (flip_cycle)
				cur_trb->generic.field[3] ^=
					cpu_to_le32(TRB_CYCLE);
543 544 545 546 547
			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
					"Cancel (unchain) link TRB");
			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
					"Address = %p (0x%llx dma); "
					"in seg %p (0x%llx dma)",
548
					cur_trb,
549
					(unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
550 551
					cur_seg,
					(unsigned long long)cur_seg->dma);
552 553 554 555 556
		} else {
			cur_trb->generic.field[0] = 0;
			cur_trb->generic.field[1] = 0;
			cur_trb->generic.field[2] = 0;
			/* Preserve only the cycle bit of this TRB */
M
Matt Evans 已提交
557
			cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
558 559 560 561 562
			/* Flip the cycle bit except on the first or last TRB */
			if (flip_cycle && cur_trb != cur_td->first_trb &&
					cur_trb != cur_td->last_trb)
				cur_trb->generic.field[3] ^=
					cpu_to_le32(TRB_CYCLE);
M
Matt Evans 已提交
563 564
			cur_trb->generic.field[3] |= cpu_to_le32(
				TRB_TYPE(TRB_TR_NOOP));
565 566
			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
					"TRB to noop at offset 0x%llx",
567 568
					(unsigned long long)
					xhci_trb_virt_to_dma(cur_seg, cur_trb));
569 570 571 572 573 574
		}
		if (cur_trb == cur_td->last_trb)
			break;
	}
}

575
static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
576 577 578 579 580 581 582 583 584 585 586 587 588
		struct xhci_virt_ep *ep)
{
	ep->ep_state &= ~EP_HALT_PENDING;
	/* Can't del_timer_sync in interrupt, so we attempt to cancel.  If the
	 * timer is running on another CPU, we don't decrement stop_cmds_pending
	 * (since we didn't successfully stop the watchdog timer).
	 */
	if (del_timer(&ep->stop_cmd_timer))
		ep->stop_cmds_pending--;
}

/* Must be called with xhci->lock held in interrupt context */
static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
589
		struct xhci_td *cur_td, int status)
590
{
591
	struct usb_hcd *hcd;
592 593
	struct urb	*urb;
	struct urb_priv	*urb_priv;
594

595 596 597
	urb = cur_td->urb;
	urb_priv = urb->hcpriv;
	urb_priv->td_cnt++;
598
	hcd = bus_to_hcd(urb->dev->bus);
599

600 601
	/* Only giveback urb when this is the last td in urb */
	if (urb_priv->td_cnt == urb_priv->length) {
A
Andiry Xu 已提交
602 603 604 605 606 607 608
		if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
			xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
			if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs	== 0) {
				if (xhci->quirks & XHCI_AMD_PLL_FIX)
					usb_amd_quirk_pll_enable();
			}
		}
609 610 611 612 613 614 615
		usb_hcd_unlink_urb_from_ep(hcd, urb);

		spin_unlock(&xhci->lock);
		usb_hcd_giveback_urb(hcd, urb, status);
		xhci_urb_free_priv(xhci, urb_priv);
		spin_lock(&xhci->lock);
	}
616 617
}

618 619 620 621 622 623 624 625 626 627
/*
 * When we get a command completion for a Stop Endpoint Command, we need to
 * unlink any cancelled TDs from the ring.  There are two ways to do that:
 *
 *  1. If the HW was in the middle of processing the TD that needs to be
 *     cancelled, then we must move the ring's dequeue pointer past the last TRB
 *     in the TD with a Set Dequeue Pointer Command.
 *  2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
 *     bit cleared) so that the HW will skip over them.
 */
628
static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
629
		union xhci_trb *trb, struct xhci_event_cmd *event)
630 631 632
{
	unsigned int ep_index;
	struct xhci_ring *ep_ring;
633
	struct xhci_virt_ep *ep;
634
	struct list_head *entry;
635
	struct xhci_td *cur_td = NULL;
636 637
	struct xhci_td *last_unlinked_td;

638
	struct xhci_dequeue_state deq_state;
639

640
	if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
641
		if (!xhci->devs[slot_id])
642 643 644 645 646 647
			xhci_warn(xhci, "Stop endpoint command "
				"completion for disabled slot %u\n",
				slot_id);
		return;
	}

648
	memset(&deq_state, 0, sizeof(deq_state));
M
Matt Evans 已提交
649
	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
650
	ep = &xhci->devs[slot_id]->eps[ep_index];
651

652
	if (list_empty(&ep->cancelled_td_list)) {
653
		xhci_stop_watchdog_timer_in_irq(xhci, ep);
654
		ep->stopped_td = NULL;
655
		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
656
		return;
657
	}
658 659 660 661 662 663

	/* Fix up the ep ring first, so HW stops executing cancelled TDs.
	 * We have the xHCI lock, so nothing can modify this list until we drop
	 * it.  We're also in the event handler, so we can't get re-interrupted
	 * if another Stop Endpoint command completes
	 */
664
	list_for_each(entry, &ep->cancelled_td_list) {
665
		cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
666 667
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
				"Removing canceled TD starting at 0x%llx (dma).",
668 669
				(unsigned long long)xhci_trb_virt_to_dma(
					cur_td->start_seg, cur_td->first_trb));
670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688
		ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
		if (!ep_ring) {
			/* This shouldn't happen unless a driver is mucking
			 * with the stream ID after submission.  This will
			 * leave the TD on the hardware ring, and the hardware
			 * will try to execute it, and may access a buffer
			 * that has already been freed.  In the best case, the
			 * hardware will execute it, and the event handler will
			 * ignore the completion event for that TD, since it was
			 * removed from the td_list for that endpoint.  In
			 * short, don't muck with the stream ID after
			 * submission.
			 */
			xhci_warn(xhci, "WARN Cancelled URB %p "
					"has invalid stream ID %u.\n",
					cur_td->urb,
					cur_td->urb->stream_id);
			goto remove_finished_td;
		}
689 690 691 692
		/*
		 * If we stopped on the TD we need to cancel, then we have to
		 * move the xHC endpoint ring dequeue pointer past this TD.
		 */
693
		if (cur_td == ep->stopped_td)
694 695 696
			xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
					cur_td->urb->stream_id,
					cur_td, &deq_state);
697
		else
698
			td_to_noop(xhci, ep_ring, cur_td, false);
699
remove_finished_td:
700 701 702 703 704
		/*
		 * The event handler won't see a completion for this TD anymore,
		 * so remove it from the endpoint ring's TD list.  Keep it in
		 * the cancelled TD list for URB completion later.
		 */
705
		list_del_init(&cur_td->td_list);
706 707
	}
	last_unlinked_td = cur_td;
708
	xhci_stop_watchdog_timer_in_irq(xhci, ep);
709 710 711

	/* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
	if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
712 713
		xhci_queue_new_dequeue_state(xhci, slot_id, ep_index,
				ep->stopped_td->urb->stream_id, &deq_state);
714
		xhci_ring_cmd_db(xhci);
715
	} else {
716 717
		/* Otherwise ring the doorbell(s) to restart queued transfers */
		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
718
	}
719

720 721
	/* Clear stopped_td if endpoint is not halted */
	if (!(ep->ep_state & EP_HALTED))
722
		ep->stopped_td = NULL;
723 724 725 726 727 728 729 730

	/*
	 * Drop the lock and complete the URBs in the cancelled TD list.
	 * New TDs to be cancelled might be added to the end of the list before
	 * we can complete all the URBs for the TDs we already unlinked.
	 * So stop when we've completed the URB for the last TD we unlinked.
	 */
	do {
731
		cur_td = list_entry(ep->cancelled_td_list.next,
732
				struct xhci_td, cancelled_td_list);
733
		list_del_init(&cur_td->cancelled_td_list);
734 735 736 737 738

		/* Clean up the cancelled URB */
		/* Doesn't matter what we pass for status, since the core will
		 * just overwrite it (because the URB has been unlinked).
		 */
739
		xhci_giveback_urb_in_irq(xhci, cur_td, 0);
740

741 742 743 744 745
		/* Stop processing the cancelled list if the watchdog timer is
		 * running.
		 */
		if (xhci->xhc_state & XHCI_STATE_DYING)
			return;
746 747 748 749 750
	} while (cur_td != last_unlinked_td);

	/* Return to the event handler with xhci->lock re-acquired */
}

751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772
static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
{
	struct xhci_td *cur_td;

	while (!list_empty(&ring->td_list)) {
		cur_td = list_first_entry(&ring->td_list,
				struct xhci_td, td_list);
		list_del_init(&cur_td->td_list);
		if (!list_empty(&cur_td->cancelled_td_list))
			list_del_init(&cur_td->cancelled_td_list);
		xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
	}
}

static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
		int slot_id, int ep_index)
{
	struct xhci_td *cur_td;
	struct xhci_virt_ep *ep;
	struct xhci_ring *ring;

	ep = &xhci->devs[slot_id]->eps[ep_index];
773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793
	if ((ep->ep_state & EP_HAS_STREAMS) ||
			(ep->ep_state & EP_GETTING_NO_STREAMS)) {
		int stream_id;

		for (stream_id = 0; stream_id < ep->stream_info->num_streams;
				stream_id++) {
			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
					"Killing URBs for slot ID %u, ep index %u, stream %u",
					slot_id, ep_index, stream_id + 1);
			xhci_kill_ring_urbs(xhci,
					ep->stream_info->stream_rings[stream_id]);
		}
	} else {
		ring = ep->ring;
		if (!ring)
			return;
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
				"Killing URBs for slot ID %u, ep index %u",
				slot_id, ep_index);
		xhci_kill_ring_urbs(xhci, ring);
	}
794 795 796 797 798 799 800 801
	while (!list_empty(&ep->cancelled_td_list)) {
		cur_td = list_first_entry(&ep->cancelled_td_list,
				struct xhci_td, cancelled_td_list);
		list_del_init(&cur_td->cancelled_td_list);
		xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
	}
}

802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825
/* Watchdog timer function for when a stop endpoint command fails to complete.
 * In this case, we assume the host controller is broken or dying or dead.  The
 * host may still be completing some other events, so we have to be careful to
 * let the event ring handler and the URB dequeueing/enqueueing functions know
 * through xhci->state.
 *
 * The timer may also fire if the host takes a very long time to respond to the
 * command, and the stop endpoint command completion handler cannot delete the
 * timer before the timer function is called.  Another endpoint cancellation may
 * sneak in before the timer function can grab the lock, and that may queue
 * another stop endpoint command and add the timer back.  So we cannot use a
 * simple flag to say whether there is a pending stop endpoint command for a
 * particular endpoint.
 *
 * Instead we use a combination of that flag and a counter for the number of
 * pending stop endpoint commands.  If the timer is the tail end of the last
 * stop endpoint command, and the endpoint's command is still pending, we assume
 * the host is dying.
 */
void xhci_stop_endpoint_command_watchdog(unsigned long arg)
{
	struct xhci_hcd *xhci;
	struct xhci_virt_ep *ep;
	int ret, i, j;
826
	unsigned long flags;
827 828 829 830

	ep = (struct xhci_virt_ep *) arg;
	xhci = ep->xhci;

831
	spin_lock_irqsave(&xhci->lock, flags);
832 833 834

	ep->stop_cmds_pending--;
	if (xhci->xhc_state & XHCI_STATE_DYING) {
835 836 837
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
				"Stop EP timer ran, but another timer marked "
				"xHCI as DYING, exiting.");
838
		spin_unlock_irqrestore(&xhci->lock, flags);
839 840 841
		return;
	}
	if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
842 843 844
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
				"Stop EP timer ran, but no command pending, "
				"exiting.");
845
		spin_unlock_irqrestore(&xhci->lock, flags);
846 847 848 849 850 851 852 853 854 855 856
		return;
	}

	xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
	xhci_warn(xhci, "Assuming host is dying, halting host.\n");
	/* Oops, HC is dead or dying or at least not responding to the stop
	 * endpoint command.
	 */
	xhci->xhc_state |= XHCI_STATE_DYING;
	/* Disable interrupts from the host controller and start halting it */
	xhci_quiesce(xhci);
857
	spin_unlock_irqrestore(&xhci->lock, flags);
858 859 860

	ret = xhci_halt(xhci);

861
	spin_lock_irqsave(&xhci->lock, flags);
862 863 864
	if (ret < 0) {
		/* This is bad; the host is not responding to commands and it's
		 * not allowing itself to be halted.  At least interrupts are
865
		 * disabled. If we call usb_hc_died(), it will attempt to
866 867 868 869 870 871 872 873 874 875 876 877 878 879 880
		 * disconnect all device drivers under this host.  Those
		 * disconnect() methods will wait for all URBs to be unlinked,
		 * so we must complete them.
		 */
		xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
		xhci_warn(xhci, "Completing active URBs anyway.\n");
		/* We could turn all TDs on the rings to no-ops.  This won't
		 * help if the host has cached part of the ring, and is slow if
		 * we want to preserve the cycle bit.  Skip it and hope the host
		 * doesn't touch the memory.
		 */
	}
	for (i = 0; i < MAX_HC_SLOTS; i++) {
		if (!xhci->devs[i])
			continue;
881 882
		for (j = 0; j < 31; j++)
			xhci_kill_endpoint_urbs(xhci, i, j);
883
	}
884
	spin_unlock_irqrestore(&xhci->lock, flags);
885 886
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"Calling usb_hc_died()");
887
	usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
888 889
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"xHCI host controller is dead.");
890 891
}

892 893 894 895 896 897 898 899 900 901 902 903 904

static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
		struct xhci_virt_device *dev,
		struct xhci_ring *ep_ring,
		unsigned int ep_index)
{
	union xhci_trb *dequeue_temp;
	int num_trbs_free_temp;
	bool revert = false;

	num_trbs_free_temp = ep_ring->num_trbs_free;
	dequeue_temp = ep_ring->dequeue;

905 906 907 908 909 910 911 912 913 914 915
	/* If we get two back-to-back stalls, and the first stalled transfer
	 * ends just before a link TRB, the dequeue pointer will be left on
	 * the link TRB by the code in the while loop.  So we have to update
	 * the dequeue pointer one segment further, or we'll jump off
	 * the segment into la-la-land.
	 */
	if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
		ep_ring->deq_seg = ep_ring->deq_seg->next;
		ep_ring->dequeue = ep_ring->deq_seg->trbs;
	}

916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939
	while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
		/* We have more usable TRBs */
		ep_ring->num_trbs_free++;
		ep_ring->dequeue++;
		if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
				ep_ring->dequeue)) {
			if (ep_ring->dequeue ==
					dev->eps[ep_index].queued_deq_ptr)
				break;
			ep_ring->deq_seg = ep_ring->deq_seg->next;
			ep_ring->dequeue = ep_ring->deq_seg->trbs;
		}
		if (ep_ring->dequeue == dequeue_temp) {
			revert = true;
			break;
		}
	}

	if (revert) {
		xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
		ep_ring->num_trbs_free = num_trbs_free_temp;
	}
}

940 941 942 943 944 945 946
/*
 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
 * we need to clear the set deq pending flag in the endpoint ring state, so that
 * the TD queueing code can ring the doorbell again.  We also need to ring the
 * endpoint doorbell to restart the ring, but only if there aren't more
 * cancellations pending.
 */
947
static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
948
		union xhci_trb *trb, u32 cmd_comp_code)
949 950
{
	unsigned int ep_index;
951
	unsigned int stream_id;
952 953
	struct xhci_ring *ep_ring;
	struct xhci_virt_device *dev;
954
	struct xhci_virt_ep *ep;
955 956
	struct xhci_ep_ctx *ep_ctx;
	struct xhci_slot_ctx *slot_ctx;
957

M
Matt Evans 已提交
958 959
	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
	stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
960
	dev = xhci->devs[slot_id];
961
	ep = &dev->eps[ep_index];
962 963 964

	ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
	if (!ep_ring) {
O
Oliver Neukum 已提交
965
		xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
966 967
				stream_id);
		/* XXX: Harmless??? */
968
		goto cleanup;
969 970
	}

971 972
	ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
	slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
973

974
	if (cmd_comp_code != COMP_SUCCESS) {
975 976 977
		unsigned int ep_state;
		unsigned int slot_state;

978
		switch (cmd_comp_code) {
979
		case COMP_TRB_ERR:
O
Oliver Neukum 已提交
980
			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
981 982
			break;
		case COMP_CTX_STATE:
O
Oliver Neukum 已提交
983
			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
M
Matt Evans 已提交
984
			ep_state = le32_to_cpu(ep_ctx->ep_info);
985
			ep_state &= EP_STATE_MASK;
M
Matt Evans 已提交
986
			slot_state = le32_to_cpu(slot_ctx->dev_state);
987
			slot_state = GET_SLOT_STATE(slot_state);
988 989
			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
					"Slot state = %u, EP state = %u",
990 991 992
					slot_state, ep_state);
			break;
		case COMP_EBADSLT:
O
Oliver Neukum 已提交
993 994
			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
					slot_id);
995 996
			break;
		default:
O
Oliver Neukum 已提交
997 998
			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
					cmd_comp_code);
999 1000 1001 1002 1003 1004 1005 1006 1007
			break;
		}
		/* OK what do we do now?  The endpoint state is hosed, and we
		 * should never get to this point if the synchronization between
		 * queueing, and endpoint state are correct.  This might happen
		 * if the device gets disconnected after we've finished
		 * cancelling URBs, which might not be an error...
		 */
	} else {
1008 1009 1010 1011 1012 1013 1014 1015 1016
		u64 deq;
		/* 4.6.10 deq ptr is written to the stream ctx for streams */
		if (ep->ep_state & EP_HAS_STREAMS) {
			struct xhci_stream_ctx *ctx =
				&ep->stream_info->stream_ctx_array[stream_id];
			deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
		} else {
			deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
		}
1017
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1018 1019 1020
			"Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
		if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
					 ep->queued_deq_ptr) == deq) {
1021 1022 1023
			/* Update the ring's dequeue segment and dequeue pointer
			 * to reflect the new position.
			 */
1024 1025
			update_ring_for_set_deq_completion(xhci, dev,
				ep_ring, ep_index);
1026
		} else {
O
Oliver Neukum 已提交
1027
			xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
1028
			xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1029
				  ep->queued_deq_seg, ep->queued_deq_ptr);
1030
		}
1031 1032
	}

1033
cleanup:
1034
	dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1035 1036
	dev->eps[ep_index].queued_deq_seg = NULL;
	dev->eps[ep_index].queued_deq_ptr = NULL;
1037 1038
	/* Restart any rings with pending URBs */
	ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1039 1040
}

1041
static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
1042
		union xhci_trb *trb, u32 cmd_comp_code)
1043 1044 1045
{
	unsigned int ep_index;

M
Matt Evans 已提交
1046
	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1047 1048 1049
	/* This command will only fail if the endpoint wasn't halted,
	 * but we don't care.
	 */
1050
	xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
1051
		"Ignoring reset ep completion code of %u", cmd_comp_code);
1052

1053 1054 1055 1056 1057
	/* HW with the reset endpoint quirk needs to have a configure endpoint
	 * command complete before the endpoint can be used.  Queue that here
	 * because the HW can't handle two commands being queued in a row.
	 */
	if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
1058 1059
		struct xhci_command *command;
		command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
1060 1061 1062 1063
		if (!command) {
			xhci_warn(xhci, "WARN Cannot submit cfg ep: ENOMEM\n");
			return;
		}
1064 1065
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Queueing configure endpoint command");
1066
		xhci_queue_configure_endpoint(xhci, command,
1067 1068
				xhci->devs[slot_id]->in_ctx->dma, slot_id,
				false);
1069 1070
		xhci_ring_cmd_db(xhci);
	} else {
1071
		/* Clear our internal halted state and restart the ring(s) */
1072
		xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
1073
		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1074
	}
1075
}
1076

1077 1078 1079 1080 1081 1082 1083 1084 1085
static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
		u32 cmd_comp_code)
{
	if (cmd_comp_code == COMP_SUCCESS)
		xhci->slot_id = slot_id;
	else
		xhci->slot_id = 0;
}

1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
{
	struct xhci_virt_device *virt_dev;

	virt_dev = xhci->devs[slot_id];
	if (!virt_dev)
		return;
	if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
		/* Delete default control endpoint resources */
		xhci_free_device_endpoint_resources(xhci, virt_dev, true);
	xhci_free_virt_device(xhci, slot_id);
}

1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115
static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
		struct xhci_event_cmd *event, u32 cmd_comp_code)
{
	struct xhci_virt_device *virt_dev;
	struct xhci_input_control_ctx *ctrl_ctx;
	unsigned int ep_index;
	unsigned int ep_state;
	u32 add_flags, drop_flags;

	/*
	 * Configure endpoint commands can come from the USB core
	 * configuration or alt setting changes, or because the HW
	 * needed an extra configure endpoint command after a reset
	 * endpoint command or streams were being configured.
	 * If the command was for a halted endpoint, the xHCI driver
	 * is not waiting on the configure endpoint command.
	 */
1116
	virt_dev = xhci->devs[slot_id];
1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
	ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
	if (!ctrl_ctx) {
		xhci_warn(xhci, "Could not get input context, bad type.\n");
		return;
	}

	add_flags = le32_to_cpu(ctrl_ctx->add_flags);
	drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
	/* Input ctx add_flags are the endpoint index plus one */
	ep_index = xhci_last_valid_endpoint(add_flags) - 1;

	/* A usb_set_interface() call directly after clearing a halted
	 * condition may race on this quirky hardware.  Not worth
	 * worrying about, since this is prototype hardware.  Not sure
	 * if this will work for streams, but streams support was
	 * untested on this prototype.
	 */
	if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
			ep_index != (unsigned int) -1 &&
			add_flags - SLOT_FLAG == drop_flags) {
		ep_state = virt_dev->eps[ep_index].ep_state;
		if (!(ep_state & EP_HALTED))
1139
			return;
1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Completed config ep cmd - "
				"last ep index = %d, state = %d",
				ep_index, ep_state);
		/* Clear internal halted state and restart ring(s) */
		virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
		return;
	}
	return;
}

1152 1153 1154 1155
static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
		struct xhci_event_cmd *event)
{
	xhci_dbg(xhci, "Completed reset device command.\n");
1156
	if (!xhci->devs[slot_id])
1157 1158 1159 1160
		xhci_warn(xhci, "Reset device command completion "
				"for disabled slot %u\n", slot_id);
}

1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
		struct xhci_event_cmd *event)
{
	if (!(xhci->quirks & XHCI_NEC_HOST)) {
		xhci->error_bitmask |= 1 << 6;
		return;
	}
	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
			"NEC firmware version %2x.%02x",
			NEC_FW_MAJOR(le32_to_cpu(event->status)),
			NEC_FW_MINOR(le32_to_cpu(event->status)));
}

1174
static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
M
Mathias Nyman 已提交
1175 1176
{
	list_del(&cmd->cmd_list);
1177 1178 1179 1180 1181

	if (cmd->completion) {
		cmd->status = status;
		complete(cmd->completion);
	} else {
M
Mathias Nyman 已提交
1182
		kfree(cmd);
1183
	}
M
Mathias Nyman 已提交
1184 1185 1186 1187 1188 1189
}

void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
{
	struct xhci_command *cur_cmd, *tmp_cmd;
	list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
1190
		xhci_complete_del_and_free_cmd(cur_cmd, COMP_CMD_ABORT);
M
Mathias Nyman 已提交
1191 1192
}

1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
/*
 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
 * If there are other commands waiting then restart the ring and kick the timer.
 * This must be called with command ring stopped and xhci->lock held.
 */
static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
					 struct xhci_command *cur_cmd)
{
	struct xhci_command *i_cmd, *tmp_cmd;
	u32 cycle_state;

	/* Turn all aborted commands in list to no-ops, then restart */
	list_for_each_entry_safe(i_cmd, tmp_cmd, &xhci->cmd_list,
				 cmd_list) {

		if (i_cmd->status != COMP_CMD_ABORT)
			continue;

		i_cmd->status = COMP_CMD_STOP;

		xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
			 i_cmd->command_trb);
		/* get cycle state from the original cmd trb */
		cycle_state = le32_to_cpu(
			i_cmd->command_trb->generic.field[3]) &	TRB_CYCLE;
		/* modify the command trb to no-op command */
		i_cmd->command_trb->generic.field[0] = 0;
		i_cmd->command_trb->generic.field[1] = 0;
		i_cmd->command_trb->generic.field[2] = 0;
		i_cmd->command_trb->generic.field[3] = cpu_to_le32(
			TRB_TYPE(TRB_CMD_NOOP) | cycle_state);

		/*
		 * caller waiting for completion is called when command
		 *  completion event is received for these no-op commands
		 */
	}

	xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;

	/* ring command ring doorbell to restart the command ring */
	if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
	    !(xhci->xhc_state & XHCI_STATE_DYING)) {
		xhci->current_cmd = cur_cmd;
		mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
		xhci_ring_cmd_db(xhci);
	}
	return;
}


void xhci_handle_command_timeout(unsigned long data)
{
	struct xhci_hcd *xhci;
	int ret;
	unsigned long flags;
	u64 hw_ring_state;
	struct xhci_command *cur_cmd = NULL;
	xhci = (struct xhci_hcd *) data;

	/* mark this command to be cancelled */
	spin_lock_irqsave(&xhci->lock, flags);
	if (xhci->current_cmd) {
		cur_cmd = xhci->current_cmd;
		cur_cmd->status = COMP_CMD_ABORT;
	}


	/* Make sure command ring is running before aborting it */
	hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
	if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
	    (hw_ring_state & CMD_RING_RUNNING))  {

		spin_unlock_irqrestore(&xhci->lock, flags);
		xhci_dbg(xhci, "Command timeout\n");
		ret = xhci_abort_cmd_ring(xhci);
		if (unlikely(ret == -ESHUTDOWN)) {
			xhci_err(xhci, "Abort command ring failed\n");
			xhci_cleanup_command_queue(xhci);
			usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
			xhci_dbg(xhci, "xHCI host controller is dead.\n");
		}
		return;
	}
	/* command timeout on stopped ring, ring can't be aborted */
	xhci_dbg(xhci, "Command timeout on stopped ring\n");
	xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
	spin_unlock_irqrestore(&xhci->lock, flags);
	return;
}

1284 1285 1286
static void handle_cmd_completion(struct xhci_hcd *xhci,
		struct xhci_event_cmd *event)
{
M
Matt Evans 已提交
1287
	int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1288 1289
	u64 cmd_dma;
	dma_addr_t cmd_dequeue_dma;
1290
	u32 cmd_comp_code;
1291
	union xhci_trb *cmd_trb;
M
Mathias Nyman 已提交
1292
	struct xhci_command *cmd;
1293
	u32 cmd_type;
1294

M
Matt Evans 已提交
1295
	cmd_dma = le64_to_cpu(event->cmd_trb);
1296
	cmd_trb = xhci->cmd_ring->dequeue;
1297
	cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1298
			cmd_trb);
1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
	/* Is the command ring deq ptr out of sync with the deq seg ptr? */
	if (cmd_dequeue_dma == 0) {
		xhci->error_bitmask |= 1 << 4;
		return;
	}
	/* Does the DMA address match our internal dequeue pointer address? */
	if (cmd_dma != (u64) cmd_dequeue_dma) {
		xhci->error_bitmask |= 1 << 5;
		return;
	}
1309

M
Mathias Nyman 已提交
1310 1311 1312 1313 1314 1315 1316
	cmd = list_entry(xhci->cmd_list.next, struct xhci_command, cmd_list);

	if (cmd->command_trb != xhci->cmd_ring->dequeue) {
		xhci_err(xhci,
			 "Command completion event does not match command\n");
		return;
	}
1317 1318 1319

	del_timer(&xhci->cmd_timer);

1320
	trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event);
1321

1322
	cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338

	/* If CMD ring stopped we own the trbs between enqueue and dequeue */
	if (cmd_comp_code == COMP_CMD_STOP) {
		xhci_handle_stopped_cmd_ring(xhci, cmd);
		return;
	}
	/*
	 * Host aborted the command ring, check if the current command was
	 * supposed to be aborted, otherwise continue normally.
	 * The command ring is stopped now, but the xHC will issue a Command
	 * Ring Stopped event which will cause us to restart it.
	 */
	if (cmd_comp_code == COMP_CMD_ABORT) {
		xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
		if (cmd->status == COMP_CMD_ABORT)
			goto event_handled;
1339 1340
	}

1341 1342 1343
	cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
	switch (cmd_type) {
	case TRB_ENABLE_SLOT:
1344
		xhci_handle_cmd_enable_slot(xhci, slot_id, cmd_comp_code);
1345
		break;
1346
	case TRB_DISABLE_SLOT:
1347
		xhci_handle_cmd_disable_slot(xhci, slot_id);
1348
		break;
1349
	case TRB_CONFIG_EP:
1350 1351 1352
		if (!cmd->completion)
			xhci_handle_cmd_config_ep(xhci, slot_id, event,
						  cmd_comp_code);
1353
		break;
1354
	case TRB_EVAL_CONTEXT:
1355
		break;
1356
	case TRB_ADDR_DEV:
1357
		break;
1358
	case TRB_STOP_RING:
1359 1360 1361
		WARN_ON(slot_id != TRB_TO_SLOT_ID(
				le32_to_cpu(cmd_trb->generic.field[3])));
		xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
1362
		break;
1363
	case TRB_SET_DEQ:
1364 1365
		WARN_ON(slot_id != TRB_TO_SLOT_ID(
				le32_to_cpu(cmd_trb->generic.field[3])));
1366
		xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
1367
		break;
1368
	case TRB_CMD_NOOP:
1369 1370 1371
		/* Is this an aborted command turned to NO-OP? */
		if (cmd->status == COMP_CMD_STOP)
			cmd_comp_code = COMP_CMD_STOP;
1372
		break;
1373
	case TRB_RESET_EP:
1374 1375
		WARN_ON(slot_id != TRB_TO_SLOT_ID(
				le32_to_cpu(cmd_trb->generic.field[3])));
1376
		xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
1377
		break;
1378
	case TRB_RESET_DEV:
1379 1380 1381 1382 1383
		/* SLOT_ID field in reset device cmd completion event TRB is 0.
		 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
		 */
		slot_id = TRB_TO_SLOT_ID(
				le32_to_cpu(cmd_trb->generic.field[3]));
1384
		xhci_handle_cmd_reset_dev(xhci, slot_id, event);
1385
		break;
1386
	case TRB_NEC_GET_FW:
1387
		xhci_handle_cmd_nec_get_fw(xhci, event);
1388
		break;
1389 1390 1391 1392 1393
	default:
		/* Skip over unknown commands on the event ring */
		xhci->error_bitmask |= 1 << 6;
		break;
	}
M
Mathias Nyman 已提交
1394

1395 1396 1397 1398 1399 1400 1401 1402
	/* restart timer if this wasn't the last command */
	if (cmd->cmd_list.next != &xhci->cmd_list) {
		xhci->current_cmd = list_entry(cmd->cmd_list.next,
					       struct xhci_command, cmd_list);
		mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
	}

event_handled:
1403
	xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
M
Mathias Nyman 已提交
1404

A
Andiry Xu 已提交
1405
	inc_deq(xhci, xhci->cmd_ring);
1406 1407
}

1408 1409 1410 1411 1412
static void handle_vendor_event(struct xhci_hcd *xhci,
		union xhci_trb *event)
{
	u32 trb_type;

M
Matt Evans 已提交
1413
	trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
1414 1415 1416 1417 1418
	xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
	if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
		handle_cmd_completion(xhci, &event->event_cmd);
}

1419 1420 1421 1422 1423
/* @port_id: the one-based port ID from the hardware (indexed from array of all
 * port registers -- USB 3.0 and USB 2.0).
 *
 * Returns a zero-based port number, which is suitable for indexing into each of
 * the split roothubs' port arrays and bus state arrays.
1424
 * Add one to it in order to call xhci_find_slot_id_by_port.
1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442
 */
static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
		struct xhci_hcd *xhci, u32 port_id)
{
	unsigned int i;
	unsigned int num_similar_speed_ports = 0;

	/* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
	 * and usb2_ports are 0-based indexes.  Count the number of similar
	 * speed ports, up to 1 port before this port.
	 */
	for (i = 0; i < (port_id - 1); i++) {
		u8 port_speed = xhci->port_array[i];

		/*
		 * Skip ports that don't have known speeds, or have duplicate
		 * Extended Capabilities port speed entries.
		 */
1443
		if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456
			continue;

		/*
		 * USB 3.0 ports are always under a USB 3.0 hub.  USB 2.0 and
		 * 1.1 ports are under the USB 2.0 hub.  If the port speed
		 * matches the device speed, it's a similar speed port.
		 */
		if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
			num_similar_speed_ports++;
	}
	return num_similar_speed_ports;
}

1457 1458 1459 1460
static void handle_device_notification(struct xhci_hcd *xhci,
		union xhci_trb *event)
{
	u32 slot_id;
1461
	struct usb_device *udev;
1462

1463
	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
1464
	if (!xhci->devs[slot_id]) {
1465 1466
		xhci_warn(xhci, "Device Notification event for "
				"unused slot %u\n", slot_id);
1467 1468 1469 1470 1471 1472 1473 1474
		return;
	}

	xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
			slot_id);
	udev = xhci->devs[slot_id]->udev;
	if (udev && udev->parent)
		usb_wakeup_notification(udev->parent, udev->portnum);
1475 1476
}

S
Sarah Sharp 已提交
1477 1478 1479
static void handle_port_status(struct xhci_hcd *xhci,
		union xhci_trb *event)
{
1480
	struct usb_hcd *hcd;
S
Sarah Sharp 已提交
1481
	u32 port_id;
1482
	u32 temp, temp1;
1483
	int max_ports;
1484
	int slot_id;
1485
	unsigned int faked_port_index;
1486
	u8 major_revision;
1487
	struct xhci_bus_state *bus_state;
M
Matt Evans 已提交
1488
	__le32 __iomem **port_array;
1489
	bool bogus_port_status = false;
S
Sarah Sharp 已提交
1490 1491

	/* Port status change events always have a successful completion code */
M
Matt Evans 已提交
1492
	if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
S
Sarah Sharp 已提交
1493 1494 1495
		xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
		xhci->error_bitmask |= 1 << 8;
	}
M
Matt Evans 已提交
1496
	port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
S
Sarah Sharp 已提交
1497 1498
	xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);

1499 1500
	max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
	if ((port_id <= 0) || (port_id > max_ports)) {
1501
		xhci_warn(xhci, "Invalid port id %d\n", port_id);
P
Peter Chen 已提交
1502 1503
		inc_deq(xhci, xhci->event_ring);
		return;
1504 1505
	}

1506 1507 1508 1509
	/* Figure out which usb_hcd this port is attached to:
	 * is it a USB 3.0 port or a USB 2.0/1.1 port?
	 */
	major_revision = xhci->port_array[port_id - 1];
P
Peter Chen 已提交
1510 1511 1512 1513 1514 1515

	/* Find the right roothub. */
	hcd = xhci_to_hcd(xhci);
	if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
		hcd = xhci->shared_hcd;

1516 1517 1518 1519
	if (major_revision == 0) {
		xhci_warn(xhci, "Event for port %u not in "
				"Extended Capabilities, ignoring.\n",
				port_id);
1520
		bogus_port_status = true;
1521
		goto cleanup;
1522
	}
1523
	if (major_revision == DUPLICATE_ENTRY) {
1524 1525 1526
		xhci_warn(xhci, "Event for port %u duplicated in"
				"Extended Capabilities, ignoring.\n",
				port_id);
1527
		bogus_port_status = true;
1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545
		goto cleanup;
	}

	/*
	 * Hardware port IDs reported by a Port Status Change Event include USB
	 * 3.0 and USB 2.0 ports.  We want to check if the port has reported a
	 * resume event, but we first need to translate the hardware port ID
	 * into the index into the ports on the correct split roothub, and the
	 * correct bus_state structure.
	 */
	bus_state = &xhci->bus_state[hcd_index(hcd)];
	if (hcd->speed == HCD_USB3)
		port_array = xhci->usb3_ports;
	else
		port_array = xhci->usb2_ports;
	/* Find the faked port hub number */
	faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
			port_id);
1546

1547
	temp = readl(port_array[faked_port_index]);
1548
	if (hcd->state == HC_STATE_SUSPENDED) {
1549 1550 1551 1552 1553 1554 1555
		xhci_dbg(xhci, "resume root hub\n");
		usb_hcd_resume_root_hub(hcd);
	}

	if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
		xhci_dbg(xhci, "port resume event for port %d\n", port_id);

1556
		temp1 = readl(&xhci->op_regs->command);
1557 1558 1559 1560 1561 1562
		if (!(temp1 & CMD_RUN)) {
			xhci_warn(xhci, "xHC is not running.\n");
			goto cleanup;
		}

		if (DEV_SUPERSPEED(temp)) {
1563
			xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
1564 1565 1566 1567 1568
			/* Set a flag to say the port signaled remote wakeup,
			 * so we can tell the difference between the end of
			 * device and host initiated resume.
			 */
			bus_state->port_remote_wakeup |= 1 << faked_port_index;
1569 1570
			xhci_test_and_clear_bit(xhci, port_array,
					faked_port_index, PORT_PLC);
A
Andiry Xu 已提交
1571 1572
			xhci_set_link_state(xhci, port_array, faked_port_index,
						XDEV_U0);
1573 1574 1575 1576 1577
			/* Need to wait until the next link state change
			 * indicates the device is actually in U0.
			 */
			bogus_port_status = true;
			goto cleanup;
1578 1579
		} else {
			xhci_dbg(xhci, "resume HS port %d\n", port_id);
1580
			bus_state->resume_done[faked_port_index] = jiffies +
1581
				msecs_to_jiffies(20);
1582
			set_bit(faked_port_index, &bus_state->resuming_ports);
1583
			mod_timer(&hcd->rh_timer,
1584
				  bus_state->resume_done[faked_port_index]);
1585 1586 1587
			/* Do the rest in GetPortStatus */
		}
	}
1588 1589 1590 1591

	if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
			DEV_SUPERSPEED(temp)) {
		xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
1592 1593 1594 1595 1596 1597 1598
		/* We've just brought the device into U0 through either the
		 * Resume state after a device remote wakeup, or through the
		 * U3Exit state after a host-initiated resume.  If it's a device
		 * initiated remote wake, don't pass up the link state change,
		 * so the roothub behavior is consistent with external
		 * USB 3.0 hub behavior.
		 */
1599 1600 1601 1602
		slot_id = xhci_find_slot_id_by_port(hcd, xhci,
				faked_port_index + 1);
		if (slot_id && xhci->devs[slot_id])
			xhci_ring_device(xhci, slot_id);
1603
		if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
1604 1605 1606 1607 1608 1609 1610 1611 1612
			bus_state->port_remote_wakeup &=
				~(1 << faked_port_index);
			xhci_test_and_clear_bit(xhci, port_array,
					faked_port_index, PORT_PLC);
			usb_wakeup_notification(hcd->self.root_hub,
					faked_port_index + 1);
			bogus_port_status = true;
			goto cleanup;
		}
1613
	}
1614

1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627
	/*
	 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
	 * RExit to a disconnect state).  If so, let the the driver know it's
	 * out of the RExit state.
	 */
	if (!DEV_SUPERSPEED(temp) &&
			test_and_clear_bit(faked_port_index,
				&bus_state->rexit_ports)) {
		complete(&bus_state->rexit_done[faked_port_index]);
		bogus_port_status = true;
		goto cleanup;
	}

1628 1629 1630 1631
	if (hcd->speed != HCD_USB3)
		xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
					PORT_PLC);

1632
cleanup:
S
Sarah Sharp 已提交
1633
	/* Update event ring dequeue pointer before dropping the lock */
A
Andiry Xu 已提交
1634
	inc_deq(xhci, xhci->event_ring);
S
Sarah Sharp 已提交
1635

1636 1637 1638 1639 1640 1641 1642
	/* Don't make the USB core poll the roothub if we got a bad port status
	 * change event.  Besides, at that point we can't tell which roothub
	 * (USB 2.0 or USB 3.0) to kick.
	 */
	if (bogus_port_status)
		return;

1643 1644 1645 1646 1647 1648 1649 1650 1651
	/*
	 * xHCI port-status-change events occur when the "or" of all the
	 * status-change bits in the portsc register changes from 0 to 1.
	 * New status changes won't cause an event if any other change
	 * bits are still set.  When an event occurs, switch over to
	 * polling to avoid losing status changes.
	 */
	xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
	set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
S
Sarah Sharp 已提交
1652 1653
	spin_unlock(&xhci->lock);
	/* Pass this up to the core */
1654
	usb_hcd_poll_rh_status(hcd);
S
Sarah Sharp 已提交
1655 1656 1657
	spin_lock(&xhci->lock);
}

1658 1659 1660 1661 1662 1663
/*
 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
 * at end_trb, which may be in another segment.  If the suspect DMA address is a
 * TRB in this TD, this function returns that TRB's segment.  Otherwise it
 * returns 0.
 */
1664
struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
1665 1666 1667 1668 1669 1670 1671 1672 1673
		union xhci_trb	*start_trb,
		union xhci_trb	*end_trb,
		dma_addr_t	suspect_dma)
{
	dma_addr_t start_dma;
	dma_addr_t end_seg_dma;
	dma_addr_t end_trb_dma;
	struct xhci_segment *cur_seg;

1674
	start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
1675 1676 1677
	cur_seg = start_seg;

	do {
1678
		if (start_dma == 0)
1679
			return NULL;
1680
		/* We may get an event for a Link TRB in the middle of a TD */
1681
		end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
1682
				&cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
1683
		/* If the end TRB isn't in this segment, this is set to 0 */
1684
		end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700

		if (end_trb_dma > 0) {
			/* The end TRB is in this segment, so suspect should be here */
			if (start_dma <= end_trb_dma) {
				if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
					return cur_seg;
			} else {
				/* Case for one segment with
				 * a TD wrapped around to the top
				 */
				if ((suspect_dma >= start_dma &&
							suspect_dma <= end_seg_dma) ||
						(suspect_dma >= cur_seg->dma &&
						 suspect_dma <= end_trb_dma))
					return cur_seg;
			}
1701
			return NULL;
1702 1703 1704 1705 1706 1707
		} else {
			/* Might still be somewhere in this segment */
			if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
				return cur_seg;
		}
		cur_seg = cur_seg->next;
1708
		start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
1709
	} while (cur_seg != start_seg);
1710

1711
	return NULL;
1712 1713
}

1714 1715
static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
		unsigned int slot_id, unsigned int ep_index,
1716
		unsigned int stream_id,
1717 1718 1719
		struct xhci_td *td, union xhci_trb *event_trb)
{
	struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1720 1721 1722 1723 1724
	struct xhci_command *command;
	command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
	if (!command)
		return;

1725 1726
	ep->ep_state |= EP_HALTED;
	ep->stopped_td = td;
1727
	ep->stopped_stream = stream_id;
1728

1729
	xhci_queue_reset_ep(xhci, command, slot_id, ep_index);
1730
	xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
1731 1732

	ep->stopped_td = NULL;
1733
	ep->stopped_stream = 0;
1734

1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757
	xhci_ring_cmd_db(xhci);
}

/* Check if an error has halted the endpoint ring.  The class driver will
 * cleanup the halt for a non-default control endpoint if we indicate a stall.
 * However, a babble and other errors also halt the endpoint ring, and the class
 * driver won't clear the halt in that case, so we need to issue a Set Transfer
 * Ring Dequeue Pointer command manually.
 */
static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
		struct xhci_ep_ctx *ep_ctx,
		unsigned int trb_comp_code)
{
	/* TRB completion codes that may require a manual halt cleanup */
	if (trb_comp_code == COMP_TX_ERR ||
			trb_comp_code == COMP_BABBLE ||
			trb_comp_code == COMP_SPLIT_ERR)
		/* The 0.96 spec says a babbling control endpoint
		 * is not halted. The 0.96 spec says it is.  Some HW
		 * claims to be 0.95 compliant, but it halts the control
		 * endpoint anyway.  Check if a babble halted the
		 * endpoint.
		 */
1758 1759
		if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
		    cpu_to_le32(EP_STATE_HALTED))
1760 1761 1762 1763 1764
			return 1;

	return 0;
}

1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778
int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
{
	if (trb_comp_code >= 224 && trb_comp_code <= 255) {
		/* Vendor defined "informational" completion code,
		 * treat as not-an-error.
		 */
		xhci_dbg(xhci, "Vendor defined info completion code %u\n",
				trb_comp_code);
		xhci_dbg(xhci, "Treating code as success.\n");
		return 1;
	}
	return 0;
}

1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793
/*
 * Finish the td processing, remove the td from td list;
 * Return 1 if the urb can be given back.
 */
static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
	union xhci_trb *event_trb, struct xhci_transfer_event *event,
	struct xhci_virt_ep *ep, int *status, bool skip)
{
	struct xhci_virt_device *xdev;
	struct xhci_ring *ep_ring;
	unsigned int slot_id;
	int ep_index;
	struct urb *urb = NULL;
	struct xhci_ep_ctx *ep_ctx;
	int ret = 0;
1794
	struct urb_priv	*urb_priv;
1795 1796
	u32 trb_comp_code;

M
Matt Evans 已提交
1797
	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1798
	xdev = xhci->devs[slot_id];
M
Matt Evans 已提交
1799 1800
	ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1801
	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
M
Matt Evans 已提交
1802
	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838

	if (skip)
		goto td_cleanup;

	if (trb_comp_code == COMP_STOP_INVAL ||
			trb_comp_code == COMP_STOP) {
		/* The Endpoint Stop Command completion will take care of any
		 * stopped TDs.  A stopped TD may be restarted, so don't update
		 * the ring dequeue pointer or take this TD off any lists yet.
		 */
		ep->stopped_td = td;
		return 0;
	} else {
		if (trb_comp_code == COMP_STALL) {
			/* The transfer is completed from the driver's
			 * perspective, but we need to issue a set dequeue
			 * command for this stalled endpoint to move the dequeue
			 * pointer past the TD.  We can't do that here because
			 * the halt condition must be cleared first.  Let the
			 * USB class driver clear the stall later.
			 */
			ep->stopped_td = td;
			ep->stopped_stream = ep_ring->stream_id;
		} else if (xhci_requires_manual_halt_cleanup(xhci,
					ep_ctx, trb_comp_code)) {
			/* Other types of errors halt the endpoint, but the
			 * class driver doesn't call usb_reset_endpoint() unless
			 * the error is -EPIPE.  Clear the halted status in the
			 * xHCI hardware manually.
			 */
			xhci_cleanup_halted_endpoint(xhci,
					slot_id, ep_index, ep_ring->stream_id,
					td, event_trb);
		} else {
			/* Update ring dequeue pointer */
			while (ep_ring->dequeue != td->last_trb)
A
Andiry Xu 已提交
1839 1840
				inc_deq(xhci, ep_ring);
			inc_deq(xhci, ep_ring);
1841 1842 1843 1844 1845
		}

td_cleanup:
		/* Clean up the endpoint's TD list */
		urb = td->urb;
1846
		urb_priv = urb->hcpriv;
1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865

		/* Do one last check of the actual transfer length.
		 * If the host controller said we transferred more data than
		 * the buffer length, urb->actual_length will be a very big
		 * number (since it's unsigned).  Play it safe and say we didn't
		 * transfer anything.
		 */
		if (urb->actual_length > urb->transfer_buffer_length) {
			xhci_warn(xhci, "URB transfer length is wrong, "
					"xHC issue? req. len = %u, "
					"act. len = %u\n",
					urb->transfer_buffer_length,
					urb->actual_length);
			urb->actual_length = 0;
			if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
				*status = -EREMOTEIO;
			else
				*status = 0;
		}
1866
		list_del_init(&td->td_list);
1867 1868
		/* Was this TD slated to be cancelled but completed anyway? */
		if (!list_empty(&td->cancelled_td_list))
1869
			list_del_init(&td->cancelled_td_list);
1870

1871 1872
		urb_priv->td_cnt++;
		/* Giveback the urb when all the tds are completed */
A
Andiry Xu 已提交
1873
		if (urb_priv->td_cnt == urb_priv->length) {
1874
			ret = 1;
A
Andiry Xu 已提交
1875 1876 1877 1878 1879 1880 1881 1882 1883
			if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
				xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
				if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
					== 0) {
					if (xhci->quirks & XHCI_AMD_PLL_FIX)
						usb_amd_quirk_pll_enable();
				}
			}
		}
1884 1885 1886 1887 1888
	}

	return ret;
}

1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902
/*
 * Process control tds, update urb status and actual_length.
 */
static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
	union xhci_trb *event_trb, struct xhci_transfer_event *event,
	struct xhci_virt_ep *ep, int *status)
{
	struct xhci_virt_device *xdev;
	struct xhci_ring *ep_ring;
	unsigned int slot_id;
	int ep_index;
	struct xhci_ep_ctx *ep_ctx;
	u32 trb_comp_code;

M
Matt Evans 已提交
1903
	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1904
	xdev = xhci->devs[slot_id];
M
Matt Evans 已提交
1905 1906
	ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1907
	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
M
Matt Evans 已提交
1908
	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929

	switch (trb_comp_code) {
	case COMP_SUCCESS:
		if (event_trb == ep_ring->dequeue) {
			xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
					"without IOC set??\n");
			*status = -ESHUTDOWN;
		} else if (event_trb != td->last_trb) {
			xhci_warn(xhci, "WARN: Success on ctrl data TRB "
					"without IOC set??\n");
			*status = -ESHUTDOWN;
		} else {
			*status = 0;
		}
		break;
	case COMP_SHORT_TX:
		if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
			*status = -EREMOTEIO;
		else
			*status = 0;
		break;
1930 1931 1932
	case COMP_STOP_INVAL:
	case COMP_STOP:
		return finish_td(xhci, td, event_trb, event, ep, status, false);
1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945
	default:
		if (!xhci_requires_manual_halt_cleanup(xhci,
					ep_ctx, trb_comp_code))
			break;
		xhci_dbg(xhci, "TRB error code %u, "
				"halted endpoint index = %u\n",
				trb_comp_code, ep_index);
		/* else fall through */
	case COMP_STALL:
		/* Did we transfer part of the data (middle) phase? */
		if (event_trb != ep_ring->dequeue &&
				event_trb != td->last_trb)
			td->urb->actual_length =
1946 1947
				td->urb->transfer_buffer_length -
				EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976
		else
			td->urb->actual_length = 0;

		xhci_cleanup_halted_endpoint(xhci,
			slot_id, ep_index, 0, td, event_trb);
		return finish_td(xhci, td, event_trb, event, ep, status, true);
	}
	/*
	 * Did we transfer any data, despite the errors that might have
	 * happened?  I.e. did we get past the setup stage?
	 */
	if (event_trb != ep_ring->dequeue) {
		/* The event was for the status stage */
		if (event_trb == td->last_trb) {
			if (td->urb->actual_length != 0) {
				/* Don't overwrite a previously set error code
				 */
				if ((*status == -EINPROGRESS || *status == 0) &&
						(td->urb->transfer_flags
						 & URB_SHORT_NOT_OK))
					/* Did we already see a short data
					 * stage? */
					*status = -EREMOTEIO;
			} else {
				td->urb->actual_length =
					td->urb->transfer_buffer_length;
			}
		} else {
		/* Maybe the event was for the data stage? */
1977 1978
			td->urb->actual_length =
				td->urb->transfer_buffer_length -
1979
				EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
1980 1981 1982
			xhci_dbg(xhci, "Waiting for status "
					"stage event\n");
			return 0;
1983 1984 1985 1986 1987 1988
		}
	}

	return finish_td(xhci, td, event_trb, event, ep, status, false);
}

1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001
/*
 * Process isochronous tds, update urb packet status and actual_length.
 */
static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
	union xhci_trb *event_trb, struct xhci_transfer_event *event,
	struct xhci_virt_ep *ep, int *status)
{
	struct xhci_ring *ep_ring;
	struct urb_priv *urb_priv;
	int idx;
	int len = 0;
	union xhci_trb *cur_trb;
	struct xhci_segment *cur_seg;
2002
	struct usb_iso_packet_descriptor *frame;
2003
	u32 trb_comp_code;
2004
	bool skip_td = false;
2005

M
Matt Evans 已提交
2006 2007
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2008 2009
	urb_priv = td->urb->hcpriv;
	idx = urb_priv->td_cnt;
2010
	frame = &td->urb->iso_frame_desc[idx];
2011

2012 2013 2014
	/* handle completion code */
	switch (trb_comp_code) {
	case COMP_SUCCESS:
2015
		if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
2016 2017 2018 2019 2020
			frame->status = 0;
			break;
		}
		if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
			trb_comp_code = COMP_SHORT_TX;
2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033
	case COMP_SHORT_TX:
		frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
				-EREMOTEIO : 0;
		break;
	case COMP_BW_OVER:
		frame->status = -ECOMM;
		skip_td = true;
		break;
	case COMP_BUFF_OVER:
	case COMP_BABBLE:
		frame->status = -EOVERFLOW;
		skip_td = true;
		break;
A
Alex He 已提交
2034
	case COMP_DEV_ERR:
2035
	case COMP_STALL:
2036
	case COMP_TX_ERR:
2037 2038 2039 2040 2041 2042 2043 2044 2045
		frame->status = -EPROTO;
		skip_td = true;
		break;
	case COMP_STOP:
	case COMP_STOP_INVAL:
		break;
	default:
		frame->status = -1;
		break;
2046 2047
	}

2048 2049 2050
	if (trb_comp_code == COMP_SUCCESS || skip_td) {
		frame->actual_length = frame->length;
		td->urb->actual_length += frame->length;
2051 2052 2053 2054
	} else {
		for (cur_trb = ep_ring->dequeue,
		     cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
		     next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
2055 2056
			if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
			    !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
M
Matt Evans 已提交
2057
				len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
2058
		}
M
Matt Evans 已提交
2059
		len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
2060
			EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2061 2062

		if (trb_comp_code != COMP_STOP_INVAL) {
2063
			frame->actual_length = len;
2064 2065 2066 2067 2068 2069 2070
			td->urb->actual_length += len;
		}
	}

	return finish_td(xhci, td, event_trb, event, ep, status, false);
}

2071 2072 2073 2074 2075 2076 2077 2078 2079
static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
			struct xhci_transfer_event *event,
			struct xhci_virt_ep *ep, int *status)
{
	struct xhci_ring *ep_ring;
	struct urb_priv *urb_priv;
	struct usb_iso_packet_descriptor *frame;
	int idx;

2080
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2081 2082 2083 2084
	urb_priv = td->urb->hcpriv;
	idx = urb_priv->td_cnt;
	frame = &td->urb->iso_frame_desc[idx];

2085
	/* The transfer is partly done. */
2086 2087 2088 2089 2090 2091 2092
	frame->status = -EXDEV;

	/* calc actual length */
	frame->actual_length = 0;

	/* Update ring dequeue pointer */
	while (ep_ring->dequeue != td->last_trb)
A
Andiry Xu 已提交
2093 2094
		inc_deq(xhci, ep_ring);
	inc_deq(xhci, ep_ring);
2095 2096 2097 2098

	return finish_td(xhci, td, NULL, event, ep, status, true);
}

2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110
/*
 * Process bulk and interrupt tds, update urb status and actual_length.
 */
static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
	union xhci_trb *event_trb, struct xhci_transfer_event *event,
	struct xhci_virt_ep *ep, int *status)
{
	struct xhci_ring *ep_ring;
	union xhci_trb *cur_trb;
	struct xhci_segment *cur_seg;
	u32 trb_comp_code;

M
Matt Evans 已提交
2111 2112
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2113 2114 2115 2116

	switch (trb_comp_code) {
	case COMP_SUCCESS:
		/* Double check that the HW transferred everything. */
2117
		if (event_trb != td->last_trb ||
2118
		    EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
2119 2120 2121 2122 2123 2124
			xhci_warn(xhci, "WARN Successful completion "
					"on short TX\n");
			if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
				*status = -EREMOTEIO;
			else
				*status = 0;
2125 2126
			if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
				trb_comp_code = COMP_SHORT_TX;
2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140
		} else {
			*status = 0;
		}
		break;
	case COMP_SHORT_TX:
		if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
			*status = -EREMOTEIO;
		else
			*status = 0;
		break;
	default:
		/* Others already handled above */
		break;
	}
2141 2142 2143 2144 2145
	if (trb_comp_code == COMP_SHORT_TX)
		xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
				"%d bytes untransferred\n",
				td->urb->ep->desc.bEndpointAddress,
				td->urb->transfer_buffer_length,
2146
				EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
2147 2148
	/* Fast path - was this the last TRB in the TD for this URB? */
	if (event_trb == td->last_trb) {
2149
		if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
2150 2151
			td->urb->actual_length =
				td->urb->transfer_buffer_length -
2152
				EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2153 2154 2155 2156
			if (td->urb->transfer_buffer_length <
					td->urb->actual_length) {
				xhci_warn(xhci, "HC gave bad length "
						"of %d bytes left\n",
2157
					  EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187
				td->urb->actual_length = 0;
				if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
					*status = -EREMOTEIO;
				else
					*status = 0;
			}
			/* Don't overwrite a previously set error code */
			if (*status == -EINPROGRESS) {
				if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
					*status = -EREMOTEIO;
				else
					*status = 0;
			}
		} else {
			td->urb->actual_length =
				td->urb->transfer_buffer_length;
			/* Ignore a short packet completion if the
			 * untransferred length was zero.
			 */
			if (*status == -EREMOTEIO)
				*status = 0;
		}
	} else {
		/* Slow path - walk the list, starting from the dequeue
		 * pointer, to get the actual length transferred.
		 */
		td->urb->actual_length = 0;
		for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
				cur_trb != event_trb;
				next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
2188 2189
			if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
			    !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
2190
				td->urb->actual_length +=
M
Matt Evans 已提交
2191
					TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
2192 2193 2194 2195 2196 2197
		}
		/* If the ring didn't stop on a Link or No-op TRB, add
		 * in the actual bytes transferred from the Normal TRB
		 */
		if (trb_comp_code != COMP_STOP_INVAL)
			td->urb->actual_length +=
M
Matt Evans 已提交
2198
				TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
2199
				EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2200 2201 2202 2203 2204
	}

	return finish_td(xhci, td, event_trb, event, ep, status, false);
}

2205 2206 2207 2208 2209 2210 2211
/*
 * If this function returns an error condition, it means it got a Transfer
 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
 * At this point, the host controller is probably hosed and should be reset.
 */
static int handle_tx_event(struct xhci_hcd *xhci,
		struct xhci_transfer_event *event)
F
Felipe Balbi 已提交
2212 2213
	__releases(&xhci->lock)
	__acquires(&xhci->lock)
2214 2215
{
	struct xhci_virt_device *xdev;
2216
	struct xhci_virt_ep *ep;
2217
	struct xhci_ring *ep_ring;
2218
	unsigned int slot_id;
2219
	int ep_index;
2220
	struct xhci_td *td = NULL;
2221 2222 2223
	dma_addr_t event_dma;
	struct xhci_segment *event_seg;
	union xhci_trb *event_trb;
2224
	struct urb *urb = NULL;
2225
	int status = -EINPROGRESS;
2226
	struct urb_priv *urb_priv;
2227
	struct xhci_ep_ctx *ep_ctx;
2228
	struct list_head *tmp;
2229
	u32 trb_comp_code;
2230
	int ret = 0;
2231
	int td_num = 0;
2232

M
Matt Evans 已提交
2233
	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
2234
	xdev = xhci->devs[slot_id];
2235 2236
	if (!xdev) {
		xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
2237
		xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2238 2239
			 (unsigned long long) xhci_trb_virt_to_dma(
				 xhci->event_ring->deq_seg,
2240 2241 2242 2243 2244 2245 2246
				 xhci->event_ring->dequeue),
			 lower_32_bits(le64_to_cpu(event->buffer)),
			 upper_32_bits(le64_to_cpu(event->buffer)),
			 le32_to_cpu(event->transfer_len),
			 le32_to_cpu(event->flags));
		xhci_dbg(xhci, "Event ring:\n");
		xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
2247 2248 2249 2250
		return -ENODEV;
	}

	/* Endpoint ID is 1 based, our index is zero based */
M
Matt Evans 已提交
2251
	ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2252
	ep = &xdev->eps[ep_index];
M
Matt Evans 已提交
2253
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2254
	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2255
	if (!ep_ring ||
M
Matt Evans 已提交
2256 2257
	    (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
	    EP_STATE_DISABLED) {
2258 2259
		xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
				"or incorrect stream ring\n");
2260
		xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2261 2262
			 (unsigned long long) xhci_trb_virt_to_dma(
				 xhci->event_ring->deq_seg,
2263 2264 2265 2266 2267 2268 2269
				 xhci->event_ring->dequeue),
			 lower_32_bits(le64_to_cpu(event->buffer)),
			 upper_32_bits(le64_to_cpu(event->buffer)),
			 le32_to_cpu(event->transfer_len),
			 le32_to_cpu(event->flags));
		xhci_dbg(xhci, "Event ring:\n");
		xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
2270 2271 2272
		return -ENODEV;
	}

2273 2274 2275 2276 2277 2278
	/* Count current td numbers if ep->skip is set */
	if (ep->skip) {
		list_for_each(tmp, &ep_ring->td_list)
			td_num++;
	}

M
Matt Evans 已提交
2279 2280
	event_dma = le64_to_cpu(event->buffer);
	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2281
	/* Look for common error cases */
2282
	switch (trb_comp_code) {
S
Sarah Sharp 已提交
2283 2284 2285 2286
	/* Skip codes that require special handling depending on
	 * transfer type
	 */
	case COMP_SUCCESS:
2287
		if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
2288 2289 2290 2291
			break;
		if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
			trb_comp_code = COMP_SHORT_TX;
		else
2292 2293
			xhci_warn_ratelimited(xhci,
					"WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
S
Sarah Sharp 已提交
2294 2295
	case COMP_SHORT_TX:
		break;
2296 2297 2298 2299 2300 2301
	case COMP_STOP:
		xhci_dbg(xhci, "Stopped on Transfer TRB\n");
		break;
	case COMP_STOP_INVAL:
		xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
		break;
S
Sarah Sharp 已提交
2302
	case COMP_STALL:
2303
		xhci_dbg(xhci, "Stalled endpoint\n");
2304
		ep->ep_state |= EP_HALTED;
S
Sarah Sharp 已提交
2305 2306 2307 2308 2309 2310
		status = -EPIPE;
		break;
	case COMP_TRB_ERR:
		xhci_warn(xhci, "WARN: TRB error on endpoint\n");
		status = -EILSEQ;
		break;
2311
	case COMP_SPLIT_ERR:
S
Sarah Sharp 已提交
2312
	case COMP_TX_ERR:
2313
		xhci_dbg(xhci, "Transfer error on endpoint\n");
S
Sarah Sharp 已提交
2314 2315
		status = -EPROTO;
		break;
2316
	case COMP_BABBLE:
2317
		xhci_dbg(xhci, "Babble error on endpoint\n");
2318 2319
		status = -EOVERFLOW;
		break;
S
Sarah Sharp 已提交
2320 2321 2322 2323
	case COMP_DB_ERR:
		xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
		status = -ENOSR;
		break;
2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339
	case COMP_BW_OVER:
		xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
		break;
	case COMP_BUFF_OVER:
		xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
		break;
	case COMP_UNDERRUN:
		/*
		 * When the Isoch ring is empty, the xHC will generate
		 * a Ring Overrun Event for IN Isoch endpoint or Ring
		 * Underrun Event for OUT Isoch endpoint.
		 */
		xhci_dbg(xhci, "underrun event on endpoint\n");
		if (!list_empty(&ep_ring->td_list))
			xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
					"still with TDs queued?\n",
M
Matt Evans 已提交
2340 2341
				 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
				 ep_index);
2342 2343 2344 2345 2346 2347
		goto cleanup;
	case COMP_OVERRUN:
		xhci_dbg(xhci, "overrun event on endpoint\n");
		if (!list_empty(&ep_ring->td_list))
			xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
					"still with TDs queued?\n",
M
Matt Evans 已提交
2348 2349
				 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
				 ep_index);
2350
		goto cleanup;
A
Alex He 已提交
2351 2352 2353 2354
	case COMP_DEV_ERR:
		xhci_warn(xhci, "WARN: detect an incompatible device");
		status = -EPROTO;
		break;
2355 2356 2357 2358 2359 2360 2361 2362 2363 2364
	case COMP_MISSED_INT:
		/*
		 * When encounter missed service error, one or more isoc tds
		 * may be missed by xHC.
		 * Set skip flag of the ep_ring; Complete the missed tds as
		 * short transfer when process the ep_ring next time.
		 */
		ep->skip = true;
		xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
		goto cleanup;
S
Sarah Sharp 已提交
2365
	default:
2366
		if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
2367 2368 2369
			status = 0;
			break;
		}
2370 2371 2372 2373 2374
		xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
				"busted\n");
		goto cleanup;
	}

2375 2376 2377 2378 2379
	do {
		/* This TRB should be in the TD at the head of this ring's
		 * TD list.
		 */
		if (list_empty(&ep_ring->td_list)) {
2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394
			/*
			 * A stopped endpoint may generate an extra completion
			 * event if the device was suspended.  Don't print
			 * warnings.
			 */
			if (!(trb_comp_code == COMP_STOP ||
						trb_comp_code == COMP_STOP_INVAL)) {
				xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
						TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
						ep_index);
				xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
						(le32_to_cpu(event->flags) &
						 TRB_TYPE_BITMASK)>>10);
				xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
			}
2395 2396 2397 2398 2399 2400 2401 2402
			if (ep->skip) {
				ep->skip = false;
				xhci_dbg(xhci, "td_list is empty while skip "
						"flag set. Clear skip flag.\n");
			}
			ret = 0;
			goto cleanup;
		}
2403

2404 2405 2406 2407 2408 2409 2410 2411 2412
		/* We've skipped all the TDs on the ep ring when ep->skip set */
		if (ep->skip && td_num == 0) {
			ep->skip = false;
			xhci_dbg(xhci, "All tds on the ep_ring skipped. "
						"Clear skip flag.\n");
			ret = 0;
			goto cleanup;
		}

2413
		td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
2414 2415
		if (ep->skip)
			td_num--;
2416

2417 2418 2419
		/* Is this a TRB in the currently executing TD? */
		event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
				td->last_trb, event_dma);
A
Alex He 已提交
2420 2421 2422 2423 2424 2425 2426 2427 2428

		/*
		 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
		 * is not in the current TD pointed by ep_ring->dequeue because
		 * that the hardware dequeue pointer still at the previous TRB
		 * of the current TD. The previous TRB maybe a Link TD or the
		 * last TRB of the previous TD. The command completion handle
		 * will take care the rest.
		 */
2429 2430
		if (!event_seg && (trb_comp_code == COMP_STOP ||
				   trb_comp_code == COMP_STOP_INVAL)) {
A
Alex He 已提交
2431 2432 2433 2434
			ret = 0;
			goto cleanup;
		}

2435 2436 2437
		if (!event_seg) {
			if (!ep->skip ||
			    !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
2438 2439 2440 2441
				/* Some host controllers give a spurious
				 * successful event after a short transfer.
				 * Ignore it.
				 */
2442
				if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2443 2444 2445 2446 2447
						ep_ring->last_td_was_short) {
					ep_ring->last_td_was_short = false;
					ret = 0;
					goto cleanup;
				}
2448 2449 2450 2451 2452 2453 2454 2455 2456 2457
				/* HC is busted, give up! */
				xhci_err(xhci,
					"ERROR Transfer event TRB DMA ptr not "
					"part of current TD\n");
				return -ESHUTDOWN;
			}

			ret = skip_isoc_td(xhci, td, event, ep, &status);
			goto cleanup;
		}
2458 2459 2460 2461
		if (trb_comp_code == COMP_SHORT_TX)
			ep_ring->last_td_was_short = true;
		else
			ep_ring->last_td_was_short = false;
2462 2463

		if (ep->skip) {
2464 2465 2466
			xhci_dbg(xhci, "Found td. Clear skip flag.\n");
			ep->skip = false;
		}
2467

2468 2469 2470 2471 2472 2473 2474 2475
		event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
						sizeof(*event_trb)];
		/*
		 * No-op TRB should not trigger interrupts.
		 * If event_trb is a no-op TRB, it means the
		 * corresponding TD has been cancelled. Just ignore
		 * the TD.
		 */
2476
		if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
2477 2478 2479
			xhci_dbg(xhci,
				 "event_trb is a no-op TRB. Skip it\n");
			goto cleanup;
2480
		}
2481

2482 2483
		/* Now update the urb's actual_length and give back to
		 * the core
2484
		 */
2485 2486 2487
		if (usb_endpoint_xfer_control(&td->urb->ep->desc))
			ret = process_ctrl_td(xhci, td, event_trb, event, ep,
						 &status);
2488 2489 2490
		else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
			ret = process_isoc_td(xhci, td, event_trb, event, ep,
						 &status);
2491 2492 2493 2494 2495 2496 2497 2498 2499 2500
		else
			ret = process_bulk_intr_td(xhci, td, event_trb, event,
						 ep, &status);

cleanup:
		/*
		 * Do not update event ring dequeue pointer if ep->skip is set.
		 * Will roll back to continue process missed tds.
		 */
		if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
A
Andiry Xu 已提交
2501
			inc_deq(xhci, xhci->event_ring);
2502 2503 2504 2505
		}

		if (ret) {
			urb = td->urb;
2506
			urb_priv = urb->hcpriv;
2507 2508 2509 2510 2511 2512 2513 2514
			/* Leave the TD around for the reset endpoint function
			 * to use(but only if it's not a control endpoint,
			 * since we already queued the Set TR dequeue pointer
			 * command for stalled control endpoints).
			 */
			if (usb_endpoint_xfer_control(&urb->ep->desc) ||
				(trb_comp_code != COMP_STALL &&
					trb_comp_code != COMP_BABBLE))
2515
				xhci_urb_free_priv(xhci, urb_priv);
2516 2517
			else
				kfree(urb_priv);
2518

2519
			usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
2520 2521 2522
			if ((urb->actual_length != urb->transfer_buffer_length &&
						(urb->transfer_flags &
						 URB_SHORT_NOT_OK)) ||
2523 2524
					(status != 0 &&
					 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
2525
				xhci_dbg(xhci, "Giveback URB %p, len = %d, "
2526
						"expected = %d, status = %d\n",
2527 2528 2529
						urb, urb->actual_length,
						urb->transfer_buffer_length,
						status);
2530
			spin_unlock(&xhci->lock);
2531 2532 2533 2534 2535
			/* EHCI, UHCI, and OHCI always unconditionally set the
			 * urb->status of an isochronous endpoint to 0.
			 */
			if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
				status = 0;
2536
			usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547
			spin_lock(&xhci->lock);
		}

	/*
	 * If ep->skip is set, it means there are missed tds on the
	 * endpoint ring need to take care of.
	 * Process them as short transfer until reach the td pointed by
	 * the event.
	 */
	} while (ep->skip && trb_comp_code != COMP_MISSED_INT);

2548 2549 2550
	return 0;
}

S
Sarah Sharp 已提交
2551 2552 2553
/*
 * This function handles all OS-owned events on the event ring.  It may drop
 * xhci->lock between event processing (e.g. to pass up port status changes).
2554 2555
 * Returns >0 for "possibly more events to process" (caller should call again),
 * otherwise 0 if done.  In future, <0 returns should indicate error code.
S
Sarah Sharp 已提交
2556
 */
2557
static int xhci_handle_event(struct xhci_hcd *xhci)
2558 2559
{
	union xhci_trb *event;
S
Sarah Sharp 已提交
2560
	int update_ptrs = 1;
2561
	int ret;
2562 2563 2564

	if (!xhci->event_ring || !xhci->event_ring->dequeue) {
		xhci->error_bitmask |= 1 << 1;
2565
		return 0;
2566 2567 2568 2569
	}

	event = xhci->event_ring->dequeue;
	/* Does the HC or OS own the TRB? */
M
Matt Evans 已提交
2570 2571
	if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
	    xhci->event_ring->cycle_state) {
2572
		xhci->error_bitmask |= 1 << 2;
2573
		return 0;
2574 2575
	}

2576 2577 2578 2579 2580
	/*
	 * Barrier between reading the TRB_CYCLE (valid) flag above and any
	 * speculative reads of the event's flags/data below.
	 */
	rmb();
S
Sarah Sharp 已提交
2581
	/* FIXME: Handle more event types. */
M
Matt Evans 已提交
2582
	switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
2583 2584 2585
	case TRB_TYPE(TRB_COMPLETION):
		handle_cmd_completion(xhci, &event->event_cmd);
		break;
S
Sarah Sharp 已提交
2586 2587 2588 2589
	case TRB_TYPE(TRB_PORT_STATUS):
		handle_port_status(xhci, event);
		update_ptrs = 0;
		break;
2590 2591 2592 2593 2594 2595 2596
	case TRB_TYPE(TRB_TRANSFER):
		ret = handle_tx_event(xhci, &event->trans_event);
		if (ret < 0)
			xhci->error_bitmask |= 1 << 9;
		else
			update_ptrs = 0;
		break;
2597 2598 2599
	case TRB_TYPE(TRB_DEV_NOTE):
		handle_device_notification(xhci, event);
		break;
2600
	default:
M
Matt Evans 已提交
2601 2602
		if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
		    TRB_TYPE(48))
2603 2604 2605
			handle_vendor_event(xhci, event);
		else
			xhci->error_bitmask |= 1 << 3;
2606
	}
2607 2608 2609 2610 2611 2612
	/* Any of the above functions may drop and re-acquire the lock, so check
	 * to make sure a watchdog timer didn't mark the host as non-responsive.
	 */
	if (xhci->xhc_state & XHCI_STATE_DYING) {
		xhci_dbg(xhci, "xHCI host dying, returning from "
				"event handler.\n");
2613
		return 0;
2614
	}
2615

2616 2617
	if (update_ptrs)
		/* Update SW event ring dequeue pointer */
A
Andiry Xu 已提交
2618
		inc_deq(xhci, xhci->event_ring);
2619

2620 2621 2622 2623
	/* Are there more items on the event ring?  Caller will call us again to
	 * check.
	 */
	return 1;
2624
}
2625 2626 2627 2628 2629 2630 2631 2632 2633

/*
 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
 * we might get bad data out of the event ring.  Section 4.10.2.7 has a list of
 * indicators of an event TRB error, but we check the status *first* to be safe.
 */
irqreturn_t xhci_irq(struct usb_hcd *hcd)
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
2634
	u32 status;
2635
	u64 temp_64;
2636 2637
	union xhci_trb *event_ring_deq;
	dma_addr_t deq;
2638 2639 2640

	spin_lock(&xhci->lock);
	/* Check if the xHC generated the interrupt, or the irq is shared */
2641
	status = readl(&xhci->op_regs->status);
2642
	if (status == 0xffffffff)
2643 2644
		goto hw_died;

2645
	if (!(status & STS_EINT)) {
2646 2647 2648
		spin_unlock(&xhci->lock);
		return IRQ_NONE;
	}
2649
	if (status & STS_FATAL) {
2650 2651 2652 2653 2654 2655 2656
		xhci_warn(xhci, "WARNING: Host System Error\n");
		xhci_halt(xhci);
hw_died:
		spin_unlock(&xhci->lock);
		return -ESHUTDOWN;
	}

2657 2658 2659 2660 2661
	/*
	 * Clear the op reg interrupt status first,
	 * so we can receive interrupts from other MSI-X interrupters.
	 * Write 1 to clear the interrupt status.
	 */
2662
	status |= STS_EINT;
2663
	writel(status, &xhci->op_regs->status);
2664 2665 2666
	/* FIXME when MSI-X is supported and there are multiple vectors */
	/* Clear the MSI-X event interrupt status */

2667
	if (hcd->irq) {
2668 2669
		u32 irq_pending;
		/* Acknowledge the PCI interrupt */
2670
		irq_pending = readl(&xhci->ir_set->irq_pending);
2671
		irq_pending |= IMAN_IP;
2672
		writel(irq_pending, &xhci->ir_set->irq_pending);
2673
	}
2674

2675
	if (xhci->xhc_state & XHCI_STATE_DYING) {
2676 2677
		xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
				"Shouldn't IRQs be disabled?\n");
2678 2679
		/* Clear the event handler busy flag (RW1C);
		 * the event ring should be empty.
2680
		 */
2681
		temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2682 2683
		xhci_write_64(xhci, temp_64 | ERST_EHB,
				&xhci->ir_set->erst_dequeue);
2684 2685 2686 2687 2688 2689 2690 2691 2692
		spin_unlock(&xhci->lock);

		return IRQ_HANDLED;
	}

	event_ring_deq = xhci->event_ring->dequeue;
	/* FIXME this should be a delayed service routine
	 * that clears the EHB.
	 */
2693
	while (xhci_handle_event(xhci) > 0) {}
2694

2695
	temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709
	/* If necessary, update the HW's version of the event ring deq ptr. */
	if (event_ring_deq != xhci->event_ring->dequeue) {
		deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
				xhci->event_ring->dequeue);
		if (deq == 0)
			xhci_warn(xhci, "WARN something wrong with SW event "
					"ring dequeue ptr.\n");
		/* Update HC event ring dequeue pointer */
		temp_64 &= ERST_PTR_MASK;
		temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
	}

	/* Clear the event handler busy flag (RW1C); event ring is empty. */
	temp_64 |= ERST_EHB;
2710
	xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2711

2712 2713 2714 2715 2716
	spin_unlock(&xhci->lock);

	return IRQ_HANDLED;
}

2717
irqreturn_t xhci_msi_irq(int irq, void *hcd)
2718
{
A
Alan Stern 已提交
2719
	return xhci_irq(hcd);
2720
}
2721

2722 2723
/****		Endpoint Ring Operations	****/

2724 2725 2726
/*
 * Generic function for queueing a TRB on a ring.
 * The caller must have checked to make sure there's room on the ring.
2727 2728 2729
 *
 * @more_trbs_coming:	Will you enqueue more TRBs before calling
 *			prepare_transfer()?
2730 2731
 */
static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
A
Andiry Xu 已提交
2732
		bool more_trbs_coming,
2733 2734 2735 2736 2737
		u32 field1, u32 field2, u32 field3, u32 field4)
{
	struct xhci_generic_trb *trb;

	trb = &ring->enqueue->generic;
M
Matt Evans 已提交
2738 2739 2740 2741
	trb->field[0] = cpu_to_le32(field1);
	trb->field[1] = cpu_to_le32(field2);
	trb->field[2] = cpu_to_le32(field3);
	trb->field[3] = cpu_to_le32(field4);
A
Andiry Xu 已提交
2742
	inc_enq(xhci, ring, more_trbs_coming);
2743 2744
}

2745 2746 2747 2748 2749
/*
 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
 * FIXME allocate segments if the ring is full.
 */
static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
A
Andiry Xu 已提交
2750
		u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
2751
{
A
Andiry Xu 已提交
2752 2753
	unsigned int num_trbs_needed;

2754 2755 2756 2757 2758 2759 2760 2761 2762 2763
	/* Make sure the endpoint has been added to xHC schedule */
	switch (ep_state) {
	case EP_STATE_DISABLED:
		/*
		 * USB core changed config/interfaces without notifying us,
		 * or hardware is reporting the wrong state.
		 */
		xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
		return -ENOENT;
	case EP_STATE_ERROR:
2764
		xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
2765 2766 2767
		/* FIXME event handling code for error needs to clear it */
		/* XXX not sure if this should be -ENOENT or not */
		return -EINVAL;
2768 2769
	case EP_STATE_HALTED:
		xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780
	case EP_STATE_STOPPED:
	case EP_STATE_RUNNING:
		break;
	default:
		xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
		/*
		 * FIXME issue Configure Endpoint command to try to get the HC
		 * back into a known state.
		 */
		return -EINVAL;
	}
A
Andiry Xu 已提交
2781 2782

	while (1) {
2783 2784
		if (room_on_ring(xhci, ep_ring, num_trbs))
			break;
A
Andiry Xu 已提交
2785 2786 2787 2788 2789 2790

		if (ep_ring == xhci->cmd_ring) {
			xhci_err(xhci, "Do not support expand command ring\n");
			return -ENOMEM;
		}

2791 2792
		xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
				"ERROR no room on ep ring, try ring expansion");
A
Andiry Xu 已提交
2793 2794 2795 2796 2797 2798
		num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
		if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
					mem_flags)) {
			xhci_err(xhci, "Ring expansion failed\n");
			return -ENOMEM;
		}
2799
	}
2800 2801 2802 2803 2804 2805 2806 2807

	if (enqueue_is_link_trb(ep_ring)) {
		struct xhci_ring *ring = ep_ring;
		union xhci_trb *next;

		next = ring->enqueue;

		while (last_trb(xhci, ring, ring->enq_seg, next)) {
2808 2809
			/* If we're not dealing with 0.95 hardware or isoc rings
			 * on AMD 0.96 host, clear the chain bit.
2810
			 */
A
Andiry Xu 已提交
2811 2812 2813
			if (!xhci_link_trb_quirk(xhci) &&
					!(ring->type == TYPE_ISOC &&
					 (xhci->quirks & XHCI_AMD_0x96_HOST)))
M
Matt Evans 已提交
2814
				next->link.control &= cpu_to_le32(~TRB_CHAIN);
2815
			else
M
Matt Evans 已提交
2816
				next->link.control |= cpu_to_le32(TRB_CHAIN);
2817 2818

			wmb();
2819
			next->link.control ^= cpu_to_le32(TRB_CYCLE);
2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830

			/* Toggle the cycle bit after the last ring segment. */
			if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
				ring->cycle_state = (ring->cycle_state ? 0 : 1);
			}
			ring->enq_seg = ring->enq_seg->next;
			ring->enqueue = ring->enq_seg->trbs;
			next = ring->enqueue;
		}
	}

2831 2832 2833
	return 0;
}

2834
static int prepare_transfer(struct xhci_hcd *xhci,
2835 2836
		struct xhci_virt_device *xdev,
		unsigned int ep_index,
2837
		unsigned int stream_id,
2838 2839
		unsigned int num_trbs,
		struct urb *urb,
2840
		unsigned int td_index,
2841 2842 2843
		gfp_t mem_flags)
{
	int ret;
2844 2845
	struct urb_priv *urb_priv;
	struct xhci_td	*td;
2846
	struct xhci_ring *ep_ring;
2847
	struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2848 2849 2850 2851 2852 2853 2854 2855 2856

	ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
	if (!ep_ring) {
		xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
				stream_id);
		return -EINVAL;
	}

	ret = prepare_ring(xhci, ep_ring,
M
Matt Evans 已提交
2857
			   le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
A
Andiry Xu 已提交
2858
			   num_trbs, mem_flags);
2859 2860 2861
	if (ret)
		return ret;

2862 2863 2864 2865 2866 2867 2868
	urb_priv = urb->hcpriv;
	td = urb_priv->td[td_index];

	INIT_LIST_HEAD(&td->td_list);
	INIT_LIST_HEAD(&td->cancelled_td_list);

	if (td_index == 0) {
2869
		ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
2870
		if (unlikely(ret))
2871
			return ret;
2872 2873
	}

2874
	td->urb = urb;
2875
	/* Add this TD to the tail of the endpoint ring's TD list */
2876 2877 2878 2879 2880
	list_add_tail(&td->td_list, &ep_ring->td_list);
	td->start_seg = ep_ring->enq_seg;
	td->first_trb = ep_ring->enqueue;

	urb_priv->td[td_index] = td;
2881 2882 2883 2884

	return 0;
}

2885
static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
2886 2887 2888 2889 2890
{
	int num_sgs, num_trbs, running_total, temp, i;
	struct scatterlist *sg;

	sg = NULL;
2891
	num_sgs = urb->num_mapped_sgs;
2892 2893 2894
	temp = urb->transfer_buffer_length;

	num_trbs = 0;
2895
	for_each_sg(urb->sg, sg, num_sgs, i) {
2896 2897 2898 2899
		unsigned int len = sg_dma_len(sg);

		/* Scatter gather list entries may cross 64KB boundaries */
		running_total = TRB_MAX_BUFF_SIZE -
2900
			(sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
2901
		running_total &= TRB_MAX_BUFF_SIZE - 1;
2902 2903 2904 2905
		if (running_total != 0)
			num_trbs++;

		/* How many more 64KB chunks to transfer, how many more TRBs? */
2906
		while (running_total < sg_dma_len(sg) && running_total < temp) {
2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917
			num_trbs++;
			running_total += TRB_MAX_BUFF_SIZE;
		}
		len = min_t(int, len, temp);
		temp -= len;
		if (temp == 0)
			break;
	}
	return num_trbs;
}

2918
static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
2919 2920
{
	if (num_trbs != 0)
2921
		dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
2922 2923 2924
				"TRBs, %d left\n", __func__,
				urb->ep->desc.bEndpointAddress, num_trbs);
	if (running_total != urb->transfer_buffer_length)
2925
		dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
2926 2927 2928 2929 2930 2931 2932 2933
				"queued %#x (%d), asked for %#x (%d)\n",
				__func__,
				urb->ep->desc.bEndpointAddress,
				running_total, running_total,
				urb->transfer_buffer_length,
				urb->transfer_buffer_length);
}

2934
static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
2935
		unsigned int ep_index, unsigned int stream_id, int start_cycle,
2936
		struct xhci_generic_trb *start_trb)
2937 2938 2939 2940 2941 2942
{
	/*
	 * Pass all the TRBs to the hardware at once and make sure this write
	 * isn't reordered.
	 */
	wmb();
2943
	if (start_cycle)
M
Matt Evans 已提交
2944
		start_trb->field[3] |= cpu_to_le32(start_cycle);
2945
	else
M
Matt Evans 已提交
2946
		start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
2947
	xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
2948 2949
}

2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963
/*
 * xHCI uses normal TRBs for both bulk and interrupt.  When the interrupt
 * endpoint is to be serviced, the xHC will consume (at most) one TD.  A TD
 * (comprised of sg list entries) can take several service intervals to
 * transmit.
 */
int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
		struct urb *urb, int slot_id, unsigned int ep_index)
{
	struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
			xhci->devs[slot_id]->out_ctx, ep_index);
	int xhci_interval;
	int ep_interval;

M
Matt Evans 已提交
2964
	xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
2965 2966 2967 2968 2969 2970 2971 2972 2973
	ep_interval = urb->interval;
	/* Convert to microframes */
	if (urb->dev->speed == USB_SPEED_LOW ||
			urb->dev->speed == USB_SPEED_FULL)
		ep_interval *= 8;
	/* FIXME change this to a warning and a suggestion to use the new API
	 * to set the polling interval (once the API is added).
	 */
	if (xhci_interval != ep_interval) {
2974 2975 2976 2977
		dev_dbg_ratelimited(&urb->dev->dev,
				"Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
				ep_interval, ep_interval == 1 ? "" : "s",
				xhci_interval, xhci_interval == 1 ? "" : "s");
2978 2979 2980 2981 2982 2983
		urb->interval = xhci_interval;
		/* Convert back to frames for LS/FS devices */
		if (urb->dev->speed == USB_SPEED_LOW ||
				urb->dev->speed == USB_SPEED_FULL)
			urb->interval /= 8;
	}
2984
	return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
2985 2986
}

2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001
/*
 * The TD size is the number of bytes remaining in the TD (including this TRB),
 * right shifted by 10.
 * It must fit in bits 21:17, so it can't be bigger than 31.
 */
static u32 xhci_td_remainder(unsigned int remainder)
{
	u32 max = (1 << (21 - 17 + 1)) - 1;

	if ((remainder >> 10) >= max)
		return max << 17;
	else
		return (remainder >> 10) << 17;
}

3002
/*
3003 3004
 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
 * packets remaining in the TD (*not* including this TRB).
3005 3006
 *
 * Total TD packet count = total_packet_count =
3007
 *     DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
3008 3009 3010 3011 3012 3013 3014
 *
 * Packets transferred up to and including this TRB = packets_transferred =
 *     rounddown(total bytes transferred including this TRB / wMaxPacketSize)
 *
 * TD size = total_packet_count - packets_transferred
 *
 * It must fit in bits 21:17, so it can't be bigger than 31.
3015
 * The last TRB in a TD must have the TD size set to zero.
3016 3017
 */
static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
3018 3019
		unsigned int total_packet_count, struct urb *urb,
		unsigned int num_trbs_left)
3020 3021 3022
{
	int packets_transferred;

3023
	/* One TRB with a zero-length data packet. */
3024
	if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0))
3025 3026
		return 0;

3027 3028 3029 3030
	/* All the TRB queueing functions don't count the current TRB in
	 * running_total.
	 */
	packets_transferred = (running_total + trb_buff_len) /
3031
		GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
3032

3033 3034 3035
	if ((total_packet_count - packets_transferred) > 31)
		return 31 << 17;
	return (total_packet_count - packets_transferred) << 17;
3036 3037
}

3038
static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3039 3040 3041 3042
		struct urb *urb, int slot_id, unsigned int ep_index)
{
	struct xhci_ring *ep_ring;
	unsigned int num_trbs;
3043
	struct urb_priv *urb_priv;
3044 3045 3046 3047
	struct xhci_td *td;
	struct scatterlist *sg;
	int num_sgs;
	int trb_buff_len, this_sg_len, running_total;
3048
	unsigned int total_packet_count;
3049 3050
	bool first_trb;
	u64 addr;
3051
	bool more_trbs_coming;
3052 3053 3054 3055

	struct xhci_generic_trb *start_trb;
	int start_cycle;

3056 3057 3058 3059
	ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
	if (!ep_ring)
		return -EINVAL;

3060
	num_trbs = count_sg_trbs_needed(xhci, urb);
3061
	num_sgs = urb->num_mapped_sgs;
3062
	total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
3063
			usb_endpoint_maxp(&urb->ep->desc));
3064

3065
	trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
3066
			ep_index, urb->stream_id,
A
Andiry Xu 已提交
3067
			num_trbs, urb, 0, mem_flags);
3068 3069
	if (trb_buff_len < 0)
		return trb_buff_len;
3070 3071 3072 3073

	urb_priv = urb->hcpriv;
	td = urb_priv->td[0];

3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091
	/*
	 * Don't give the first TRB to the hardware (by toggling the cycle bit)
	 * until we've finished creating all the other TRBs.  The ring's cycle
	 * state may change as we enqueue the other TRBs, so save it too.
	 */
	start_trb = &ep_ring->enqueue->generic;
	start_cycle = ep_ring->cycle_state;

	running_total = 0;
	/*
	 * How much data is in the first TRB?
	 *
	 * There are three forces at work for TRB buffer pointers and lengths:
	 * 1. We don't want to walk off the end of this sg-list entry buffer.
	 * 2. The transfer length that the driver requested may be smaller than
	 *    the amount of memory allocated for this scatter-gather list.
	 * 3. TRBs buffers can't cross 64KB boundaries.
	 */
3092
	sg = urb->sg;
3093 3094
	addr = (u64) sg_dma_address(sg);
	this_sg_len = sg_dma_len(sg);
3095
	trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
3096 3097 3098 3099 3100 3101 3102 3103
	trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
	if (trb_buff_len > urb->transfer_buffer_length)
		trb_buff_len = urb->transfer_buffer_length;

	first_trb = true;
	/* Queue the first TRB, even if it's zero-length */
	do {
		u32 field = 0;
3104
		u32 length_field = 0;
3105
		u32 remainder = 0;
3106 3107

		/* Don't change the cycle bit of the first TRB until later */
3108
		if (first_trb) {
3109
			first_trb = false;
3110 3111 3112
			if (start_cycle == 0)
				field |= 0x1;
		} else
3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124
			field |= ep_ring->cycle_state;

		/* Chain all the TRBs together; clear the chain bit in the last
		 * TRB to indicate it's the last TRB in the chain.
		 */
		if (num_trbs > 1) {
			field |= TRB_CHAIN;
		} else {
			/* FIXME - add check for ZERO_PACKET flag before this */
			td->last_trb = ep_ring->enqueue;
			field |= TRB_IOC;
		}
3125 3126 3127 3128 3129

		/* Only set interrupt on short packet for IN endpoints */
		if (usb_urb_dir_in(urb))
			field |= TRB_ISP;

3130
		if (TRB_MAX_BUFF_SIZE -
3131
				(addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
3132 3133 3134 3135 3136
			xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
			xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
					(unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
					(unsigned int) addr + trb_buff_len);
		}
3137 3138 3139 3140 3141 3142 3143 3144

		/* Set the TRB length, TD size, and interrupter fields. */
		if (xhci->hci_version < 0x100) {
			remainder = xhci_td_remainder(
					urb->transfer_buffer_length -
					running_total);
		} else {
			remainder = xhci_v1_0_td_remainder(running_total,
3145 3146
					trb_buff_len, total_packet_count, urb,
					num_trbs - 1);
3147
		}
3148
		length_field = TRB_LEN(trb_buff_len) |
3149
			remainder |
3150
			TRB_INTR_TARGET(0);
3151

3152 3153 3154 3155
		if (num_trbs > 1)
			more_trbs_coming = true;
		else
			more_trbs_coming = false;
A
Andiry Xu 已提交
3156
		queue_trb(xhci, ep_ring, more_trbs_coming,
3157 3158
				lower_32_bits(addr),
				upper_32_bits(addr),
3159
				length_field,
3160
				field | TRB_TYPE(TRB_NORMAL));
3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179
		--num_trbs;
		running_total += trb_buff_len;

		/* Calculate length for next transfer --
		 * Are we done queueing all the TRBs for this sg entry?
		 */
		this_sg_len -= trb_buff_len;
		if (this_sg_len == 0) {
			--num_sgs;
			if (num_sgs == 0)
				break;
			sg = sg_next(sg);
			addr = (u64) sg_dma_address(sg);
			this_sg_len = sg_dma_len(sg);
		} else {
			addr += trb_buff_len;
		}

		trb_buff_len = TRB_MAX_BUFF_SIZE -
3180
			(addr & (TRB_MAX_BUFF_SIZE - 1));
3181 3182 3183 3184 3185 3186 3187
		trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
		if (running_total + trb_buff_len > urb->transfer_buffer_length)
			trb_buff_len =
				urb->transfer_buffer_length - running_total;
	} while (running_total < urb->transfer_buffer_length);

	check_trb_math(urb, num_trbs, running_total);
3188
	giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3189
			start_cycle, start_trb);
3190 3191 3192
	return 0;
}

S
Sarah Sharp 已提交
3193
/* This is very similar to what ehci-q.c qtd_fill() does */
3194
int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
S
Sarah Sharp 已提交
3195 3196 3197
		struct urb *urb, int slot_id, unsigned int ep_index)
{
	struct xhci_ring *ep_ring;
3198
	struct urb_priv *urb_priv;
S
Sarah Sharp 已提交
3199 3200 3201 3202
	struct xhci_td *td;
	int num_trbs;
	struct xhci_generic_trb *start_trb;
	bool first_trb;
3203
	bool more_trbs_coming;
S
Sarah Sharp 已提交
3204
	int start_cycle;
3205
	u32 field, length_field;
S
Sarah Sharp 已提交
3206 3207

	int running_total, trb_buff_len, ret;
3208
	unsigned int total_packet_count;
S
Sarah Sharp 已提交
3209 3210
	u64 addr;

3211
	if (urb->num_sgs)
3212 3213
		return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);

3214 3215 3216
	ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
	if (!ep_ring)
		return -EINVAL;
S
Sarah Sharp 已提交
3217 3218 3219 3220

	num_trbs = 0;
	/* How much data is (potentially) left before the 64KB boundary? */
	running_total = TRB_MAX_BUFF_SIZE -
3221
		(urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3222
	running_total &= TRB_MAX_BUFF_SIZE - 1;
S
Sarah Sharp 已提交
3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235

	/* If there's some data on this 64KB chunk, or we have to send a
	 * zero-length transfer, we need at least one TRB
	 */
	if (running_total != 0 || urb->transfer_buffer_length == 0)
		num_trbs++;
	/* How many more 64KB chunks to transfer, how many more TRBs? */
	while (running_total < urb->transfer_buffer_length) {
		num_trbs++;
		running_total += TRB_MAX_BUFF_SIZE;
	}
	/* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */

3236 3237
	ret = prepare_transfer(xhci, xhci->devs[slot_id],
			ep_index, urb->stream_id,
A
Andiry Xu 已提交
3238
			num_trbs, urb, 0, mem_flags);
S
Sarah Sharp 已提交
3239 3240 3241
	if (ret < 0)
		return ret;

3242 3243 3244
	urb_priv = urb->hcpriv;
	td = urb_priv->td[0];

S
Sarah Sharp 已提交
3245 3246 3247 3248 3249 3250 3251 3252 3253
	/*
	 * Don't give the first TRB to the hardware (by toggling the cycle bit)
	 * until we've finished creating all the other TRBs.  The ring's cycle
	 * state may change as we enqueue the other TRBs, so save it too.
	 */
	start_trb = &ep_ring->enqueue->generic;
	start_cycle = ep_ring->cycle_state;

	running_total = 0;
3254
	total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
3255
			usb_endpoint_maxp(&urb->ep->desc));
S
Sarah Sharp 已提交
3256 3257 3258
	/* How much data is in the first TRB? */
	addr = (u64) urb->transfer_dma;
	trb_buff_len = TRB_MAX_BUFF_SIZE -
3259 3260
		(urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
	if (trb_buff_len > urb->transfer_buffer_length)
S
Sarah Sharp 已提交
3261 3262 3263 3264 3265 3266
		trb_buff_len = urb->transfer_buffer_length;

	first_trb = true;

	/* Queue the first TRB, even if it's zero-length */
	do {
3267
		u32 remainder = 0;
S
Sarah Sharp 已提交
3268 3269 3270
		field = 0;

		/* Don't change the cycle bit of the first TRB until later */
3271
		if (first_trb) {
S
Sarah Sharp 已提交
3272
			first_trb = false;
3273 3274 3275
			if (start_cycle == 0)
				field |= 0x1;
		} else
S
Sarah Sharp 已提交
3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287
			field |= ep_ring->cycle_state;

		/* Chain all the TRBs together; clear the chain bit in the last
		 * TRB to indicate it's the last TRB in the chain.
		 */
		if (num_trbs > 1) {
			field |= TRB_CHAIN;
		} else {
			/* FIXME - add check for ZERO_PACKET flag before this */
			td->last_trb = ep_ring->enqueue;
			field |= TRB_IOC;
		}
3288 3289 3290 3291 3292

		/* Only set interrupt on short packet for IN endpoints */
		if (usb_urb_dir_in(urb))
			field |= TRB_ISP;

3293 3294 3295 3296 3297 3298 3299
		/* Set the TRB length, TD size, and interrupter fields. */
		if (xhci->hci_version < 0x100) {
			remainder = xhci_td_remainder(
					urb->transfer_buffer_length -
					running_total);
		} else {
			remainder = xhci_v1_0_td_remainder(running_total,
3300 3301
					trb_buff_len, total_packet_count, urb,
					num_trbs - 1);
3302
		}
3303
		length_field = TRB_LEN(trb_buff_len) |
3304
			remainder |
3305
			TRB_INTR_TARGET(0);
3306

3307 3308 3309 3310
		if (num_trbs > 1)
			more_trbs_coming = true;
		else
			more_trbs_coming = false;
A
Andiry Xu 已提交
3311
		queue_trb(xhci, ep_ring, more_trbs_coming,
3312 3313
				lower_32_bits(addr),
				upper_32_bits(addr),
3314
				length_field,
3315
				field | TRB_TYPE(TRB_NORMAL));
S
Sarah Sharp 已提交
3316 3317 3318 3319 3320 3321 3322 3323 3324 3325
		--num_trbs;
		running_total += trb_buff_len;

		/* Calculate length for next transfer */
		addr += trb_buff_len;
		trb_buff_len = urb->transfer_buffer_length - running_total;
		if (trb_buff_len > TRB_MAX_BUFF_SIZE)
			trb_buff_len = TRB_MAX_BUFF_SIZE;
	} while (running_total < urb->transfer_buffer_length);

3326
	check_trb_math(urb, num_trbs, running_total);
3327
	giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3328
			start_cycle, start_trb);
S
Sarah Sharp 已提交
3329 3330 3331
	return 0;
}

3332
/* Caller must have locked xhci->lock */
3333
int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3334 3335 3336 3337 3338 3339 3340 3341
		struct urb *urb, int slot_id, unsigned int ep_index)
{
	struct xhci_ring *ep_ring;
	int num_trbs;
	int ret;
	struct usb_ctrlrequest *setup;
	struct xhci_generic_trb *start_trb;
	int start_cycle;
3342
	u32 field, length_field;
3343
	struct urb_priv *urb_priv;
3344 3345
	struct xhci_td *td;

3346 3347 3348
	ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
	if (!ep_ring)
		return -EINVAL;
3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365

	/*
	 * Need to copy setup packet into setup TRB, so we can't use the setup
	 * DMA address.
	 */
	if (!urb->setup_packet)
		return -EINVAL;

	/* 1 TRB for setup, 1 for status */
	num_trbs = 2;
	/*
	 * Don't need to check if we need additional event data and normal TRBs,
	 * since data in control transfers will never get bigger than 16MB
	 * XXX: can we get a buffer that crosses 64KB boundaries?
	 */
	if (urb->transfer_buffer_length > 0)
		num_trbs++;
3366 3367
	ret = prepare_transfer(xhci, xhci->devs[slot_id],
			ep_index, urb->stream_id,
A
Andiry Xu 已提交
3368
			num_trbs, urb, 0, mem_flags);
3369 3370 3371
	if (ret < 0)
		return ret;

3372 3373 3374
	urb_priv = urb->hcpriv;
	td = urb_priv->td[0];

3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385
	/*
	 * Don't give the first TRB to the hardware (by toggling the cycle bit)
	 * until we've finished creating all the other TRBs.  The ring's cycle
	 * state may change as we enqueue the other TRBs, so save it too.
	 */
	start_trb = &ep_ring->enqueue->generic;
	start_cycle = ep_ring->cycle_state;

	/* Queue setup TRB - see section 6.4.1.2.1 */
	/* FIXME better way to translate setup_packet into two u32 fields? */
	setup = (struct usb_ctrlrequest *) urb->setup_packet;
3386 3387 3388 3389
	field = 0;
	field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
	if (start_cycle == 0)
		field |= 0x1;
3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400

	/* xHCI 1.0 6.4.1.2.1: Transfer Type field */
	if (xhci->hci_version == 0x100) {
		if (urb->transfer_buffer_length > 0) {
			if (setup->bRequestType & USB_DIR_IN)
				field |= TRB_TX_TYPE(TRB_DATA_IN);
			else
				field |= TRB_TX_TYPE(TRB_DATA_OUT);
		}
	}

A
Andiry Xu 已提交
3401
	queue_trb(xhci, ep_ring, true,
M
Matt Evans 已提交
3402 3403 3404 3405 3406
		  setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
		  le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
		  TRB_LEN(8) | TRB_INTR_TARGET(0),
		  /* Immediate data in pointer */
		  field);
3407 3408

	/* If there's data, queue data TRBs */
3409 3410 3411 3412 3413 3414
	/* Only set interrupt on short packet for IN endpoints */
	if (usb_urb_dir_in(urb))
		field = TRB_ISP | TRB_TYPE(TRB_DATA);
	else
		field = TRB_TYPE(TRB_DATA);

3415
	length_field = TRB_LEN(urb->transfer_buffer_length) |
3416
		xhci_td_remainder(urb->transfer_buffer_length) |
3417
		TRB_INTR_TARGET(0);
3418 3419 3420
	if (urb->transfer_buffer_length > 0) {
		if (setup->bRequestType & USB_DIR_IN)
			field |= TRB_DIR_IN;
A
Andiry Xu 已提交
3421
		queue_trb(xhci, ep_ring, true,
3422 3423
				lower_32_bits(urb->transfer_dma),
				upper_32_bits(urb->transfer_dma),
3424
				length_field,
3425
				field | ep_ring->cycle_state);
3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436
	}

	/* Save the DMA address of the last TRB in the TD */
	td->last_trb = ep_ring->enqueue;

	/* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
	/* If the device sent data, the status stage is an OUT transfer */
	if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
		field = 0;
	else
		field = TRB_DIR_IN;
A
Andiry Xu 已提交
3437
	queue_trb(xhci, ep_ring, false,
3438 3439 3440 3441 3442 3443
			0,
			0,
			TRB_INTR_TARGET(0),
			/* Event on completion */
			field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);

3444
	giveback_first_trb(xhci, slot_id, ep_index, 0,
3445
			start_cycle, start_trb);
3446 3447 3448
	return 0;
}

3449 3450 3451 3452
static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
		struct urb *urb, int i)
{
	int num_trbs = 0;
3453
	u64 addr, td_len;
3454 3455 3456 3457

	addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
	td_len = urb->iso_frame_desc[i].length;

3458 3459 3460
	num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
			TRB_MAX_BUFF_SIZE);
	if (num_trbs == 0)
3461 3462 3463 3464 3465
		num_trbs++;

	return num_trbs;
}

3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483
/*
 * The transfer burst count field of the isochronous TRB defines the number of
 * bursts that are required to move all packets in this TD.  Only SuperSpeed
 * devices can burst up to bMaxBurst number of packets per service interval.
 * This field is zero based, meaning a value of zero in the field means one
 * burst.  Basically, for everything but SuperSpeed devices, this field will be
 * zero.  Only xHCI 1.0 host controllers support this field.
 */
static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct urb *urb, unsigned int total_packet_count)
{
	unsigned int max_burst;

	if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
		return 0;

	max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3484
	return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
3485 3486
}

3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522
/*
 * Returns the number of packets in the last "burst" of packets.  This field is
 * valid for all speeds of devices.  USB 2.0 devices can only do one "burst", so
 * the last burst packet count is equal to the total number of packets in the
 * TD.  SuperSpeed endpoints can have up to 3 bursts.  All but the last burst
 * must contain (bMaxBurst + 1) number of packets, but the last burst can
 * contain 1 to (bMaxBurst + 1) packets.
 */
static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct urb *urb, unsigned int total_packet_count)
{
	unsigned int max_burst;
	unsigned int residue;

	if (xhci->hci_version < 0x100)
		return 0;

	switch (udev->speed) {
	case USB_SPEED_SUPER:
		/* bMaxBurst is zero based: 0 means 1 packet per burst */
		max_burst = urb->ep->ss_ep_comp.bMaxBurst;
		residue = total_packet_count % (max_burst + 1);
		/* If residue is zero, the last burst contains (max_burst + 1)
		 * number of packets, but the TLBPC field is zero-based.
		 */
		if (residue == 0)
			return max_burst;
		return residue - 1;
	default:
		if (total_packet_count == 0)
			return 0;
		return total_packet_count - 1;
	}
}

3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537
/* This is for isoc transfer */
static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
		struct urb *urb, int slot_id, unsigned int ep_index)
{
	struct xhci_ring *ep_ring;
	struct urb_priv *urb_priv;
	struct xhci_td *td;
	int num_tds, trbs_per_td;
	struct xhci_generic_trb *start_trb;
	bool first_trb;
	int start_cycle;
	u32 field, length_field;
	int running_total, trb_buff_len, td_len, td_remain_len, ret;
	u64 start_addr, addr;
	int i, j;
A
Andiry Xu 已提交
3538
	bool more_trbs_coming;
3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551

	ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;

	num_tds = urb->number_of_packets;
	if (num_tds < 1) {
		xhci_dbg(xhci, "Isoc URB with zero packets?\n");
		return -EINVAL;
	}

	start_addr = (u64) urb->transfer_dma;
	start_trb = &ep_ring->enqueue->generic;
	start_cycle = ep_ring->cycle_state;

3552
	urb_priv = urb->hcpriv;
3553 3554
	/* Queue the first TRB, even if it's zero-length */
	for (i = 0; i < num_tds; i++) {
3555
		unsigned int total_packet_count;
3556
		unsigned int burst_count;
3557
		unsigned int residue;
3558

3559
		first_trb = true;
3560 3561 3562 3563
		running_total = 0;
		addr = start_addr + urb->iso_frame_desc[i].offset;
		td_len = urb->iso_frame_desc[i].length;
		td_remain_len = td_len;
3564
		total_packet_count = DIV_ROUND_UP(td_len,
3565 3566
				GET_MAX_PACKET(
					usb_endpoint_maxp(&urb->ep->desc)));
3567 3568 3569
		/* A zero-length transfer still involves at least one packet. */
		if (total_packet_count == 0)
			total_packet_count++;
3570 3571
		burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
				total_packet_count);
3572 3573
		residue = xhci_get_last_burst_packet_count(xhci,
				urb->dev, urb, total_packet_count);
3574 3575 3576 3577

		trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);

		ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
A
Andiry Xu 已提交
3578
				urb->stream_id, trbs_per_td, urb, i, mem_flags);
3579 3580 3581 3582 3583
		if (ret < 0) {
			if (i == 0)
				return ret;
			goto cleanup;
		}
3584 3585 3586 3587

		td = urb_priv->td[i];
		for (j = 0; j < trbs_per_td; j++) {
			u32 remainder = 0;
S
Sarah Sharp 已提交
3588
			field = 0;
3589 3590

			if (first_trb) {
S
Sarah Sharp 已提交
3591 3592
				field = TRB_TBC(burst_count) |
					TRB_TLBPC(residue);
3593 3594 3595 3596
				/* Queue the isoc TRB */
				field |= TRB_TYPE(TRB_ISOC);
				/* Assume URB_ISO_ASAP is set */
				field |= TRB_SIA;
3597 3598 3599 3600
				if (i == 0) {
					if (start_cycle == 0)
						field |= 0x1;
				} else
3601 3602 3603 3604 3605 3606 3607 3608
					field |= ep_ring->cycle_state;
				first_trb = false;
			} else {
				/* Queue other normal TRBs */
				field |= TRB_TYPE(TRB_NORMAL);
				field |= ep_ring->cycle_state;
			}

3609 3610 3611 3612
			/* Only set interrupt on short packet for IN EPs */
			if (usb_urb_dir_in(urb))
				field |= TRB_ISP;

3613 3614 3615 3616 3617 3618
			/* Chain all the TRBs together; clear the chain bit in
			 * the last TRB to indicate it's the last TRB in the
			 * chain.
			 */
			if (j < trbs_per_td - 1) {
				field |= TRB_CHAIN;
A
Andiry Xu 已提交
3619
				more_trbs_coming = true;
3620 3621 3622
			} else {
				td->last_trb = ep_ring->enqueue;
				field |= TRB_IOC;
3623 3624 3625
				if (xhci->hci_version == 0x100 &&
						!(xhci->quirks &
							XHCI_AVOID_BEI)) {
3626 3627 3628 3629
					/* Set BEI bit except for the last td */
					if (i < num_tds - 1)
						field |= TRB_BEI;
				}
A
Andiry Xu 已提交
3630
				more_trbs_coming = false;
3631 3632 3633 3634 3635 3636 3637 3638
			}

			/* Calculate TRB length */
			trb_buff_len = TRB_MAX_BUFF_SIZE -
				(addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
			if (trb_buff_len > td_remain_len)
				trb_buff_len = td_remain_len;

3639 3640 3641 3642 3643 3644 3645
			/* Set the TRB length, TD size, & interrupter fields. */
			if (xhci->hci_version < 0x100) {
				remainder = xhci_td_remainder(
						td_len - running_total);
			} else {
				remainder = xhci_v1_0_td_remainder(
						running_total, trb_buff_len,
3646 3647
						total_packet_count, urb,
						(trbs_per_td - j - 1));
3648
			}
3649 3650 3651
			length_field = TRB_LEN(trb_buff_len) |
				remainder |
				TRB_INTR_TARGET(0);
3652

A
Andiry Xu 已提交
3653
			queue_trb(xhci, ep_ring, more_trbs_coming,
3654 3655 3656
				lower_32_bits(addr),
				upper_32_bits(addr),
				length_field,
3657
				field);
3658 3659 3660 3661 3662 3663 3664 3665 3666
			running_total += trb_buff_len;

			addr += trb_buff_len;
			td_remain_len -= trb_buff_len;
		}

		/* Check TD length */
		if (running_total != td_len) {
			xhci_err(xhci, "ISOC TD length unmatch\n");
3667 3668
			ret = -EINVAL;
			goto cleanup;
3669 3670 3671
		}
	}

A
Andiry Xu 已提交
3672 3673 3674 3675 3676 3677
	if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
		if (xhci->quirks & XHCI_AMD_PLL_FIX)
			usb_amd_quirk_pll_disable();
	}
	xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;

3678 3679
	giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
			start_cycle, start_trb);
3680
	return 0;
3681 3682 3683 3684
cleanup:
	/* Clean up a partially enqueued isoc transfer. */

	for (i--; i >= 0; i--)
3685
		list_del_init(&urb_priv->td[i]->td_list);
3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699

	/* Use the first TD as a temporary variable to turn the TDs we've queued
	 * into No-ops with a software-owned cycle bit. That way the hardware
	 * won't accidentally start executing bogus TDs when we partially
	 * overwrite them.  td->first_trb and td->start_seg are already set.
	 */
	urb_priv->td[0]->last_trb = ep_ring->enqueue;
	/* Every TRB except the first & last will have its cycle bit flipped. */
	td_to_noop(xhci, ep_ring, urb_priv->td[0], true);

	/* Reset the ring enqueue back to the first TRB and its cycle bit. */
	ep_ring->enqueue = urb_priv->td[0]->first_trb;
	ep_ring->enq_seg = urb_priv->td[0]->start_seg;
	ep_ring->cycle_state = start_cycle;
3700
	ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
3701 3702
	usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
	return ret;
3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735
}

/*
 * Check transfer ring to guarantee there is enough room for the urb.
 * Update ISO URB start_frame and interval.
 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
 * update the urb->start_frame by now.
 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
 */
int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
		struct urb *urb, int slot_id, unsigned int ep_index)
{
	struct xhci_virt_device *xdev;
	struct xhci_ring *ep_ring;
	struct xhci_ep_ctx *ep_ctx;
	int start_frame;
	int xhci_interval;
	int ep_interval;
	int num_tds, num_trbs, i;
	int ret;

	xdev = xhci->devs[slot_id];
	ep_ring = xdev->eps[ep_index].ring;
	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);

	num_trbs = 0;
	num_tds = urb->number_of_packets;
	for (i = 0; i < num_tds; i++)
		num_trbs += count_isoc_trbs_needed(xhci, urb, i);

	/* Check the ring to guarantee there is enough room for the whole urb.
	 * Do not insert any td of the urb to the ring if the check failed.
	 */
M
Matt Evans 已提交
3736
	ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
A
Andiry Xu 已提交
3737
			   num_trbs, mem_flags);
3738 3739 3740
	if (ret)
		return ret;

3741
	start_frame = readl(&xhci->run_regs->microframe_index);
3742 3743 3744 3745 3746 3747 3748
	start_frame &= 0x3fff;

	urb->start_frame = start_frame;
	if (urb->dev->speed == USB_SPEED_LOW ||
			urb->dev->speed == USB_SPEED_FULL)
		urb->start_frame >>= 3;

M
Matt Evans 已提交
3749
	xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
3750 3751 3752 3753 3754 3755 3756 3757 3758
	ep_interval = urb->interval;
	/* Convert to microframes */
	if (urb->dev->speed == USB_SPEED_LOW ||
			urb->dev->speed == USB_SPEED_FULL)
		ep_interval *= 8;
	/* FIXME change this to a warning and a suggestion to use the new API
	 * to set the polling interval (once the API is added).
	 */
	if (xhci_interval != ep_interval) {
3759 3760 3761 3762
		dev_dbg_ratelimited(&urb->dev->dev,
				"Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
				ep_interval, ep_interval == 1 ? "" : "s",
				xhci_interval, xhci_interval == 1 ? "" : "s");
3763 3764 3765 3766 3767 3768
		urb->interval = xhci_interval;
		/* Convert back to frames for LS/FS devices */
		if (urb->dev->speed == USB_SPEED_LOW ||
				urb->dev->speed == USB_SPEED_FULL)
			urb->interval /= 8;
	}
3769 3770
	ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;

3771
	return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
3772 3773
}

3774 3775
/****		Command Ring Operations		****/

3776 3777 3778 3779 3780 3781 3782 3783
/* Generic function for queueing a command TRB on the command ring.
 * Check to make sure there's room on the command ring for one command TRB.
 * Also check that there's room reserved for commands that must not fail.
 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
 * then only check for the number of reserved spots.
 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
 * because the command event handler may want to resubmit a failed command.
 */
3784 3785 3786
static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
			 u32 field1, u32 field2,
			 u32 field3, u32 field4, bool command_must_succeed)
3787
{
3788
	int reserved_trbs = xhci->cmd_ring_reserved_trbs;
3789
	int ret;
M
Mathias Nyman 已提交
3790 3791
	if (xhci->xhc_state & XHCI_STATE_DYING)
		return -ESHUTDOWN;
3792

3793 3794 3795
	if (!command_must_succeed)
		reserved_trbs++;

3796
	ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
A
Andiry Xu 已提交
3797
			reserved_trbs, GFP_ATOMIC);
3798 3799
	if (ret < 0) {
		xhci_err(xhci, "ERR: No room for command on command ring\n");
3800 3801 3802
		if (command_must_succeed)
			xhci_err(xhci, "ERR: Reserved TRB counting for "
					"unfailable commands failed.\n");
3803
		return ret;
3804
	}
M
Mathias Nyman 已提交
3805 3806 3807

	cmd->command_trb = xhci->cmd_ring->enqueue;
	list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
3808

3809 3810 3811 3812 3813 3814 3815
	/* if there are no other commands queued we start the timeout timer */
	if (xhci->cmd_list.next == &cmd->cmd_list &&
	    !timer_pending(&xhci->cmd_timer)) {
		xhci->current_cmd = cmd;
		mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
	}

A
Andiry Xu 已提交
3816 3817
	queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
			field4 | xhci->cmd_ring->cycle_state);
3818 3819 3820
	return 0;
}

3821
/* Queue a slot enable or disable request on the command ring */
3822 3823
int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
		u32 trb_type, u32 slot_id)
3824
{
3825
	return queue_command(xhci, cmd, 0, 0, 0,
3826
			TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
3827 3828 3829
}

/* Queue an address device command TRB */
3830 3831
int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
		dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
3832
{
3833
	return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
3834
			upper_32_bits(in_ctx_ptr), 0,
3835 3836
			TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
			| (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
3837 3838
}

3839
int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
3840 3841
		u32 field1, u32 field2, u32 field3, u32 field4)
{
3842
	return queue_command(xhci, cmd, field1, field2, field3, field4, false);
3843 3844
}

3845
/* Queue a reset device command TRB */
3846 3847
int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
		u32 slot_id)
3848
{
3849
	return queue_command(xhci, cmd, 0, 0, 0,
3850
			TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3851
			false);
3852
}
3853 3854

/* Queue a configure endpoint command TRB */
3855 3856
int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
		struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
3857
		u32 slot_id, bool command_must_succeed)
3858
{
3859
	return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
3860
			upper_32_bits(in_ctx_ptr), 0,
3861 3862
			TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
			command_must_succeed);
3863
}
3864

3865
/* Queue an evaluate context command TRB */
3866 3867
int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
		dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
3868
{
3869
	return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
3870
			upper_32_bits(in_ctx_ptr), 0,
3871
			TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
3872
			command_must_succeed);
3873 3874
}

3875 3876 3877 3878
/*
 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
 * activity on an endpoint that is about to be suspended.
 */
3879 3880
int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
			     int slot_id, unsigned int ep_index, int suspend)
3881 3882 3883 3884
{
	u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
	u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
	u32 type = TRB_TYPE(TRB_STOP_RING);
3885
	u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
3886

3887
	return queue_command(xhci, cmd, 0, 0, 0,
3888
			trb_slot_id | trb_ep_index | type | trb_suspend, false);
3889 3890
}

3891 3892 3893 3894 3895
/* Set Transfer Ring Dequeue Pointer command */
void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
		unsigned int slot_id, unsigned int ep_index,
		unsigned int stream_id,
		struct xhci_dequeue_state *deq_state)
3896 3897 3898 3899
{
	dma_addr_t addr;
	u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
	u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3900
	u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
3901
	u32 trb_sct = 0;
3902
	u32 type = TRB_TYPE(TRB_SET_DEQ);
3903
	struct xhci_virt_ep *ep;
3904 3905
	struct xhci_command *cmd;
	int ret;
3906

3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
		"Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), new deq ptr = %p (0x%llx dma), new cycle = %u",
		deq_state->new_deq_seg,
		(unsigned long long)deq_state->new_deq_seg->dma,
		deq_state->new_deq_ptr,
		(unsigned long long)xhci_trb_virt_to_dma(
			deq_state->new_deq_seg, deq_state->new_deq_ptr),
		deq_state->new_cycle_state);

	addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
				    deq_state->new_deq_ptr);
3918
	if (addr == 0) {
3919
		xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3920
		xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
3921 3922
			  deq_state->new_deq_seg, deq_state->new_deq_ptr);
		return;
3923
	}
3924 3925 3926 3927
	ep = &xhci->devs[slot_id]->eps[ep_index];
	if ((ep->ep_state & SET_DEQ_PENDING)) {
		xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
		xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
3928
		return;
3929
	}
3930 3931 3932 3933 3934

	/* This function gets called from contexts where it cannot sleep */
	cmd = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
	if (!cmd) {
		xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr: ENOMEM\n");
3935
		return;
3936 3937
	}

3938 3939
	ep->queued_deq_seg = deq_state->new_deq_seg;
	ep->queued_deq_ptr = deq_state->new_deq_ptr;
3940 3941
	if (stream_id)
		trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
3942
	ret = queue_command(xhci, cmd,
3943 3944 3945
		lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state,
		upper_32_bits(addr), trb_stream_id,
		trb_slot_id | trb_ep_index | type, false);
3946 3947
	if (ret < 0) {
		xhci_free_command(xhci, cmd);
3948
		return;
3949 3950
	}

3951 3952 3953 3954 3955 3956
	/* Stop the TD queueing code from ringing the doorbell until
	 * this command completes.  The HC won't set the dequeue pointer
	 * if the ring is running, and ringing the doorbell starts the
	 * ring running.
	 */
	ep->ep_state |= SET_DEQ_PENDING;
3957
}
3958

3959 3960
int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
			int slot_id, unsigned int ep_index)
3961 3962 3963 3964 3965
{
	u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
	u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
	u32 type = TRB_TYPE(TRB_RESET_EP);

3966 3967
	return queue_command(xhci, cmd, 0, 0, 0,
			trb_slot_id | trb_ep_index | type, false);
3968
}