em28xx-core.c 31.6 KB
Newer Older
1
/*
2
   em28xx-core.c - driver for Empia EM2800/EM2820/2840 USB video capture devices
3

4 5
   Copyright (C) 2005 Ludovico Cavedon <cavedon@sssup.it>
		      Markus Rechberger <mrechberger@gmail.com>
6
		      Mauro Carvalho Chehab <mchehab@infradead.org>
7
		      Sascha Sommer <saschasommer@freenet.de>
8
   Copyright (C) 2012 Frank Schäfer <fschaefer.oss@googlemail.com>
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27

   This program is free software; you can redistribute it and/or modify
   it under the terms of the GNU General Public License as published by
   the Free Software Foundation; either version 2 of the License, or
   (at your option) any later version.

   This program is distributed in the hope that it will be useful,
   but WITHOUT ANY WARRANTY; without even the implied warranty of
   MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
   GNU General Public License for more details.

   You should have received a copy of the GNU General Public License
   along with this program; if not, write to the Free Software
   Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

#include <linux/init.h>
#include <linux/list.h>
#include <linux/module.h>
28
#include <linux/slab.h>
29 30
#include <linux/usb.h>
#include <linux/vmalloc.h>
31
#include <sound/ac97_codec.h>
32
#include <media/v4l2-common.h>
33

34
#include "em28xx.h"
35 36 37

/* #define ENABLE_DEBUG_ISOC_FRAMES */

38
static unsigned int core_debug;
39 40
module_param(core_debug, int, 0644);
MODULE_PARM_DESC(core_debug, "enable debug messages [core]");
41

42
#define em28xx_coredbg(fmt, arg...) do {\
43 44
	if (core_debug) \
		printk(KERN_INFO "%s %s :"fmt, \
45
			 dev->name, __func__ , ##arg); } while (0)
46

47
static unsigned int reg_debug;
48 49
module_param(reg_debug, int, 0644);
MODULE_PARM_DESC(reg_debug, "enable debug messages [URB reg]");
50

51
#define em28xx_regdbg(fmt, arg...) do {\
52 53
	if (reg_debug) \
		printk(KERN_INFO "%s %s :"fmt, \
54
			 dev->name, __func__ , ##arg); } while (0)
55

56
static int alt;
57 58 59
module_param(alt, int, 0644);
MODULE_PARM_DESC(alt, "alternate setting to use for video endpoint");

60 61 62 63
static unsigned int disable_vbi;
module_param(disable_vbi, int, 0644);
MODULE_PARM_DESC(disable_vbi, "disable vbi support");

64 65 66 67 68 69
/* FIXME */
#define em28xx_isocdbg(fmt, arg...) do {\
	if (core_debug) \
		printk(KERN_INFO "%s %s :"fmt, \
			 dev->name, __func__ , ##arg); } while (0)

70
/*
71
 * em28xx_read_reg_req()
72 73
 * reads data from the usb device specifying bRequest
 */
74
int em28xx_read_reg_req_len(struct em28xx *dev, u8 req, u16 reg,
75 76
				   char *buf, int len)
{
77 78
	int ret;
	int pipe = usb_rcvctrlpipe(dev->udev, 0);
79

80
	if (dev->state & DEV_DISCONNECTED)
81 82 83 84
		return -ENODEV;

	if (len > URB_MAX_CTRL_SIZE)
		return -EINVAL;
85

86
	if (reg_debug) {
87
		printk(KERN_DEBUG "(pipe 0x%08x): "
88 89 90 91 92 93 94
			"IN:  %02x %02x %02x %02x %02x %02x %02x %02x ",
			pipe,
			USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
			req, 0, 0,
			reg & 0xff, reg >> 8,
			len & 0xff, len >> 8);
	}
95

96
	mutex_lock(&dev->ctrl_urb_lock);
97
	ret = usb_control_msg(dev->udev, pipe, req,
98
			      USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
99 100 101 102
			      0x0000, reg, dev->urb_buf, len, HZ);
	if (ret < 0) {
		if (reg_debug)
			printk(" failed!\n");
103
		mutex_unlock(&dev->ctrl_urb_lock);
104 105 106 107 108
		return ret;
	}

	if (len)
		memcpy(buf, dev->urb_buf, len);
109

110 111
	mutex_unlock(&dev->ctrl_urb_lock);

112
	if (reg_debug) {
113 114 115
		int byte;

		printk("<<<");
116
		for (byte = 0; byte < len; byte++)
117 118
			printk(" %02x", (unsigned char)buf[byte]);
		printk("\n");
119 120 121 122 123 124
	}

	return ret;
}

/*
125
 * em28xx_read_reg_req()
126 127
 * reads data from the usb device specifying bRequest
 */
128
int em28xx_read_reg_req(struct em28xx *dev, u8 req, u16 reg)
129 130
{
	int ret;
131
	u8 val;
132

133 134
	ret = em28xx_read_reg_req_len(dev, req, reg, &val, 1);
	if (ret < 0)
135
		return ret;
136 137 138 139

	return val;
}

140
int em28xx_read_reg(struct em28xx *dev, u16 reg)
141
{
142
	return em28xx_read_reg_req(dev, USB_REQ_GET_STATUS, reg);
143
}
144
EXPORT_SYMBOL_GPL(em28xx_read_reg);
145 146

/*
147
 * em28xx_write_regs_req()
148 149
 * sends data to the usb device, specifying bRequest
 */
150
int em28xx_write_regs_req(struct em28xx *dev, u8 req, u16 reg, char *buf,
151 152 153
				 int len)
{
	int ret;
154
	int pipe = usb_sndctrlpipe(dev->udev, 0);
155

156
	if (dev->state & DEV_DISCONNECTED)
157 158
		return -ENODEV;

159
	if ((len < 1) || (len > URB_MAX_CTRL_SIZE))
160
		return -EINVAL;
161

162
	if (reg_debug) {
163 164
		int byte;

165
		printk(KERN_DEBUG "(pipe 0x%08x): "
166 167 168 169 170 171 172 173 174
			"OUT: %02x %02x %02x %02x %02x %02x %02x %02x >>>",
			pipe,
			USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
			req, 0, 0,
			reg & 0xff, reg >> 8,
			len & 0xff, len >> 8);

		for (byte = 0; byte < len; byte++)
			printk(" %02x", (unsigned char)buf[byte]);
175
		printk("\n");
176 177
	}

178
	mutex_lock(&dev->ctrl_urb_lock);
179
	memcpy(dev->urb_buf, buf, len);
180
	ret = usb_control_msg(dev->udev, pipe, req,
181
			      USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
182
			      0x0000, reg, dev->urb_buf, len, HZ);
183
	mutex_unlock(&dev->ctrl_urb_lock);
184

185 186 187
	if (dev->wait_after_write)
		msleep(dev->wait_after_write);

188 189 190
	return ret;
}

191
int em28xx_write_regs(struct em28xx *dev, u16 reg, char *buf, int len)
192
{
193 194 195 196 197 198 199 200 201 202
	int rc;

	rc = em28xx_write_regs_req(dev, USB_REQ_GET_STATUS, reg, buf, len);

	/* Stores GPO/GPIO values at the cache, if changed
	   Only write values should be stored, since input on a GPIO
	   register will return the input bits.
	   Not sure what happens on reading GPO register.
	 */
	if (rc >= 0) {
203
		if (reg == dev->reg_gpo_num)
204
			dev->reg_gpo = buf[0];
205
		else if (reg == dev->reg_gpio_num)
206 207 208 209
			dev->reg_gpio = buf[0];
	}

	return rc;
210
}
211
EXPORT_SYMBOL_GPL(em28xx_write_regs);
212

213 214 215 216 217
/* Write a single register */
int em28xx_write_reg(struct em28xx *dev, u16 reg, u8 val)
{
	return em28xx_write_regs(dev, reg, &val, 1);
}
218
EXPORT_SYMBOL_GPL(em28xx_write_reg);
219

220
/*
221
 * em28xx_write_reg_bits()
222 223 224
 * sets only some bits (specified by bitmask) of a register, by first reading
 * the actual value
 */
225
int em28xx_write_reg_bits(struct em28xx *dev, u16 reg, u8 val,
226 227 228 229
				 u8 bitmask)
{
	int oldval;
	u8 newval;
230

231
	/* Uses cache for gpo/gpio registers */
232
	if (reg == dev->reg_gpo_num)
233
		oldval = dev->reg_gpo;
234
	else if (reg == dev->reg_gpio_num)
235 236 237
		oldval = dev->reg_gpio;
	else
		oldval = em28xx_read_reg(dev, reg);
238 239

	if (oldval < 0)
240
		return oldval;
241

242
	newval = (((u8) oldval) & ~bitmask) | (val & bitmask);
243

244
	return em28xx_write_regs(dev, reg, &newval, 1);
245
}
246
EXPORT_SYMBOL_GPL(em28xx_write_reg_bits);
247

248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273
/*
 * em28xx_is_ac97_ready()
 * Checks if ac97 is ready
 */
static int em28xx_is_ac97_ready(struct em28xx *dev)
{
	int ret, i;

	/* Wait up to 50 ms for AC97 command to complete */
	for (i = 0; i < 10; i++, msleep(5)) {
		ret = em28xx_read_reg(dev, EM28XX_R43_AC97BUSY);
		if (ret < 0)
			return ret;

		if (!(ret & 0x01))
			return 0;
	}

	em28xx_warn("AC97 command still being executed: not handled properly!\n");
	return -EBUSY;
}

/*
 * em28xx_read_ac97()
 * write a 16 bit value to the specified AC97 address (LSB first!)
 */
274
int em28xx_read_ac97(struct em28xx *dev, u8 reg)
275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
{
	int ret;
	u8 addr = (reg & 0x7f) | 0x80;
	u16 val;

	ret = em28xx_is_ac97_ready(dev);
	if (ret < 0)
		return ret;

	ret = em28xx_write_regs(dev, EM28XX_R42_AC97ADDR, &addr, 1);
	if (ret < 0)
		return ret;

	ret = dev->em28xx_read_reg_req_len(dev, 0, EM28XX_R40_AC97LSB,
					   (u8 *)&val, sizeof(val));

	if (ret < 0)
		return ret;
	return le16_to_cpu(val);
}
295
EXPORT_SYMBOL_GPL(em28xx_read_ac97);
296

297
/*
298
 * em28xx_write_ac97()
299 300
 * write a 16 bit value to the specified AC97 address (LSB first!)
 */
301
int em28xx_write_ac97(struct em28xx *dev, u8 reg, u16 val)
302
{
303
	int ret;
304
	u8 addr = reg & 0x7f;
305 306 307 308 309 310 311
	__le16 value;

	value = cpu_to_le16(val);

	ret = em28xx_is_ac97_ready(dev);
	if (ret < 0)
		return ret;
312

313
	ret = em28xx_write_regs(dev, EM28XX_R40_AC97LSB, (u8 *) &value, 2);
314
	if (ret < 0)
315
		return ret;
316

317
	ret = em28xx_write_regs(dev, EM28XX_R42_AC97ADDR, &addr, 1);
318
	if (ret < 0)
319
		return ret;
320

321 322
	return 0;
}
323
EXPORT_SYMBOL_GPL(em28xx_write_ac97);
324

325
struct em28xx_vol_itable {
326
	enum em28xx_amux mux;
327 328 329
	u8		 reg;
};

330
static struct em28xx_vol_itable inputs[] = {
331 332 333 334 335 336 337
	{ EM28XX_AMUX_VIDEO,	AC97_VIDEO	},
	{ EM28XX_AMUX_LINE_IN,	AC97_LINE	},
	{ EM28XX_AMUX_PHONE,	AC97_PHONE	},
	{ EM28XX_AMUX_MIC,	AC97_MIC	},
	{ EM28XX_AMUX_CD,	AC97_CD		},
	{ EM28XX_AMUX_AUX,	AC97_AUX	},
	{ EM28XX_AMUX_PCM_OUT,	AC97_PCM	},
338 339 340
};

static int set_ac97_input(struct em28xx *dev)
341
{
342 343
	int ret, i;
	enum em28xx_amux amux = dev->ctl_ainput;
344

345 346 347 348
	/* EM28XX_AMUX_VIDEO2 is a special case used to indicate that
	   em28xx should point to LINE IN, while AC97 should use VIDEO
	 */
	if (amux == EM28XX_AMUX_VIDEO2)
349
		amux = EM28XX_AMUX_VIDEO;
350

351 352
	/* Mute all entres but the one that were selected */
	for (i = 0; i < ARRAY_SIZE(inputs); i++) {
353
		if (amux == inputs[i].mux)
354 355 356
			ret = em28xx_write_ac97(dev, inputs[i].reg, 0x0808);
		else
			ret = em28xx_write_ac97(dev, inputs[i].reg, 0x8000);
357

358 359 360 361 362
		if (ret < 0)
			em28xx_warn("couldn't setup AC97 register %d\n",
				     inputs[i].reg);
	}
	return 0;
363 364
}

365
static int em28xx_set_audio_source(struct em28xx *dev)
366
{
367
	int ret;
368 369
	u8 input;

370
	if (dev->board.is_em2800) {
371
		if (dev->ctl_ainput == EM28XX_AMUX_VIDEO)
372
			input = EM2800_AUDIO_SRC_TUNER;
373 374
		else
			input = EM2800_AUDIO_SRC_LINE;
375

376
		ret = em28xx_write_regs(dev, EM2800_R08_AUDIOSRC, &input, 1);
377 378 379 380
		if (ret < 0)
			return ret;
	}

381
	if (dev->board.has_msp34xx)
382 383 384 385 386 387
		input = EM28XX_AUDIO_SRC_TUNER;
	else {
		switch (dev->ctl_ainput) {
		case EM28XX_AMUX_VIDEO:
			input = EM28XX_AUDIO_SRC_TUNER;
			break;
388
		default:
389 390 391 392 393
			input = EM28XX_AUDIO_SRC_LINE;
			break;
		}
	}

394 395 396 397 398
	if (dev->board.mute_gpio && dev->mute)
		em28xx_gpio_set(dev, dev->board.mute_gpio);
	else
		em28xx_gpio_set(dev, INPUT(dev->ctl_input)->gpio);

399
	ret = em28xx_write_reg_bits(dev, EM28XX_R0E_AUDIOSRC, input, 0xc0);
400 401
	if (ret < 0)
		return ret;
402
	msleep(5);
403

404 405 406
	switch (dev->audio_mode.ac97) {
	case EM28XX_NO_AC97:
		break;
407 408
	default:
		ret = set_ac97_input(dev);
409
	}
410

411
	return ret;
412 413
}

414 415 416 417 418 419
struct em28xx_vol_otable {
	enum em28xx_aout mux;
	u8		 reg;
};

static const struct em28xx_vol_otable outputs[] = {
420 421 422 423 424
	{ EM28XX_AOUT_MASTER, AC97_MASTER		},
	{ EM28XX_AOUT_LINE,   AC97_HEADPHONE		},
	{ EM28XX_AOUT_MONO,   AC97_MASTER_MONO		},
	{ EM28XX_AOUT_LFE,    AC97_CENTER_LFE_MASTER	},
	{ EM28XX_AOUT_SURR,   AC97_SURROUND_MASTER	},
425 426
};

427
int em28xx_audio_analog_set(struct em28xx *dev)
428
{
429
	int ret, i;
430
	u8 xclk;
431

432 433
	if (!dev->audio_mode.has_audio)
		return 0;
434

435 436 437
	/* It is assumed that all devices use master volume for output.
	   It would be possible to use also line output.
	 */
438
	if (dev->audio_mode.ac97 != EM28XX_NO_AC97) {
439 440
		/* Mute all outputs */
		for (i = 0; i < ARRAY_SIZE(outputs); i++) {
441
			ret = em28xx_write_ac97(dev, outputs[i].reg, 0x8000);
442 443
			if (ret < 0)
				em28xx_warn("couldn't setup AC97 register %d\n",
444
				     outputs[i].reg);
445
		}
446
	}
447

448
	xclk = dev->board.xclk & 0x7f;
449
	if (!dev->mute)
450
		xclk |= EM28XX_XCLK_AUDIO_UNMUTE;
451

452
	ret = em28xx_write_reg(dev, EM28XX_R0F_XCLK, xclk);
453 454
	if (ret < 0)
		return ret;
455
	msleep(10);
456 457 458

	/* Selects the proper audio input */
	ret = em28xx_set_audio_source(dev);
459

460 461 462 463
	/* Sets volume */
	if (dev->audio_mode.ac97 != EM28XX_NO_AC97) {
		int vol;

464 465 466
		em28xx_write_ac97(dev, AC97_POWERDOWN, 0x4200);
		em28xx_write_ac97(dev, AC97_EXTENDED_STATUS, 0x0031);
		em28xx_write_ac97(dev, AC97_PCM_LR_ADC_RATE, 0xbb80);
467

468 469 470 471 472 473 474 475
		/* LSB: left channel - both channels with the same level */
		vol = (0x1f - dev->volume) | ((0x1f - dev->volume) << 8);

		/* Mute device, if needed */
		if (dev->mute)
			vol |= 0x8000;

		/* Sets volume */
476 477 478 479 480 481 482 483
		for (i = 0; i < ARRAY_SIZE(outputs); i++) {
			if (dev->ctl_aoutput & outputs[i].mux)
				ret = em28xx_write_ac97(dev, outputs[i].reg,
							vol);
			if (ret < 0)
				em28xx_warn("couldn't setup AC97 register %d\n",
				     outputs[i].reg);
		}
484 485 486 487

		if (dev->ctl_aoutput & EM28XX_AOUT_PCM_IN) {
			int sel = ac97_return_record_select(dev->ctl_aoutput);

488 489
			/* Use the same input for both left and right
			   channels */
490 491
			sel |= (sel << 8);

492
			em28xx_write_ac97(dev, AC97_REC_SEL, sel);
493
		}
494
	}
495

496 497 498
	return ret;
}
EXPORT_SYMBOL_GPL(em28xx_audio_analog_set);
499

500 501 502
int em28xx_audio_setup(struct em28xx *dev)
{
	int vid1, vid2, feat, cfg;
503
	u32 vid;
504

505 506
	if (dev->chip_id == CHIP_ID_EM2870 || dev->chip_id == CHIP_ID_EM2874
		|| dev->chip_id == CHIP_ID_EM28174) {
507
		/* Digital only device - don't load any alsa module */
508 509 510
		dev->audio_mode.has_audio = false;
		dev->has_audio_class = false;
		dev->has_alsa_audio = false;
511 512 513
		return 0;
	}

514
	dev->audio_mode.has_audio = true;
515 516 517

	/* See how this device is configured */
	cfg = em28xx_read_reg(dev, EM28XX_R00_CHIPCFG);
518 519 520
	em28xx_info("Config register raw data: 0x%02x\n", cfg);
	if (cfg < 0) {
		/* Register read error?  */
521
		cfg = EM28XX_CHIPCFG_AC97; /* Be conservative */
522 523
	} else if ((cfg & EM28XX_CHIPCFG_AUDIOMASK) == 0x00) {
		/* The device doesn't have vendor audio at all */
524 525
		dev->has_alsa_audio = false;
		dev->audio_mode.has_audio = false;
526 527 528
		return 0;
	} else if ((cfg & EM28XX_CHIPCFG_AUDIOMASK) ==
		   EM28XX_CHIPCFG_I2S_3_SAMPRATES) {
529 530
		em28xx_info("I2S Audio (3 sample rates)\n");
		dev->audio_mode.i2s_3rates = 1;
531 532
	} else if ((cfg & EM28XX_CHIPCFG_AUDIOMASK) ==
		   EM28XX_CHIPCFG_I2S_5_SAMPRATES) {
533 534 535 536
		em28xx_info("I2S Audio (5 sample rates)\n");
		dev->audio_mode.i2s_5rates = 1;
	}

537 538
	if ((cfg & EM28XX_CHIPCFG_AUDIOMASK) != EM28XX_CHIPCFG_AC97) {
		/* Skip the code that does AC97 vendor detection */
539 540 541 542 543 544 545 546
		dev->audio_mode.ac97 = EM28XX_NO_AC97;
		goto init_audio;
	}

	dev->audio_mode.ac97 = EM28XX_AC97_OTHER;

	vid1 = em28xx_read_ac97(dev, AC97_VENDOR_ID1);
	if (vid1 < 0) {
547 548 549 550 551
		/*
		 * Device likely doesn't support AC97
		 * Note: (some) em2800 devices without eeprom reports 0x91 on
		 *	 CHIPCFG register, even not having an AC97 chip
		 */
552
		em28xx_warn("AC97 chip type couldn't be determined\n");
553
		dev->audio_mode.ac97 = EM28XX_NO_AC97;
554 555
		dev->has_alsa_audio = false;
		dev->audio_mode.has_audio = false;
556 557 558 559 560 561 562
		goto init_audio;
	}

	vid2 = em28xx_read_ac97(dev, AC97_VENDOR_ID2);
	if (vid2 < 0)
		goto init_audio;

563 564 565 566
	vid = vid1 << 16 | vid2;

	dev->audio_mode.ac97_vendor_id = vid;
	em28xx_warn("AC97 vendor ID = 0x%08x\n", vid);
567 568 569 570 571 572 573 574

	feat = em28xx_read_ac97(dev, AC97_RESET);
	if (feat < 0)
		goto init_audio;

	dev->audio_mode.ac97_feat = feat;
	em28xx_warn("AC97 features = 0x%04x\n", feat);

575
	/* Try to identify what audio processor we have */
576
	if (((vid == 0xffffffff) || (vid == 0x83847650)) && (feat == 0x6a90))
577
		dev->audio_mode.ac97 = EM28XX_AC97_EM202;
578 579
	else if ((vid >> 8) == 0x838476)
		dev->audio_mode.ac97 = EM28XX_AC97_SIGMATEL;
580 581 582 583 584 585 586 587 588 589

init_audio:
	/* Reports detected AC97 processor */
	switch (dev->audio_mode.ac97) {
	case EM28XX_NO_AC97:
		em28xx_info("No AC97 audio processor\n");
		break;
	case EM28XX_AC97_EM202:
		em28xx_info("Empia 202 AC97 audio processor detected\n");
		break;
590 591 592 593
	case EM28XX_AC97_SIGMATEL:
		em28xx_info("Sigmatel audio processor detected(stac 97%02x)\n",
			    dev->audio_mode.ac97_vendor_id & 0xff);
		break;
594 595 596 597 598 599 600 601 602 603 604
	case EM28XX_AC97_OTHER:
		em28xx_warn("Unknown AC97 audio processor detected!\n");
		break;
	default:
		break;
	}

	return em28xx_audio_analog_set(dev);
}
EXPORT_SYMBOL_GPL(em28xx_audio_setup);

605
int em28xx_colorlevels_set_default(struct em28xx *dev)
606
{
607 608 609 610 611 612 613 614 615 616 617 618 619 620
	em28xx_write_reg(dev, EM28XX_R20_YGAIN, 0x10);	/* contrast */
	em28xx_write_reg(dev, EM28XX_R21_YOFFSET, 0x00);	/* brightness */
	em28xx_write_reg(dev, EM28XX_R22_UVGAIN, 0x10);	/* saturation */
	em28xx_write_reg(dev, EM28XX_R23_UOFFSET, 0x00);
	em28xx_write_reg(dev, EM28XX_R24_VOFFSET, 0x00);
	em28xx_write_reg(dev, EM28XX_R25_SHARPNESS, 0x00);

	em28xx_write_reg(dev, EM28XX_R14_GAMMA, 0x20);
	em28xx_write_reg(dev, EM28XX_R15_RGAIN, 0x20);
	em28xx_write_reg(dev, EM28XX_R16_GGAIN, 0x20);
	em28xx_write_reg(dev, EM28XX_R17_BGAIN, 0x20);
	em28xx_write_reg(dev, EM28XX_R18_ROFFSET, 0x00);
	em28xx_write_reg(dev, EM28XX_R19_GOFFSET, 0x00);
	return em28xx_write_reg(dev, EM28XX_R1A_BOFFSET, 0x00);
621 622
}

623
int em28xx_capture_start(struct em28xx *dev, int start)
624
{
625
	int rc;
626

627 628 629
	if (dev->chip_id == CHIP_ID_EM2874 ||
	    dev->chip_id == CHIP_ID_EM2884 ||
	    dev->chip_id == CHIP_ID_EM28174) {
630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645
		/* The Transport Stream Enable Register moved in em2874 */
		if (!start) {
			rc = em28xx_write_reg_bits(dev, EM2874_R5F_TS_ENABLE,
						   0x00,
						   EM2874_TS1_CAPTURE_ENABLE);
			return rc;
		}

		/* Enable Transport Stream */
		rc = em28xx_write_reg_bits(dev, EM2874_R5F_TS_ENABLE,
					   EM2874_TS1_CAPTURE_ENABLE,
					   EM2874_TS1_CAPTURE_ENABLE);
		return rc;
	}


646 647
	/* FIXME: which is the best order? */
	/* video registers are sampled by VREF */
648
	rc = em28xx_write_reg_bits(dev, EM28XX_R0C_USBSUSP,
649 650 651 652 653 654
				   start ? 0x10 : 0x00, 0x10);
	if (rc < 0)
		return rc;

	if (!start) {
		/* disable video capture */
655
		rc = em28xx_write_reg(dev, EM28XX_R12_VINENABLE, 0x27);
656
		return rc;
657 658
	}

659 660 661
	if (dev->board.is_webcam)
		rc = em28xx_write_reg(dev, 0x13, 0x0c);

662
	/* enable video capture */
663
	rc = em28xx_write_reg(dev, 0x48, 0x00);
664

665
	if (dev->mode == EM28XX_ANALOG_MODE)
666
		rc = em28xx_write_reg(dev, EM28XX_R12_VINENABLE, 0x67);
667
	else
668
		rc = em28xx_write_reg(dev, EM28XX_R12_VINENABLE, 0x37);
669

670
	msleep(6);
671 672

	return rc;
673 674
}

675 676 677 678 679 680 681 682 683 684 685 686 687 688
int em28xx_vbi_supported(struct em28xx *dev)
{
	/* Modprobe option to manually disable */
	if (disable_vbi == 1)
		return 0;

	if (dev->chip_id == CHIP_ID_EM2860 ||
	    dev->chip_id == CHIP_ID_EM2883)
		return 1;

	/* Version of em28xx that does not support VBI */
	return 0;
}

689
int em28xx_set_outfmt(struct em28xx *dev)
690
{
691
	int ret;
692
	u8 vinctrl;
693 694

	ret = em28xx_write_reg_bits(dev, EM28XX_R27_OUTFMT,
695
				dev->format->reg | 0x20, 0xff);
696
	if (ret < 0)
697
			return ret;
698

699
	ret = em28xx_write_reg(dev, EM28XX_R10_VINMODE, dev->vinmode);
700 701 702
	if (ret < 0)
		return ret;

703 704 705 706
	vinctrl = dev->vinctl;
	if (em28xx_vbi_supported(dev) == 1) {
		vinctrl |= EM28XX_VINCTRL_VBI_RAW;
		em28xx_write_reg(dev, EM28XX_R34_VBI_START_H, 0x00);
707 708 709 710 711 712 713 714 715
		em28xx_write_reg(dev, EM28XX_R36_VBI_WIDTH, dev->vbi_width/4);
		em28xx_write_reg(dev, EM28XX_R37_VBI_HEIGHT, dev->vbi_height);
		if (dev->norm & V4L2_STD_525_60) {
			/* NTSC */
			em28xx_write_reg(dev, EM28XX_R35_VBI_START_V, 0x09);
		} else if (dev->norm & V4L2_STD_625_50) {
			/* PAL */
			em28xx_write_reg(dev, EM28XX_R35_VBI_START_V, 0x07);
		}
716 717 718
	}

	return em28xx_write_reg(dev, EM28XX_R11_VINCTRL, vinctrl);
719 720
}

721 722
static int em28xx_accumulator_set(struct em28xx *dev, u8 xmin, u8 xmax,
				  u8 ymin, u8 ymax)
723
{
724 725
	em28xx_coredbg("em28xx Scale: (%d,%d)-(%d,%d)\n",
			xmin, ymin, xmax, ymax);
726

727 728 729 730
	em28xx_write_regs(dev, EM28XX_R28_XMIN, &xmin, 1);
	em28xx_write_regs(dev, EM28XX_R29_XMAX, &xmax, 1);
	em28xx_write_regs(dev, EM28XX_R2A_YMIN, &ymin, 1);
	return em28xx_write_regs(dev, EM28XX_R2B_YMAX, &ymax, 1);
731 732
}

733
static int em28xx_capture_area_set(struct em28xx *dev, u8 hstart, u8 vstart,
734 735 736 737 738 739
				   u16 width, u16 height)
{
	u8 cwidth = width;
	u8 cheight = height;
	u8 overflow = (height >> 7 & 0x02) | (width >> 8 & 0x01);

740 741
	em28xx_coredbg("em28xx Area Set: (%d,%d)\n",
			(width | (overflow & 2) << 7),
742 743
			(height | (overflow & 1) << 8));

744 745 746 747 748
	em28xx_write_regs(dev, EM28XX_R1C_HSTART, &hstart, 1);
	em28xx_write_regs(dev, EM28XX_R1D_VSTART, &vstart, 1);
	em28xx_write_regs(dev, EM28XX_R1E_CWIDTH, &cwidth, 1);
	em28xx_write_regs(dev, EM28XX_R1F_CHEIGHT, &cheight, 1);
	return em28xx_write_regs(dev, EM28XX_R1B_OFLOW, &overflow, 1);
749 750
}

751
static int em28xx_scaler_set(struct em28xx *dev, u16 h, u16 v)
752
{
753 754
	u8 mode;
	/* the em2800 scaler only supports scaling down to 50% */
755

756
	if (dev->board.is_em2800) {
757
		mode = (v ? 0x20 : 0x00) | (h ? 0x10 : 0x00);
758
	} else {
759
		u8 buf[2];
760

761 762
		buf[0] = h;
		buf[1] = h >> 8;
763
		em28xx_write_regs(dev, EM28XX_R30_HSCALELOW, (char *)buf, 2);
764

765 766
		buf[0] = v;
		buf[1] = v >> 8;
767
		em28xx_write_regs(dev, EM28XX_R32_VSCALELOW, (char *)buf, 2);
768 769
		/* it seems that both H and V scalers must be active
		   to work correctly */
770
		mode = (h || v) ? 0x30 : 0x00;
771
	}
772
	return em28xx_write_reg_bits(dev, EM28XX_R26_COMPR, mode, 0x30);
773 774 775
}

/* FIXME: this only function read values from dev */
776
int em28xx_resolution_set(struct em28xx *dev)
777 778 779
{
	int width, height;
	width = norm_maxw(dev);
780 781
	height = norm_maxh(dev);

782 783 784 785 786 787 788
	/* Properly setup VBI */
	dev->vbi_width = 720;
	if (dev->norm & V4L2_STD_525_60)
		dev->vbi_height = 12;
	else
		dev->vbi_height = 18;

789
	em28xx_set_outfmt(dev);
790

791
	em28xx_accumulator_set(dev, 1, (width - 4) >> 2, 1, (height - 4) >> 2);
792

793 794 795 796 797 798 799
	/* If we don't set the start position to 2 in VBI mode, we end up
	   with line 20/21 being YUYV encoded instead of being in 8-bit
	   greyscale.  The core of the issue is that line 21 (and line 23 for
	   PAL WSS) are inside of active video region, and as a result they
	   get the pixelformatting associated with that area.  So by cropping
	   it out, we end up with the same format as the rest of the VBI
	   region */
800
	if (em28xx_vbi_supported(dev) == 1)
801
		em28xx_capture_area_set(dev, 0, 2, width >> 2, height >> 2);
802 803
	else
		em28xx_capture_area_set(dev, 0, 0, width >> 2, height >> 2);
804

805
	return em28xx_scaler_set(dev, dev->hscale, dev->vscale);
806 807
}

808
int em28xx_set_alternate(struct em28xx *dev)
809 810
{
	int errCode, prev_alt = dev->alt;
811
	int i;
812
	unsigned int min_pkt_size = dev->width * 2 + 4;
813

814 815 816 817 818 819 820 821 822 823
	/*
	 * alt = 0 is used only for control messages, so, only values
	 * greater than 0 can be used for streaming.
	 */
	if (alt && alt < dev->num_alt) {
		em28xx_coredbg("alternate forced to %d\n", dev->alt);
		dev->alt = alt;
		goto set_alt;
	}

824
	/* When image size is bigger than a certain value,
825 826 827
	   the frame size should be increased, otherwise, only
	   green screen will be received.
	 */
828
	if (dev->width * 2 * dev->height > 720 * 240 * 2)
829 830
		min_pkt_size *= 2;

831 832
	for (i = 0; i < dev->num_alt; i++) {
		/* stop when the selected alt setting offers enough bandwidth */
833
		if (dev->alt_max_pkt_size_isoc[i] >= min_pkt_size) {
834
			dev->alt = i;
835
			break;
836 837 838
		/* otherwise make sure that we end up with the maximum bandwidth
		   because the min_pkt_size equation might be wrong...
		*/
839 840
		} else if (dev->alt_max_pkt_size_isoc[i] >
			   dev->alt_max_pkt_size_isoc[dev->alt])
841 842
			dev->alt = i;
	}
843

844
set_alt:
845
	if (dev->alt != prev_alt) {
846 847
		em28xx_coredbg("minimum isoc packet size: %u (alt=%d)\n",
				min_pkt_size, dev->alt);
848
		dev->max_pkt_size = dev->alt_max_pkt_size_isoc[dev->alt];
849 850
		em28xx_coredbg("setting alternate %d with wMaxPacketSize=%u\n",
			       dev->alt, dev->max_pkt_size);
851 852
		errCode = usb_set_interface(dev->udev, 0, dev->alt);
		if (errCode < 0) {
853
			em28xx_errdev("cannot change alternate number to %d (error=%i)\n",
854
					dev->alt, errCode);
855 856 857 858 859
			return errCode;
		}
	}
	return 0;
}
860

861 862 863 864 865 866 867
int em28xx_gpio_set(struct em28xx *dev, struct em28xx_reg_seq *gpio)
{
	int rc = 0;

	if (!gpio)
		return rc;

868 869 870 871 872 873 874 875
	if (dev->mode != EM28XX_SUSPEND) {
		em28xx_write_reg(dev, 0x48, 0x00);
		if (dev->mode == EM28XX_ANALOG_MODE)
			em28xx_write_reg(dev, EM28XX_R12_VINENABLE, 0x67);
		else
			em28xx_write_reg(dev, EM28XX_R12_VINENABLE, 0x37);
		msleep(6);
	}
876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893

	/* Send GPIO reset sequences specified at board entry */
	while (gpio->sleep >= 0) {
		if (gpio->reg >= 0) {
			rc = em28xx_write_reg_bits(dev,
						   gpio->reg,
						   gpio->val,
						   gpio->mask);
			if (rc < 0)
				return rc;
		}
		if (gpio->sleep > 0)
			msleep(gpio->sleep);

		gpio++;
	}
	return rc;
}
894
EXPORT_SYMBOL_GPL(em28xx_gpio_set);
895 896 897 898 899 900

int em28xx_set_mode(struct em28xx *dev, enum em28xx_mode set_mode)
{
	if (dev->mode == set_mode)
		return 0;

901
	if (set_mode == EM28XX_SUSPEND) {
902
		dev->mode = set_mode;
903 904 905 906

		/* FIXME: add suspend support for ac97 */

		return em28xx_gpio_set(dev, dev->board.suspend_gpio);
907 908 909 910 911
	}

	dev->mode = set_mode;

	if (dev->mode == EM28XX_DIGITAL_MODE)
912
		return em28xx_gpio_set(dev, dev->board.dvb_gpio);
913
	else
914
		return em28xx_gpio_set(dev, INPUT(dev->ctl_input)->gpio);
915 916 917
}
EXPORT_SYMBOL_GPL(em28xx_set_mode);

918 919 920 921 922
/* ------------------------------------------------------------------
	URB control
   ------------------------------------------------------------------*/

/*
923
 * URB completion handler for isoc/bulk transfers
924 925 926
 */
static void em28xx_irq_callback(struct urb *urb)
{
927
	struct em28xx *dev = urb->context;
928
	int i;
929

930 931 932 933 934 935 936 937 938 939 940 941 942
	switch (urb->status) {
	case 0:             /* success */
	case -ETIMEDOUT:    /* NAK */
		break;
	case -ECONNRESET:   /* kill */
	case -ENOENT:
	case -ESHUTDOWN:
		return;
	default:            /* error */
		em28xx_isocdbg("urb completition error %d.\n", urb->status);
		break;
	}

943 944
	/* Copy data from URB */
	spin_lock(&dev->slock);
945
	dev->usb_ctl.urb_data_copy(dev, urb);
946 947 948 949
	spin_unlock(&dev->slock);

	/* Reset urb buffers */
	for (i = 0; i < urb->number_of_packets; i++) {
950
		/* isoc only (bulk: number_of_packets = 0) */
951 952 953 954 955 956 957
		urb->iso_frame_desc[i].status = 0;
		urb->iso_frame_desc[i].actual_length = 0;
	}
	urb->status = 0;

	urb->status = usb_submit_urb(urb, GFP_ATOMIC);
	if (urb->status) {
958 959
		em28xx_isocdbg("urb resubmit failed (error=%i)\n",
			       urb->status);
960 961 962 963 964 965
	}
}

/*
 * Stop and Deallocate URBs
 */
966
void em28xx_uninit_usb_xfer(struct em28xx *dev, enum em28xx_mode mode)
967 968
{
	struct urb *urb;
969
	struct em28xx_usb_bufs *usb_bufs;
970 971
	int i;

972 973
	em28xx_isocdbg("em28xx: called em28xx_uninit_usb_xfer in mode %d\n",
		       mode);
974 975

	if (mode == EM28XX_DIGITAL_MODE)
976
		usb_bufs = &dev->usb_ctl.digital_bufs;
977
	else
978
		usb_bufs = &dev->usb_ctl.analog_bufs;
979

980 981
	for (i = 0; i < usb_bufs->num_bufs; i++) {
		urb = usb_bufs->urb[i];
982
		if (urb) {
983 984 985 986 987
			if (!irqs_disabled())
				usb_kill_urb(urb);
			else
				usb_unlink_urb(urb);

988
			if (usb_bufs->transfer_buffer[i]) {
989
				usb_free_coherent(dev->udev,
990
					urb->transfer_buffer_length,
991
					usb_bufs->transfer_buffer[i],
992
					urb->transfer_dma);
993 994
			}
			usb_free_urb(urb);
995
			usb_bufs->urb[i] = NULL;
996
		}
997
		usb_bufs->transfer_buffer[i] = NULL;
998 999
	}

1000 1001
	kfree(usb_bufs->urb);
	kfree(usb_bufs->transfer_buffer);
1002

1003 1004 1005
	usb_bufs->urb = NULL;
	usb_bufs->transfer_buffer = NULL;
	usb_bufs->num_bufs = 0;
1006 1007 1008

	em28xx_capture_start(dev, 0);
}
1009
EXPORT_SYMBOL_GPL(em28xx_uninit_usb_xfer);
1010

1011 1012 1013 1014 1015 1016 1017
/*
 * Stop URBs
 */
void em28xx_stop_urbs(struct em28xx *dev)
{
	int i;
	struct urb *urb;
1018
	struct em28xx_usb_bufs *isoc_bufs = &dev->usb_ctl.digital_bufs;
1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035

	em28xx_isocdbg("em28xx: called em28xx_stop_urbs\n");

	for (i = 0; i < isoc_bufs->num_bufs; i++) {
		urb = isoc_bufs->urb[i];
		if (urb) {
			if (!irqs_disabled())
				usb_kill_urb(urb);
			else
				usb_unlink_urb(urb);
		}
	}

	em28xx_capture_start(dev, 0);
}
EXPORT_SYMBOL_GPL(em28xx_stop_urbs);

1036
/*
1037
 * Allocate URBs
1038
 */
1039 1040
int em28xx_alloc_urbs(struct em28xx *dev, enum em28xx_mode mode, int xfer_bulk,
		      int num_bufs, int max_pkt_size, int packet_multiplier)
1041
{
1042
	struct em28xx_usb_bufs *usb_bufs;
1043 1044 1045 1046 1047
	int i;
	int sb_size, pipe;
	struct urb *urb;
	int j, k;

1048 1049 1050
	em28xx_isocdbg("em28xx: called em28xx_alloc_isoc in mode %d\n", mode);

	if (mode == EM28XX_DIGITAL_MODE)
1051
		usb_bufs = &dev->usb_ctl.digital_bufs;
1052
	else
1053
		usb_bufs = &dev->usb_ctl.analog_bufs;
1054 1055

	/* De-allocates all pending stuff */
1056
	em28xx_uninit_usb_xfer(dev, mode);
1057

1058
	usb_bufs->num_bufs = num_bufs;
1059

1060 1061
	usb_bufs->urb = kzalloc(sizeof(void *)*num_bufs,  GFP_KERNEL);
	if (!usb_bufs->urb) {
1062 1063 1064 1065
		em28xx_errdev("cannot alloc memory for usb buffers\n");
		return -ENOMEM;
	}

1066
	usb_bufs->transfer_buffer = kzalloc(sizeof(void *)*num_bufs,
1067
					     GFP_KERNEL);
1068
	if (!usb_bufs->transfer_buffer) {
1069
		em28xx_errdev("cannot allocate memory for usb transfer\n");
1070
		kfree(usb_bufs->urb);
1071 1072 1073
		return -ENOMEM;
	}

1074 1075 1076 1077 1078
	usb_bufs->max_pkt_size = max_pkt_size;
	if (xfer_bulk)
		usb_bufs->num_packets = 0;
	else
		usb_bufs->num_packets = packet_multiplier;
1079 1080
	dev->usb_ctl.vid_buf = NULL;
	dev->usb_ctl.vbi_buf = NULL;
1081

1082
	sb_size = packet_multiplier * usb_bufs->max_pkt_size;
1083 1084

	/* allocate urbs and transfer buffers */
1085 1086
	for (i = 0; i < usb_bufs->num_bufs; i++) {
		urb = usb_alloc_urb(usb_bufs->num_packets, GFP_KERNEL);
1087
		if (!urb) {
1088
			em28xx_err("cannot alloc usb_ctl.urb %i\n", i);
1089
			em28xx_uninit_usb_xfer(dev, mode);
1090 1091
			return -ENOMEM;
		}
1092
		usb_bufs->urb[i] = urb;
1093

1094
		usb_bufs->transfer_buffer[i] = usb_alloc_coherent(dev->udev,
1095
			sb_size, GFP_KERNEL, &urb->transfer_dma);
1096
		if (!usb_bufs->transfer_buffer[i]) {
1097 1098 1099
			em28xx_err("unable to allocate %i bytes for transfer"
					" buffer %i%s\n",
					sb_size, i,
1100
					in_interrupt() ? " while in int" : "");
1101
			em28xx_uninit_usb_xfer(dev, mode);
1102 1103
			return -ENOMEM;
		}
1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131
		memset(usb_bufs->transfer_buffer[i], 0, sb_size);

		if (xfer_bulk) { /* bulk */
			pipe = usb_rcvbulkpipe(dev->udev,
					       mode == EM28XX_ANALOG_MODE ?
					       EM28XX_EP_ANALOG :
					       EM28XX_EP_DIGITAL);
			usb_fill_bulk_urb(urb, dev->udev, pipe,
					  usb_bufs->transfer_buffer[i], sb_size,
					  em28xx_irq_callback, dev);
			urb->transfer_flags = URB_NO_TRANSFER_DMA_MAP;
		} else { /* isoc */
			pipe = usb_rcvisocpipe(dev->udev,
					       mode == EM28XX_ANALOG_MODE ?
					       EM28XX_EP_ANALOG :
					       EM28XX_EP_DIGITAL);
			usb_fill_int_urb(urb, dev->udev, pipe,
					 usb_bufs->transfer_buffer[i], sb_size,
					 em28xx_irq_callback, dev, 1);
			urb->transfer_flags = URB_ISO_ASAP |
					      URB_NO_TRANSFER_DMA_MAP;
			k = 0;
			for (j = 0; j < usb_bufs->num_packets; j++) {
				urb->iso_frame_desc[j].offset = k;
				urb->iso_frame_desc[j].length =
							usb_bufs->max_pkt_size;
				k += usb_bufs->max_pkt_size;
			}
1132
		}
1133 1134

		urb->number_of_packets = usb_bufs->num_packets;
1135 1136
	}

1137 1138
	return 0;
}
1139
EXPORT_SYMBOL_GPL(em28xx_alloc_urbs);
1140 1141 1142 1143

/*
 * Allocate URBs and start IRQ
 */
1144 1145 1146 1147
int em28xx_init_usb_xfer(struct em28xx *dev, enum em28xx_mode mode,
		    int xfer_bulk, int num_bufs, int max_pkt_size,
		    int packet_multiplier,
		    int (*urb_data_copy) (struct em28xx *dev, struct urb *urb))
1148 1149 1150
{
	struct em28xx_dmaqueue *dma_q = &dev->vidq;
	struct em28xx_dmaqueue *vbi_dma_q = &dev->vbiq;
1151
	struct em28xx_usb_bufs *usb_bufs;
1152 1153 1154 1155
	int i;
	int rc;
	int alloc;

1156 1157
	em28xx_isocdbg("em28xx: called em28xx_init_usb_xfer in mode %d\n",
		       mode);
1158

1159
	dev->usb_ctl.urb_data_copy = urb_data_copy;
1160 1161

	if (mode == EM28XX_DIGITAL_MODE) {
1162 1163
		usb_bufs = &dev->usb_ctl.digital_bufs;
		/* no need to free/alloc usb buffers in digital mode */
1164 1165
		alloc = 0;
	} else {
1166
		usb_bufs = &dev->usb_ctl.analog_bufs;
1167 1168 1169 1170
		alloc = 1;
	}

	if (alloc) {
1171 1172
		rc = em28xx_alloc_urbs(dev, mode, xfer_bulk, num_bufs,
				       max_pkt_size, packet_multiplier);
1173 1174 1175 1176
		if (rc)
			return rc;
	}

1177 1178 1179 1180 1181 1182 1183 1184 1185 1186
	if (xfer_bulk) {
		rc = usb_clear_halt(dev->udev, usb_bufs->urb[0]->pipe);
		if (rc < 0) {
			em28xx_err("failed to clear USB bulk endpoint stall/halt condition (error=%i)\n",
				   rc);
			em28xx_uninit_usb_xfer(dev, mode);
			return rc;
		}
	}

1187
	init_waitqueue_head(&dma_q->wq);
1188
	init_waitqueue_head(&vbi_dma_q->wq);
1189

1190
	em28xx_capture_start(dev, 1);
1191 1192

	/* submit urbs and enables IRQ */
1193 1194
	for (i = 0; i < usb_bufs->num_bufs; i++) {
		rc = usb_submit_urb(usb_bufs->urb[i], GFP_ATOMIC);
1195 1196 1197
		if (rc) {
			em28xx_err("submit of urb %i failed (error=%i)\n", i,
				   rc);
1198
			em28xx_uninit_usb_xfer(dev, mode);
1199 1200 1201 1202 1203 1204
			return rc;
		}
	}

	return 0;
}
1205
EXPORT_SYMBOL_GPL(em28xx_init_usb_xfer);
1206 1207 1208 1209 1210 1211 1212

/*
 * em28xx_wake_i2c()
 * configure i2c attached devices
 */
void em28xx_wake_i2c(struct em28xx *dev)
{
1213 1214 1215
	v4l2_device_call_all(&dev->v4l2_dev, 0, core,  reset, 0);
	v4l2_device_call_all(&dev->v4l2_dev, 0, video, s_routing,
			INPUT(dev->ctl_input)->vmux, 0, 0);
1216
	v4l2_device_call_all(&dev->v4l2_dev, 0, video, s_stream, 0);
1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238
}

/*
 * Device control list
 */

static LIST_HEAD(em28xx_devlist);
static DEFINE_MUTEX(em28xx_devlist_mutex);

/*
 * Extension interface
 */

static LIST_HEAD(em28xx_extension_devlist);

int em28xx_register_extension(struct em28xx_ops *ops)
{
	struct em28xx *dev = NULL;

	mutex_lock(&em28xx_devlist_mutex);
	list_add_tail(&ops->next, &em28xx_extension_devlist);
	list_for_each_entry(dev, &em28xx_devlist, devlist) {
1239
		ops->init(dev);
1240 1241
	}
	mutex_unlock(&em28xx_devlist_mutex);
1242
	printk(KERN_INFO "Em28xx: Initialized (%s) extension\n", ops->name);
1243 1244 1245 1246 1247 1248 1249 1250 1251 1252
	return 0;
}
EXPORT_SYMBOL(em28xx_register_extension);

void em28xx_unregister_extension(struct em28xx_ops *ops)
{
	struct em28xx *dev = NULL;

	mutex_lock(&em28xx_devlist_mutex);
	list_for_each_entry(dev, &em28xx_devlist, devlist) {
1253
		ops->fini(dev);
1254 1255 1256
	}
	list_del(&ops->next);
	mutex_unlock(&em28xx_devlist_mutex);
1257
	printk(KERN_INFO "Em28xx: Removed (%s) extension\n", ops->name);
1258 1259 1260 1261 1262
}
EXPORT_SYMBOL(em28xx_unregister_extension);

void em28xx_init_extension(struct em28xx *dev)
{
1263
	const struct em28xx_ops *ops = NULL;
1264

1265
	mutex_lock(&em28xx_devlist_mutex);
1266 1267 1268 1269
	list_add_tail(&dev->devlist, &em28xx_devlist);
	list_for_each_entry(ops, &em28xx_extension_devlist, next) {
		if (ops->init)
			ops->init(dev);
1270
	}
1271
	mutex_unlock(&em28xx_devlist_mutex);
1272 1273 1274 1275
}

void em28xx_close_extension(struct em28xx *dev)
{
1276
	const struct em28xx_ops *ops = NULL;
1277

1278
	mutex_lock(&em28xx_devlist_mutex);
1279 1280 1281
	list_for_each_entry(ops, &em28xx_extension_devlist, next) {
		if (ops->fini)
			ops->fini(dev);
1282
	}
1283
	list_del(&dev->devlist);
1284
	mutex_unlock(&em28xx_devlist_mutex);
1285
}