mach-osiris.c 10.2 KB
Newer Older
1
/* linux/arch/arm/mach-s3c2440/mach-osiris.c
2
 *
3
 * Copyright (c) 2005-2008 Simtec Electronics
4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *	http://armlinux.simtec.co.uk/
 *	Ben Dooks <ben@simtec.co.uk>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
*/

#include <linux/kernel.h>
#include <linux/types.h>
#include <linux/interrupt.h>
#include <linux/list.h>
#include <linux/timer.h>
#include <linux/init.h>
18
#include <linux/gpio.h>
19
#include <linux/device.h>
20
#include <linux/syscore_ops.h>
21
#include <linux/serial_core.h>
22
#include <linux/clk.h>
23
#include <linux/i2c.h>
24
#include <linux/io.h>
25
#include <linux/platform_device.h>
26

27 28
#include <linux/i2c/tps65010.h>

29 30 31 32
#include <asm/mach/arch.h>
#include <asm/mach/map.h>
#include <asm/mach/irq.h>

33 34
#include <mach/osiris-map.h>
#include <mach/osiris-cpld.h>
35

36
#include <mach/hardware.h>
37 38 39
#include <asm/irq.h>
#include <asm/mach-types.h>

40
#include <plat/cpu-freq.h>
41
#include <plat/regs-serial.h>
42 43 44
#include <mach/regs-gpio.h>
#include <mach/regs-mem.h>
#include <mach/regs-lcd.h>
45 46
#include <linux/platform_data/mtd-nand-s3c2410.h>
#include <linux/platform_data/i2c-s3c2410.h>
47 48 49 50 51 52

#include <linux/mtd/mtd.h>
#include <linux/mtd/nand.h>
#include <linux/mtd/nand_ecc.h>
#include <linux/mtd/partitions.h>

53
#include <plat/gpio-cfg.h>
54
#include <plat/clock.h>
55 56
#include <plat/devs.h>
#include <plat/cpu.h>
57

58 59
#include "common.h"

S
Simon Arlott 已提交
60
/* onboard perihperal map */
61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79

static struct map_desc osiris_iodesc[] __initdata = {
  /* ISA IO areas (may be over-written later) */

  {
	  .virtual	= (u32)S3C24XX_VA_ISA_BYTE,
	  .pfn		= __phys_to_pfn(S3C2410_CS5),
	  .length	= SZ_16M,
	  .type		= MT_DEVICE,
  }, {
	  .virtual	= (u32)S3C24XX_VA_ISA_WORD,
	  .pfn		= __phys_to_pfn(S3C2410_CS5),
	  .length	= SZ_16M,
	  .type		= MT_DEVICE,
  },

  /* CPLD control registers */

  {
80 81 82 83 84
	  .virtual	= (u32)OSIRIS_VA_CTRL0,
	  .pfn		= __phys_to_pfn(OSIRIS_PA_CTRL0),
	  .length	= SZ_16K,
	  .type		= MT_DEVICE,
  }, {
85 86 87
	  .virtual	= (u32)OSIRIS_VA_CTRL1,
	  .pfn		= __phys_to_pfn(OSIRIS_PA_CTRL1),
	  .length	= SZ_16K,
88
	  .type		= MT_DEVICE,
89 90 91 92
  }, {
	  .virtual	= (u32)OSIRIS_VA_CTRL2,
	  .pfn		= __phys_to_pfn(OSIRIS_PA_CTRL2),
	  .length	= SZ_16K,
93
	  .type		= MT_DEVICE,
94 95 96 97 98
  }, {
	  .virtual	= (u32)OSIRIS_VA_IDREG,
	  .pfn		= __phys_to_pfn(OSIRIS_PA_IDREG),
	  .length	= SZ_16K,
	  .type		= MT_DEVICE,
99 100 101 102 103 104 105
  },
};

#define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
#define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
#define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE

106
static struct s3c2410_uartcfg osiris_uartcfgs[] __initdata = {
107 108 109 110 111 112
	[0] = {
		.hwport	     = 0,
		.flags	     = 0,
		.ucon	     = UCON,
		.ulcon	     = ULCON,
		.ufcon	     = UFCON,
113
		.clk_sel	= S3C2410_UCON_CLKSEL1 | S3C2410_UCON_CLKSEL2,
114 115
	},
	[1] = {
116
		.hwport	     = 1,
117 118 119 120
		.flags	     = 0,
		.ucon	     = UCON,
		.ulcon	     = ULCON,
		.ufcon	     = UFCON,
121
		.clk_sel	= S3C2410_UCON_CLKSEL1 | S3C2410_UCON_CLKSEL2,
122
	},
123 124 125 126 127 128
	[2] = {
		.hwport	     = 2,
		.flags	     = 0,
		.ucon	     = UCON,
		.ulcon	     = ULCON,
		.ufcon	     = UFCON,
129
		.clk_sel	= S3C2410_UCON_CLKSEL1 | S3C2410_UCON_CLKSEL2,
130
	}
131 132 133 134 135 136 137 138
};

/* NAND Flash on Osiris board */

static int external_map[]   = { 2 };
static int chip0_map[]      = { 0 };
static int chip1_map[]      = { 1 };

139
static struct mtd_partition __initdata osiris_default_nand_part[] = {
140 141 142
	[0] = {
		.name	= "Boot Agent",
		.size	= SZ_16K,
143
		.offset	= 0,
144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161
	},
	[1] = {
		.name	= "/boot",
		.size	= SZ_4M - SZ_16K,
		.offset	= SZ_16K,
	},
	[2] = {
		.name	= "user1",
		.offset	= SZ_4M,
		.size	= SZ_32M - SZ_4M,
	},
	[3] = {
		.name	= "user2",
		.offset	= SZ_32M,
		.size	= MTDPART_SIZ_FULL,
	}
};

162
static struct mtd_partition __initdata osiris_default_nand_part_large[] = {
163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184
	[0] = {
		.name	= "Boot Agent",
		.size	= SZ_128K,
		.offset	= 0,
	},
	[1] = {
		.name	= "/boot",
		.size	= SZ_4M - SZ_128K,
		.offset	= SZ_128K,
	},
	[2] = {
		.name	= "user1",
		.offset	= SZ_4M,
		.size	= SZ_32M - SZ_4M,
	},
	[3] = {
		.name	= "user2",
		.offset	= SZ_32M,
		.size	= MTDPART_SIZ_FULL,
	}
};

185 186 187 188 189 190 191
/* the Osiris has 3 selectable slots for nand-flash, the two
 * on-board chip areas, as well as the external slot.
 *
 * Note, there is no current hot-plug support for the External
 * socket.
*/

192
static struct s3c2410_nand_set __initdata osiris_nand_sets[] = {
193 194 195 196
	[1] = {
		.name		= "External",
		.nr_chips	= 1,
		.nr_map		= external_map,
197
		.options	= NAND_SCAN_SILENT_NODEV,
198
		.nr_partitions	= ARRAY_SIZE(osiris_default_nand_part),
199
		.partitions	= osiris_default_nand_part,
200 201 202 203 204 205
	},
	[0] = {
		.name		= "chip0",
		.nr_chips	= 1,
		.nr_map		= chip0_map,
		.nr_partitions	= ARRAY_SIZE(osiris_default_nand_part),
206
		.partitions	= osiris_default_nand_part,
207 208 209 210 211
	},
	[2] = {
		.name		= "chip1",
		.nr_chips	= 1,
		.nr_map		= chip1_map,
212
		.options	= NAND_SCAN_SILENT_NODEV,
213
		.nr_partitions	= ARRAY_SIZE(osiris_default_nand_part),
214
		.partitions	= osiris_default_nand_part,
215 216 217 218 219 220 221 222 223 224 225 226
	},
};

static void osiris_nand_select(struct s3c2410_nand_set *set, int slot)
{
	unsigned int tmp;

	slot = set->nr_map[slot] & 3;

	pr_debug("osiris_nand: selecting slot %d (set %p,%p)\n",
		 slot, set, set->nr_map);

227 228
	tmp = __raw_readb(OSIRIS_VA_CTRL0);
	tmp &= ~OSIRIS_CTRL0_NANDSEL;
229 230
	tmp |= slot;

231
	pr_debug("osiris_nand: ctrl0 now %02x\n", tmp);
232

233
	__raw_writeb(tmp, OSIRIS_VA_CTRL0);
234 235
}

236
static struct s3c2410_platform_nand __initdata osiris_nand_info = {
237 238 239 240 241 242 243 244 245 246 247
	.tacls		= 25,
	.twrph0		= 60,
	.twrph1		= 60,
	.nr_sets	= ARRAY_SIZE(osiris_nand_sets),
	.sets		= osiris_nand_sets,
	.select_chip	= osiris_nand_select,
};

/* PCMCIA control and configuration */

static struct resource osiris_pcmcia_resource[] = {
248 249
	[0] = DEFINE_RES_MEM(0x0f000000, SZ_1M),
	[1] = DEFINE_RES_MEM(0x0c000000, SZ_1M),
250 251 252 253 254 255 256 257 258
};

static struct platform_device osiris_pcmcia = {
	.name		= "osiris-pcmcia",
	.id		= -1,
	.num_resources	= ARRAY_SIZE(osiris_pcmcia_resource),
	.resource	= osiris_pcmcia_resource,
};

259 260 261 262 263
/* Osiris power management device */

#ifdef CONFIG_PM
static unsigned char pm_osiris_ctrl0;

264
static int osiris_pm_suspend(void)
265
{
266 267
	unsigned int tmp;

268
	pm_osiris_ctrl0 = __raw_readb(OSIRIS_VA_CTRL0);
269 270 271 272 273 274 275 276
	tmp = pm_osiris_ctrl0 & ~OSIRIS_CTRL0_NANDSEL;

	/* ensure correct NAND slot is selected on resume */
	if ((pm_osiris_ctrl0 & OSIRIS_CTRL0_BOOT_INT) == 0)
	        tmp |= 2;

	__raw_writeb(tmp, OSIRIS_VA_CTRL0);

277
	/* ensure that an nRESET is not generated on resume. */
278 279
	gpio_request_one(S3C2410_GPA(21), GPIOF_OUT_INIT_HIGH, NULL);
	gpio_free(S3C2410_GPA(21));
280

281 282 283
	return 0;
}

284
static void osiris_pm_resume(void)
285 286 287 288
{
	if (pm_osiris_ctrl0 & OSIRIS_CTRL0_FIX8)
		__raw_writeb(OSIRIS_CTRL1_FIX8, OSIRIS_VA_CTRL1);

289 290
	__raw_writeb(pm_osiris_ctrl0, OSIRIS_VA_CTRL0);

291
	s3c_gpio_cfgpin(S3C2410_GPA(21), S3C2410_GPA21_nRSTOUT);
292 293 294 295 296 297 298
}

#else
#define osiris_pm_suspend NULL
#define osiris_pm_resume NULL
#endif

299
static struct syscore_ops osiris_pm_syscore_ops = {
300 301 302 303
	.suspend	= osiris_pm_suspend,
	.resume		= osiris_pm_resume,
};

304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334
/* Link for DVS driver to TPS65011 */

static void osiris_tps_release(struct device *dev)
{
	/* static device, do not need to release anything */
}

static struct platform_device osiris_tps_device = {
	.name	= "osiris-dvs",
	.id	= -1,
	.dev.release = osiris_tps_release,
};

static int osiris_tps_setup(struct i2c_client *client, void *context)
{
	osiris_tps_device.dev.parent = &client->dev;
	return platform_device_register(&osiris_tps_device);
}

static int osiris_tps_remove(struct i2c_client *client, void *context)
{
	platform_device_unregister(&osiris_tps_device);
	return 0;
}

static struct tps65010_board osiris_tps_board = {
	.base		= -1,	/* GPIO can go anywhere at the moment */
	.setup		= osiris_tps_setup,
	.teardown	= osiris_tps_remove,
};

335 336 337 338 339 340
/* I2C devices fitted. */

static struct i2c_board_info osiris_i2c_devs[] __initdata = {
	{
		I2C_BOARD_INFO("tps65011", 0x48),
		.irq	= IRQ_EINT20,
341
		.platform_data = &osiris_tps_board,
342 343 344
	},
};

345 346 347
/* Standard Osiris devices */

static struct platform_device *osiris_devices[] __initdata = {
348
	&s3c_device_i2c0,
349
	&s3c_device_wdt,
350 351 352 353
	&s3c_device_nand,
	&osiris_pcmcia,
};

354
static struct clk *osiris_clocks[] __initdata = {
355 356 357 358 359 360 361
	&s3c24xx_dclk0,
	&s3c24xx_dclk1,
	&s3c24xx_clkout0,
	&s3c24xx_clkout1,
	&s3c24xx_uclk,
};

362 363 364 365 366 367
static struct s3c_cpufreq_board __initdata osiris_cpufreq = {
	.refresh	= 7800, /* refresh period is 7.8usec */
	.auto_io	= 1,
	.need_io	= 1,
};

368
static void __init osiris_map_io(void)
369
{
370 371
	unsigned long flags;

372 373
	/* initialise the clocks */

374
	s3c24xx_dclk0.parent = &clk_upll;
375 376
	s3c24xx_dclk0.rate   = 12*1000*1000;

377
	s3c24xx_dclk1.parent = &clk_upll;
378 379 380 381 382 383 384
	s3c24xx_dclk1.rate   = 24*1000*1000;

	s3c24xx_clkout0.parent  = &s3c24xx_dclk0;
	s3c24xx_clkout1.parent  = &s3c24xx_dclk1;

	s3c24xx_uclk.parent  = &s3c24xx_clkout1;

385 386
	s3c24xx_register_clocks(osiris_clocks, ARRAY_SIZE(osiris_clocks));

387 388 389 390
	s3c24xx_init_io(osiris_iodesc, ARRAY_SIZE(osiris_iodesc));
	s3c24xx_init_clocks(0);
	s3c24xx_init_uarts(osiris_uartcfgs, ARRAY_SIZE(osiris_uartcfgs));

391 392 393 394 395 396 397 398 399
	/* check for the newer revision boards with large page nand */

	if ((__raw_readb(OSIRIS_VA_IDREG) & OSIRIS_ID_REVMASK) >= 4) {
		printk(KERN_INFO "OSIRIS-B detected (revision %d)\n",
		       __raw_readb(OSIRIS_VA_IDREG) & OSIRIS_ID_REVMASK);
		osiris_nand_sets[0].partitions = osiris_default_nand_part_large;
		osiris_nand_sets[0].nr_partitions = ARRAY_SIZE(osiris_default_nand_part_large);
	} else {
		/* write-protect line to the NAND */
400 401
		gpio_request_one(S3C2410_GPA(0), GPIOF_OUT_INIT_HIGH, NULL);
		gpio_free(S3C2410_GPA(0));
402 403
	}

404
	/* fix bus configuration (nBE settings wrong on ABLE pre v2.20) */
405 406

	local_irq_save(flags);
407
	__raw_writel(__raw_readl(S3C2410_BWSCON) | S3C2410_BWSCON_ST1 | S3C2410_BWSCON_ST2 | S3C2410_BWSCON_ST3 | S3C2410_BWSCON_ST4 | S3C2410_BWSCON_ST5, S3C2410_BWSCON);
408
	local_irq_restore(flags);
409 410
}

411 412
static void __init osiris_init(void)
{
413
	register_syscore_ops(&osiris_pm_syscore_ops);
414

415
	s3c_i2c0_set_platdata(NULL);
416
	s3c_nand_set_platdata(&osiris_nand_info);
417

418 419
	s3c_cpufreq_setboard(&osiris_cpufreq);

420 421 422
	i2c_register_board_info(0, osiris_i2c_devs,
				ARRAY_SIZE(osiris_i2c_devs));

423 424 425
	platform_add_devices(osiris_devices, ARRAY_SIZE(osiris_devices));
};

426 427
MACHINE_START(OSIRIS, "Simtec-OSIRIS")
	/* Maintainer: Ben Dooks <ben@simtec.co.uk> */
428
	.atag_offset	= 0x100,
429 430
	.map_io		= osiris_map_io,
	.init_irq	= s3c24xx_init_irq,
431
	.init_machine	= osiris_init,
432
	.timer		= &s3c24xx_timer,
433
	.restart	= s3c244x_restart,
434
MACHINE_END