op_model_power4.c 7.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 * Copyright (C) 2004 Anton Blanchard <anton@au.ibm.com>, IBM
3 4
 * Added mmcra[slot] support:
 * Copyright (C) 2006-2007 Will Schmidt <willschm@us.ibm.com>, IBM
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */

#include <linux/oprofile.h>
#include <linux/init.h>
#include <linux/smp.h>
15
#include <asm/firmware.h>
L
Linus Torvalds 已提交
16 17 18 19 20
#include <asm/ptrace.h>
#include <asm/system.h>
#include <asm/processor.h>
#include <asm/cputable.h>
#include <asm/rtas.h>
21
#include <asm/oprofile_impl.h>
22
#include <asm/reg.h>
L
Linus Torvalds 已提交
23 24 25 26 27 28 29 30 31 32

#define dbg(args...)

static unsigned long reset_value[OP_MAX_COUNTER];

static int oprofile_running;

/* mmcr values are set in power4_reg_setup, used in power4_cpu_setup */
static u32 mmcr0_val;
static u64 mmcr1_val;
33
static u64 mmcra_val;
L
Linus Torvalds 已提交
34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49

static void power4_reg_setup(struct op_counter_config *ctr,
			     struct op_system_config *sys,
			     int num_ctrs)
{
	int i;

	/*
	 * The performance counter event settings are given in the mmcr0,
	 * mmcr1 and mmcra values passed from the user in the
	 * op_system_config structure (sys variable).
	 */
	mmcr0_val = sys->mmcr0;
	mmcr1_val = sys->mmcr1;
	mmcra_val = sys->mmcra;

50
	for (i = 0; i < cur_cpu_spec->num_pmcs; ++i)
L
Linus Torvalds 已提交
51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66
		reset_value[i] = 0x80000000UL - ctr[i].count;

	/* setup user and kernel profiling */
	if (sys->enable_kernel)
		mmcr0_val &= ~MMCR0_KERNEL_DISABLE;
	else
		mmcr0_val |= MMCR0_KERNEL_DISABLE;

	if (sys->enable_user)
		mmcr0_val &= ~MMCR0_PROBLEM_DISABLE;
	else
		mmcr0_val |= MMCR0_PROBLEM_DISABLE;
}

extern void ppc64_enable_pmcs(void);

67 68 69 70 71 72 73 74 75 76 77 78 79 80
/*
 * Older CPUs require the MMCRA sample bit to be always set, but newer 
 * CPUs only want it set for some groups. Eventually we will remove all
 * knowledge of this bit in the kernel, oprofile userspace should be
 * setting it when required.
 *
 * In order to keep current installations working we force the bit for
 * those older CPUs. Once everyone has updated their oprofile userspace we
 * can remove this hack.
 */
static inline int mmcra_must_set_sample(void)
{
	if (__is_processor(PV_POWER4) || __is_processor(PV_POWER4p) ||
	    __is_processor(PV_970) || __is_processor(PV_970FX) ||
J
Jake Moilanen 已提交
81
	    __is_processor(PV_970MP) || __is_processor(PV_970GX))
82 83 84 85 86
		return 1;

	return 0;
}

87
static void power4_cpu_setup(struct op_counter_config *ctr)
L
Linus Torvalds 已提交
88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103
{
	unsigned int mmcr0 = mmcr0_val;
	unsigned long mmcra = mmcra_val;

	ppc64_enable_pmcs();

	/* set the freeze bit */
	mmcr0 |= MMCR0_FC;
	mtspr(SPRN_MMCR0, mmcr0);

	mmcr0 |= MMCR0_FCM1|MMCR0_PMXE|MMCR0_FCECE;
	mmcr0 |= MMCR0_PMC1CE|MMCR0_PMCjCE;
	mtspr(SPRN_MMCR0, mmcr0);

	mtspr(SPRN_MMCR1, mmcr1_val);

104 105
	if (mmcra_must_set_sample())
		mmcra |= MMCRA_SAMPLE_ENABLE;
L
Linus Torvalds 已提交
106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123
	mtspr(SPRN_MMCRA, mmcra);

	dbg("setup on cpu %d, mmcr0 %lx\n", smp_processor_id(),
	    mfspr(SPRN_MMCR0));
	dbg("setup on cpu %d, mmcr1 %lx\n", smp_processor_id(),
	    mfspr(SPRN_MMCR1));
	dbg("setup on cpu %d, mmcra %lx\n", smp_processor_id(),
	    mfspr(SPRN_MMCRA));
}

static void power4_start(struct op_counter_config *ctr)
{
	int i;
	unsigned int mmcr0;

	/* set the PMM bit (see comment below) */
	mtmsrd(mfmsr() | MSR_PMM);

124
	for (i = 0; i < cur_cpu_spec->num_pmcs; ++i) {
L
Linus Torvalds 已提交
125
		if (ctr[i].enabled) {
O
Olof Johansson 已提交
126
			classic_ctr_write(i, reset_value[i]);
L
Linus Torvalds 已提交
127
		} else {
O
Olof Johansson 已提交
128
			classic_ctr_write(i, 0);
L
Linus Torvalds 已提交
129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185
		}
	}

	mmcr0 = mfspr(SPRN_MMCR0);

	/*
	 * We must clear the PMAO bit on some (GQ) chips. Just do it
	 * all the time
	 */
	mmcr0 &= ~MMCR0_PMAO;

	/*
	 * now clear the freeze bit, counting will not start until we
	 * rfid from this excetion, because only at that point will
	 * the PMM bit be cleared
	 */
	mmcr0 &= ~MMCR0_FC;
	mtspr(SPRN_MMCR0, mmcr0);

	oprofile_running = 1;

	dbg("start on cpu %d, mmcr0 %x\n", smp_processor_id(), mmcr0);
}

static void power4_stop(void)
{
	unsigned int mmcr0;

	/* freeze counters */
	mmcr0 = mfspr(SPRN_MMCR0);
	mmcr0 |= MMCR0_FC;
	mtspr(SPRN_MMCR0, mmcr0);

	oprofile_running = 0;

	dbg("stop on cpu %d, mmcr0 %x\n", smp_processor_id(), mmcr0);

	mb();
}

/* Fake functions used by canonicalize_pc */
static void __attribute_used__ hypervisor_bucket(void)
{
}

static void __attribute_used__ rtas_bucket(void)
{
}

static void __attribute_used__ kernel_unknown_bucket(void)
{
}

/*
 * On GQ and newer the MMCRA stores the HV and PR bits at the time
 * the SIAR was sampled. We use that to work out if the SIAR was sampled in
 * the hypervisor, our exception vectors or RTAS.
186 187 188 189 190
 * If the MMCRA_SAMPLE_ENABLE bit is set, we can use the MMCRA[slot] bits
 * to more accurately identify the address of the sampled instruction. The
 * mmcra[slot] bits represent the slot number of a sampled instruction
 * within an instruction group.  The slot will contain a value between 1
 * and 5 if MMCRA_SAMPLE_ENABLE is set, otherwise 0.
L
Linus Torvalds 已提交
191 192 193 194 195
 */
static unsigned long get_pc(struct pt_regs *regs)
{
	unsigned long pc = mfspr(SPRN_SIAR);
	unsigned long mmcra;
196
	unsigned long slot;
L
Linus Torvalds 已提交
197 198

	/* Cant do much about it */
199
	if (!cur_cpu_spec->oprofile_mmcra_sihv)
200
		return pc;
L
Linus Torvalds 已提交
201 202 203

	mmcra = mfspr(SPRN_MMCRA);

204 205 206 207 208 209
	if (mmcra & MMCRA_SAMPLE_ENABLE) {
		slot = ((mmcra & MMCRA_SLOT) >> MMCRA_SLOT_SHIFT);
		if (slot > 1)
			pc += 4 * (slot - 1);
	}

L
Linus Torvalds 已提交
210
	/* Were we in the hypervisor? */
211 212
	if (firmware_has_feature(FW_FEATURE_LPAR) &&
	    (mmcra & cur_cpu_spec->oprofile_mmcra_sihv))
L
Linus Torvalds 已提交
213 214 215 216
		/* function descriptor madness */
		return *((unsigned long *)hypervisor_bucket);

	/* We were in userspace, nothing to do */
217
	if (mmcra & cur_cpu_spec->oprofile_mmcra_sipr)
L
Linus Torvalds 已提交
218 219 220 221 222 223 224 225 226 227 228 229 230 231
		return pc;

#ifdef CONFIG_PPC_RTAS
	/* Were we in RTAS? */
	if (pc >= rtas.base && pc < (rtas.base + rtas.size))
		/* function descriptor madness */
		return *((unsigned long *)rtas_bucket);
#endif

	/* Were we in our exception vectors or SLB real mode miss handler? */
	if (pc < 0x1000000UL)
		return (unsigned long)__va(pc);

	/* Not sure where we were */
232
	if (!is_kernel_addr(pc))
L
Linus Torvalds 已提交
233 234 235
		/* function descriptor madness */
		return *((unsigned long *)kernel_unknown_bucket);

236
	return pc;
L
Linus Torvalds 已提交
237 238
}

239
static int get_kernel(unsigned long pc, unsigned long mmcra)
L
Linus Torvalds 已提交
240 241 242
{
	int is_kernel;

243
	if (!cur_cpu_spec->oprofile_mmcra_sihv) {
244
		is_kernel = is_kernel_addr(pc);
L
Linus Torvalds 已提交
245
	} else {
246
		is_kernel = ((mmcra & cur_cpu_spec->oprofile_mmcra_sipr) == 0);
L
Linus Torvalds 已提交
247 248 249 250 251 252 253 254 255 256 257 258 259
	}

	return is_kernel;
}

static void power4_handle_interrupt(struct pt_regs *regs,
				    struct op_counter_config *ctr)
{
	unsigned long pc;
	int is_kernel;
	int val;
	int i;
	unsigned int mmcr0;
260 261 262
	unsigned long mmcra;

	mmcra = mfspr(SPRN_MMCRA);
L
Linus Torvalds 已提交
263 264

	pc = get_pc(regs);
265
	is_kernel = get_kernel(pc, mmcra);
L
Linus Torvalds 已提交
266 267 268 269

	/* set the PMM bit (see comment below) */
	mtmsrd(mfmsr() | MSR_PMM);

270
	for (i = 0; i < cur_cpu_spec->num_pmcs; ++i) {
O
Olof Johansson 已提交
271
		val = classic_ctr_read(i);
L
Linus Torvalds 已提交
272 273
		if (val < 0) {
			if (oprofile_running && ctr[i].enabled) {
274
				oprofile_add_ext_sample(pc, regs, i, is_kernel);
O
Olof Johansson 已提交
275
				classic_ctr_write(i, reset_value[i]);
L
Linus Torvalds 已提交
276
			} else {
O
Olof Johansson 已提交
277
				classic_ctr_write(i, 0);
L
Linus Torvalds 已提交
278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
			}
		}
	}

	mmcr0 = mfspr(SPRN_MMCR0);

	/* reset the perfmon trigger */
	mmcr0 |= MMCR0_PMXE;

	/*
	 * We must clear the PMAO bit on some (GQ) chips. Just do it
	 * all the time
	 */
	mmcr0 &= ~MMCR0_PMAO;

293 294 295 296
	/* Clear the appropriate bits in the MMCRA */
	mmcra &= ~cur_cpu_spec->oprofile_mmcra_clear;
	mtspr(SPRN_MMCRA, mmcra);

L
Linus Torvalds 已提交
297 298 299 300 301 302 303 304 305
	/*
	 * now clear the freeze bit, counting will not start until we
	 * rfid from this exception, because only at that point will
	 * the PMM bit be cleared
	 */
	mmcr0 &= ~MMCR0_FC;
	mtspr(SPRN_MMCR0, mmcr0);
}

306
struct op_powerpc_model op_model_power4 = {
L
Linus Torvalds 已提交
307 308 309 310 311 312
	.reg_setup		= power4_reg_setup,
	.cpu_setup		= power4_cpu_setup,
	.start			= power4_start,
	.stop			= power4_stop,
	.handle_interrupt	= power4_handle_interrupt,
};