katmai.dts 13.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14
/*
 * Device Tree Source for AMCC Katmai eval board
 *
 * Copyright (c) 2006, 2007 IBM Corp.
 * Benjamin Herrenschmidt <benh@kernel.crashing.org>
 *
 * Copyright (c) 2006, 2007 IBM Corp.
 * Josh Boyer <jwboyer@linux.vnet.ibm.com>
 *
 * This file is licensed under the terms of the GNU General Public
 * License version 2.  This program is licensed "as is" without
 * any warranty of any kind, whether express or implied.
 */

15 16
/dts-v1/;

17 18
/ {
	#address-cells = <2>;
19
	#size-cells = <2>;
20 21
	model = "amcc,katmai";
	compatible = "amcc,katmai";
22
	dcr-parent = <&{/cpus/cpu@0}>;
23

24 25 26 27 28 29 30
	aliases {
		ethernet0 = &EMAC0;
		serial0 = &UART0;
		serial1 = &UART1;
		serial2 = &UART2;
	};

31 32 33 34
	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

35
		cpu@0 {
36
			device_type = "cpu";
37
			model = "PowerPC,440SPe";
38
			reg = <0x00000000>;
39 40
			clock-frequency = <0>; /* Filled in by zImage */
			timebase-frequency = <0>; /* Filled in by zImage */
41 42 43 44
			i-cache-line-size = <32>;
			d-cache-line-size = <32>;
			i-cache-size = <32768>;
			d-cache-size = <32768>;
45 46 47 48 49 50 51
			dcr-controller;
			dcr-access-method = "native";
		};
	};

	memory {
		device_type = "memory";
52
		reg = <0x0 0x00000000 0x0 0x00000000>; /* Filled in by U-Boot */
53 54 55 56 57 58
	};

	UIC0: interrupt-controller0 {
		compatible = "ibm,uic-440spe","ibm,uic";
		interrupt-controller;
		cell-index = <0>;
59
		dcr-reg = <0x0c0 0x009>;
60 61 62 63 64 65 66 67 68
		#address-cells = <0>;
		#size-cells = <0>;
		#interrupt-cells = <2>;
	};

	UIC1: interrupt-controller1 {
		compatible = "ibm,uic-440spe","ibm,uic";
		interrupt-controller;
		cell-index = <1>;
69
		dcr-reg = <0x0d0 0x009>;
70 71 72
		#address-cells = <0>;
		#size-cells = <0>;
		#interrupt-cells = <2>;
73
		interrupts = <0x1e 0x4 0x1f 0x4>; /* cascade */
74 75 76 77 78 79 80
		interrupt-parent = <&UIC0>;
	};

	UIC2: interrupt-controller2 {
		compatible = "ibm,uic-440spe","ibm,uic";
		interrupt-controller;
		cell-index = <2>;
81
		dcr-reg = <0x0e0 0x009>;
82 83 84
		#address-cells = <0>;
		#size-cells = <0>;
		#interrupt-cells = <2>;
85
		interrupts = <0xa 0x4 0xb 0x4>; /* cascade */
86 87 88 89 90 91 92
		interrupt-parent = <&UIC0>;
	};

	UIC3: interrupt-controller3 {
		compatible = "ibm,uic-440spe","ibm,uic";
		interrupt-controller;
		cell-index = <3>;
93
		dcr-reg = <0x0f0 0x009>;
94 95 96
		#address-cells = <0>;
		#size-cells = <0>;
		#interrupt-cells = <2>;
97
		interrupts = <0x10 0x4 0x11 0x4>; /* cascade */
98 99 100 101 102
		interrupt-parent = <&UIC0>;
	};

	SDR0: sdr {
		compatible = "ibm,sdr-440spe";
103
		dcr-reg = <0x00e 0x002>;
104 105 106 107
	};

	CPR0: cpr {
		compatible = "ibm,cpr-440spe";
108
		dcr-reg = <0x00c 0x002>;
109 110
	};

111 112 113 114 115
	MQ0: mq {
		compatible = "ibm,mq-440spe";
		dcr-reg = <0x040 0x020>;
	};

116 117 118 119
	plb {
		compatible = "ibm,plb-440spe", "ibm,plb-440gp", "ibm,plb4";
		#address-cells = <2>;
		#size-cells = <1>;
120
		/*        addr-child     addr-parent    size */
121 122 123
		ranges = <0x4 0x00100000 0x4 0x00100000 0x00001000
			  0x4 0x00200000 0x4 0x00200000 0x00000400
			  0x4 0xe0000000 0x4 0xe0000000 0x20000000
124 125 126 127 128 129 130
			  0xc 0x00000000 0xc 0x00000000 0x20000000
			  0xd 0x00000000 0xd 0x00000000 0x80000000
			  0xd 0x80000000 0xd 0x80000000 0x80000000
			  0xe 0x00000000 0xe 0x00000000 0x80000000
			  0xe 0x80000000 0xe 0x80000000 0x80000000
			  0xf 0x00000000 0xf 0x00000000 0x80000000
			  0xf 0x80000000 0xf 0x80000000 0x80000000>;
131 132 133 134
		clock-frequency = <0>; /* Filled in by zImage */

		SDRAM0: sdram {
			compatible = "ibm,sdram-440spe", "ibm,sdram-405gp";
135
			dcr-reg = <0x010 0x002>;
136 137 138 139
		};

		MAL0: mcmal {
			compatible = "ibm,mcmal-440spe", "ibm,mcmal2";
140
			dcr-reg = <0x180 0x062>;
141 142 143
			num-tx-chans = <2>;
			num-rx-chans = <1>;
			interrupt-parent = <&MAL0>;
144
			interrupts = <0x0 0x1 0x2 0x3 0x4>;
145 146 147
			#interrupt-cells = <1>;
			#address-cells = <0>;
			#size-cells = <0>;
148 149 150 151 152
			interrupt-map = </*TXEOB*/ 0x0 &UIC1 0x6 0x4
					 /*RXEOB*/ 0x1 &UIC1 0x7 0x4
					 /*SERR*/  0x2 &UIC1 0x1 0x4
					 /*TXDE*/  0x3 &UIC1 0x2 0x4
					 /*RXDE*/  0x4 &UIC1 0x3 0x4>;
153 154 155
		};

		POB0: opb {
156
			compatible = "ibm,opb-440spe", "ibm,opb-440gp", "ibm,opb";
157 158
			#address-cells = <1>;
			#size-cells = <1>;
159
			ranges = <0xe0000000 0x00000004 0xe0000000 0x20000000>;
160
			clock-frequency = <0>; /* Filled in by zImage */
161 162 163

			EBC0: ebc {
				compatible = "ibm,ebc-440spe", "ibm,ebc-440gp", "ibm,ebc";
164
				dcr-reg = <0x012 0x002>;
165 166 167
				#address-cells = <2>;
				#size-cells = <1>;
				clock-frequency = <0>; /* Filled in by zImage */
168
				/* ranges property is supplied by U-Boot */
169
				interrupts = <0x5 0x1>;
170
				interrupt-parent = <&UIC1>;
171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202

				nor_flash@0,0 {
					compatible = "cfi-flash";
					bank-width = <2>;
					reg = <0x00000000 0x00000000 0x01000000>;
					#address-cells = <1>;
					#size-cells = <1>;
					partition@0 {
						label = "kernel";
						reg = <0x00000000 0x001e0000>;
					};
					partition@1e0000 {
						label = "dtb";
						reg = <0x001e0000 0x00020000>;
					};
					partition@200000 {
						label = "root";
						reg = <0x00200000 0x00200000>;
					};
					partition@400000 {
						label = "user";
						reg = <0x00400000 0x00b60000>;
					};
					partition@f60000 {
						label = "env";
						reg = <0x00f60000 0x00040000>;
					};
					partition@fa0000 {
						label = "u-boot";
						reg = <0x00fa0000 0x00060000>;
					};
				};
203 204
			};

205
			UART0: serial@f0000200 {
206 207
				device_type = "serial";
				compatible = "ns16550";
208
				reg = <0xf0000200 0x00000008>;
209
				virtual-reg = <0xa0000200>;
210
				clock-frequency = <0>; /* Filled in by zImage */
211
				current-speed = <115200>;
212
				interrupt-parent = <&UIC0>;
213
				interrupts = <0x0 0x4>;
214
			};
215

216
			UART1: serial@f0000300 {
217 218
				device_type = "serial";
				compatible = "ns16550";
219
				reg = <0xf0000300 0x00000008>;
220
				virtual-reg = <0xa0000300>;
221 222 223
				clock-frequency = <0>;
				current-speed = <0>;
				interrupt-parent = <&UIC0>;
224
				interrupts = <0x1 0x4>;
225
			};
226 227


228
			UART2: serial@f0000600 {
229 230
				device_type = "serial";
				compatible = "ns16550";
231
				reg = <0xf0000600 0x00000008>;
232
				virtual-reg = <0xa0000600>;
233 234 235
				clock-frequency = <0>;
				current-speed = <0>;
				interrupt-parent = <&UIC1>;
236
				interrupts = <0x5 0x4>;
237
			};
238

239
			IIC0: i2c@f0000400 {
240
				compatible = "ibm,iic-440spe", "ibm,iic-440gp", "ibm,iic";
241
				reg = <0xf0000400 0x00000014>;
242
				interrupt-parent = <&UIC0>;
243
				interrupts = <0x2 0x4>;
244 245
			};

246
			IIC1: i2c@f0000500 {
247
				compatible = "ibm,iic-440spe", "ibm,iic-440gp", "ibm,iic";
248
				reg = <0xf0000500 0x00000014>;
249
				interrupt-parent = <&UIC0>;
250
				interrupts = <0x3 0x4>;
251 252
			};

253
			EMAC0: ethernet@f0000800 {
254
				linux,network-index = <0x0>;
255 256 257
				device_type = "network";
				compatible = "ibm,emac-440spe", "ibm,emac4";
				interrupt-parent = <&UIC1>;
258
				interrupts = <0x1c 0x4 0x1d 0x4>;
259
				reg = <0xf0000800 0x00000074>;
260 261 262 263 264
				local-mac-address = [000000000000];
				mal-device = <&MAL0>;
				mal-tx-channel = <0>;
				mal-rx-channel = <0>;
				cell-index = <0>;
265 266 267
				max-frame-size = <9000>;
				rx-fifo-size = <4096>;
				tx-fifo-size = <2048>;
268
				phy-mode = "gmii";
269
				phy-map = <0x00000000>;
270 271 272 273 274 275 276 277 278 279 280 281 282 283
				has-inverted-stacr-oc;
				has-new-stacr-staopc;
			};
		};

		PCIX0: pci@c0ec00000 {
			device_type = "pci";
			#interrupt-cells = <1>;
			#size-cells = <2>;
			#address-cells = <3>;
			compatible = "ibm,plb-pcix-440spe", "ibm,plb-pcix";
			primary;
			large-inbound-windows;
			enable-msi-hole;
284 285 286 287 288
			reg = <0x0000000c 0x0ec00000 0x00000008   /* Config space access */
			       0x00000000 0x00000000 0x00000000   /* no IACK cycles */
			       0x0000000c 0x0ed00000 0x00000004   /* Special cycles */
			       0x0000000c 0x0ec80000 0x00000100   /* Internal registers */
			       0x0000000c 0x0ec80100 0x000000fc>; /* Internal messaging registers */
289 290 291 292

			/* Outbound ranges, one memory and one IO,
			 * later cannot be changed
			 */
293 294
			ranges = <0x02000000 0x00000000 0x80000000 0x0000000d 0x80000000 0x00000000 0x80000000
				  0x01000000 0x00000000 0x00000000 0x0000000c 0x08000000 0x00000000 0x00010000>;
295

296 297
			/* Inbound 4GB range starting at 0 */
			dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x1 0x00000000>;
298 299

			/* This drives busses 0 to 0xf */
300
			bus-range = <0x0 0xf>;
301 302 303 304 305 306 307 308 309 310

			/*
			 * On Katmai, the following PCI-X interrupts signals
			 * have to be enabled via jumpers (only INTA is
			 * enabled per default):
			 *
			 * INTB: J3: 1-2
			 * INTC: J2: 1-2
			 * INTD: J1: 1-2
			 */
311
			interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
312 313
			interrupt-map = <
				/* IDSEL 1 */
314 315 316 317
				0x800 0x0 0x0 0x1 &UIC1 0x14 0x8
				0x800 0x0 0x0 0x2 &UIC1 0x13 0x8
				0x800 0x0 0x0 0x3 &UIC1 0x12 0x8
				0x800 0x0 0x0 0x4 &UIC1 0x11 0x8
318 319 320 321 322 323 324 325
			>;
		};

		PCIE0: pciex@d00000000 {
			device_type = "pci";
			#interrupt-cells = <1>;
			#size-cells = <2>;
			#address-cells = <3>;
326
			compatible = "ibm,plb-pciex-440spe", "ibm,plb-pciex";
327
			primary;
328 329 330 331 332
			port = <0x0>; /* port number */
			reg = <0x0000000d 0x00000000 0x20000000	/* Config space access */
			       0x0000000c 0x10000000 0x00001000>;	/* Registers */
			dcr-reg = <0x100 0x020>;
			sdr-base = <0x300>;
333 334 335 336

			/* Outbound ranges, one memory and one IO,
			 * later cannot be changed
			 */
337 338
			ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x00000000 0x00000000 0x80000000
				  0x01000000 0x00000000 0x00000000 0x0000000f 0x80000000 0x00000000 0x00010000>;
339

340 341
			/* Inbound 4GB range starting at 0 */
			dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x1 0x00000000>;
342

343
			/* This drives busses 0x10 to 0x1f */
344
			bus-range = <0x10 0x1f>;
345 346 347 348 349 350 351 352 353

			/* Legacy interrupts (note the weird polarity, the bridge seems
			 * to invert PCIe legacy interrupts).
			 * We are de-swizzling here because the numbers are actually for
			 * port of the root complex virtual P2P bridge. But I want
			 * to avoid putting a node for it in the tree, so the numbers
			 * below are basically de-swizzled numbers.
			 * The real slot is on idsel 0, so the swizzling is 1:1
			 */
354
			interrupt-map-mask = <0x0 0x0 0x0 0x7>;
355
			interrupt-map = <
356 357 358 359
				0x0 0x0 0x0 0x1 &UIC3 0x0 0x4 /* swizzled int A */
				0x0 0x0 0x0 0x2 &UIC3 0x1 0x4 /* swizzled int B */
				0x0 0x0 0x0 0x3 &UIC3 0x2 0x4 /* swizzled int C */
				0x0 0x0 0x0 0x4 &UIC3 0x3 0x4 /* swizzled int D */>;
360 361 362 363 364 365 366
		};

		PCIE1: pciex@d20000000 {
			device_type = "pci";
			#interrupt-cells = <1>;
			#size-cells = <2>;
			#address-cells = <3>;
367
			compatible = "ibm,plb-pciex-440spe", "ibm,plb-pciex";
368
			primary;
369 370 371 372 373
			port = <0x1>; /* port number */
			reg = <0x0000000d 0x20000000 0x20000000	/* Config space access */
			       0x0000000c 0x10001000 0x00001000>;	/* Registers */
			dcr-reg = <0x120 0x020>;
			sdr-base = <0x340>;
374 375 376 377

			/* Outbound ranges, one memory and one IO,
			 * later cannot be changed
			 */
378 379
			ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x80000000 0x00000000 0x80000000
				  0x01000000 0x00000000 0x00000000 0x0000000f 0x80010000 0x00000000 0x00010000>;
380

381 382
			/* Inbound 4GB range starting at 0 */
			dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x1 0x00000000>;
383

384
			/* This drives busses 0x20 to 0x2f */
385
			bus-range = <0x20 0x2f>;
386 387 388 389 390 391 392 393 394

			/* Legacy interrupts (note the weird polarity, the bridge seems
			 * to invert PCIe legacy interrupts).
			 * We are de-swizzling here because the numbers are actually for
			 * port of the root complex virtual P2P bridge. But I want
			 * to avoid putting a node for it in the tree, so the numbers
			 * below are basically de-swizzled numbers.
			 * The real slot is on idsel 0, so the swizzling is 1:1
			 */
395
			interrupt-map-mask = <0x0 0x0 0x0 0x7>;
396
			interrupt-map = <
397 398 399 400
				0x0 0x0 0x0 0x1 &UIC3 0x4 0x4 /* swizzled int A */
				0x0 0x0 0x0 0x2 &UIC3 0x5 0x4 /* swizzled int B */
				0x0 0x0 0x0 0x3 &UIC3 0x6 0x4 /* swizzled int C */
				0x0 0x0 0x0 0x4 &UIC3 0x7 0x4 /* swizzled int D */>;
401 402 403 404 405 406 407
		};

		PCIE2: pciex@d40000000 {
			device_type = "pci";
			#interrupt-cells = <1>;
			#size-cells = <2>;
			#address-cells = <3>;
408
			compatible = "ibm,plb-pciex-440spe", "ibm,plb-pciex";
409
			primary;
410 411 412 413 414
			port = <0x2>; /* port number */
			reg = <0x0000000d 0x40000000 0x20000000	/* Config space access */
			       0x0000000c 0x10002000 0x00001000>;	/* Registers */
			dcr-reg = <0x140 0x020>;
			sdr-base = <0x370>;
415 416 417 418

			/* Outbound ranges, one memory and one IO,
			 * later cannot be changed
			 */
419 420
			ranges = <0x02000000 0x00000000 0x80000000 0x0000000f 0x00000000 0x00000000 0x80000000
				  0x01000000 0x00000000 0x00000000 0x0000000f 0x80020000 0x00000000 0x00010000>;
421

422 423
			/* Inbound 4GB range starting at 0 */
			dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x1 0x00000000>;
424

425
			/* This drives busses 0x30 to 0x3f */
426
			bus-range = <0x30 0x3f>;
427 428 429 430 431 432 433 434 435

			/* Legacy interrupts (note the weird polarity, the bridge seems
			 * to invert PCIe legacy interrupts).
			 * We are de-swizzling here because the numbers are actually for
			 * port of the root complex virtual P2P bridge. But I want
			 * to avoid putting a node for it in the tree, so the numbers
			 * below are basically de-swizzled numbers.
			 * The real slot is on idsel 0, so the swizzling is 1:1
			 */
436
			interrupt-map-mask = <0x0 0x0 0x0 0x7>;
437
			interrupt-map = <
438 439 440 441
				0x0 0x0 0x0 0x1 &UIC3 0x8 0x4 /* swizzled int A */
				0x0 0x0 0x0 0x2 &UIC3 0x9 0x4 /* swizzled int B */
				0x0 0x0 0x0 0x3 &UIC3 0xa 0x4 /* swizzled int C */
				0x0 0x0 0x0 0x4 &UIC3 0xb 0x4 /* swizzled int D */>;
442
		};
443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485

		I2O: i2o@400100000 {
			compatible = "ibm,i2o-440spe";
			reg = <0x00000004 0x00100000 0x100>;
			dcr-reg = <0x060 0x020>;
		};

		DMA0: dma0@400100100 {
			compatible = "ibm,dma-440spe";
			cell-index = <0>;
			reg = <0x00000004 0x00100100 0x100>;
			dcr-reg = <0x060 0x020>;
			interrupt-parent = <&DMA0>;
			interrupts = <0 1>;
			#interrupt-cells = <1>;
			#address-cells = <0>;
			#size-cells = <0>;
			interrupt-map = <
				0 &UIC0 0x14 4
				1 &UIC1 0x16 4>;
		};

		DMA1: dma1@400100200 {
			compatible = "ibm,dma-440spe";
			cell-index = <1>;
			reg = <0x00000004 0x00100200 0x100>;
			dcr-reg = <0x060 0x020>;
			interrupt-parent = <&DMA1>;
			interrupts = <0 1>;
			#interrupt-cells = <1>;
			#address-cells = <0>;
			#size-cells = <0>;
			interrupt-map = <
				0 &UIC0 0x16 4
				1 &UIC1 0x16 4>;
		};

		xor-accel@400200000 {
			compatible = "amcc,xor-accelerator";
			reg = <0x00000004 0x00200000 0x400>;
			interrupt-parent = <&UIC1>;
			interrupts = <0x1f 4>;
		};
486 487 488
	};

	chosen {
489
		linux,stdout-path = "/plb/opb/serial@f0000200";
490 491
	};
};