stmmac.h 6.5 KB
Newer Older
1
/* SPDX-License-Identifier: GPL-2.0-only */
2 3 4 5 6 7 8
/*******************************************************************************
  Copyright (C) 2007-2009  STMicroelectronics Ltd


  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
*******************************************************************************/

9 10 11
#ifndef __STMMAC_H__
#define __STMMAC_H__

12
#define STMMAC_RESOURCE_NAME   "stmmaceth"
13
#define DRV_MODULE_VERSION	"Jan_2016"
14 15

#include <linux/clk.h>
16
#include <linux/if_vlan.h>
17
#include <linux/stmmac.h>
18
#include <linux/phylink.h>
19
#include <linux/pci.h>
20
#include "common.h"
21
#include <linux/ptp_clock_kernel.h>
22
#include <linux/net_tstamp.h>
23
#include <linux/reset.h>
24
#include <net/page_pool.h>
25

26 27 28 29 30 31 32 33
struct stmmac_resources {
	void __iomem *addr;
	const char *mac;
	int wol_irq;
	int lpi_irq;
	int irq;
};

G
Giuseppe CAVALLARO 已提交
34 35 36
struct stmmac_tx_info {
	dma_addr_t buf;
	bool map_as_page;
37
	unsigned len;
38
	bool last_segment;
39
	bool is_jumbo;
G
Giuseppe CAVALLARO 已提交
40 41
};

42 43 44
#define STMMAC_TBS_AVAIL	BIT(0)
#define STMMAC_TBS_EN		BIT(1)

45 46
/* Frequently used values are kept adjacent for cache effect */
struct stmmac_tx_queue {
47
	u32 tx_count_frames;
48
	int tbs;
49
	struct timer_list txtimer;
50 51 52
	u32 queue_index;
	struct stmmac_priv *priv_data;
	struct dma_extended_desc *dma_etx ____cacheline_aligned_in_smp;
53
	struct dma_edesc *dma_entx;
54 55 56 57 58 59 60
	struct dma_desc *dma_tx;
	struct sk_buff **tx_skbuff;
	struct stmmac_tx_info *tx_skbuff_dma;
	unsigned int cur_tx;
	unsigned int dirty_tx;
	dma_addr_t dma_tx_phy;
	u32 tx_tail_addr;
61
	u32 mss;
62 63
};

64 65
struct stmmac_rx_buffer {
	struct page *page;
66
	struct page *sec_page;
67
	dma_addr_t addr;
68
	dma_addr_t sec_addr;
69 70
};

71
struct stmmac_rx_queue {
72
	u32 rx_count_frames;
73
	u32 queue_index;
74 75
	struct page_pool *page_pool;
	struct stmmac_rx_buffer *buf_pool;
76 77 78 79 80 81 82 83
	struct stmmac_priv *priv_data;
	struct dma_extended_desc *dma_erx;
	struct dma_desc *dma_rx ____cacheline_aligned_in_smp;
	unsigned int cur_rx;
	unsigned int dirty_rx;
	u32 rx_zeroc_thresh;
	dma_addr_t dma_rx_phy;
	u32 rx_tail_addr;
84 85 86 87 88 89
	unsigned int state_saved;
	struct {
		struct sk_buff *skb;
		unsigned int len;
		unsigned int error;
	} state;
90 91 92
};

struct stmmac_channel {
93 94
	struct napi_struct rx_napi ____cacheline_aligned_in_smp;
	struct napi_struct tx_napi ____cacheline_aligned_in_smp;
95
	struct stmmac_priv *priv_data;
96
	spinlock_t lock;
97
	u32 index;
98 99
};

100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123
struct stmmac_tc_entry {
	bool in_use;
	bool in_hw;
	bool is_last;
	bool is_frag;
	void *frag_ptr;
	unsigned int table_pos;
	u32 handle;
	u32 prio;
	struct {
		u32 match_data;
		u32 match_en;
		u8 af:1;
		u8 rf:1;
		u8 im:1;
		u8 nc:1;
		u8 res1:4;
		u8 frame_offset;
		u8 ok_index;
		u8 dma_ch_no;
		u32 res2;
	} __packed val;
};

124 125 126 127 128 129 130
#define STMMAC_PPS_MAX		4
struct stmmac_pps_cfg {
	bool available;
	struct timespec64 start;
	struct timespec64 period;
};

131 132 133 134 135 136
struct stmmac_rss {
	int enable;
	u8 key[STMMAC_RSS_HASH_KEY_SIZE];
	u32 table[STMMAC_RSS_MAX_TABLE_SIZE];
};

137 138 139 140 141 142 143 144 145 146
#define STMMAC_FLOW_ACTION_DROP		BIT(0)
struct stmmac_flow_entry {
	unsigned long cookie;
	unsigned long action;
	u8 ip_proto;
	int in_use;
	int idx;
	int is_l4;
};

147 148
struct stmmac_priv {
	/* Frequently used values are kept adjacent for cache effect */
149 150
	u32 tx_coal_frames;
	u32 tx_coal_timer;
151
	u32 rx_coal_frames;
152

153
	int tx_coalesce;
154 155
	int hwts_tx_en;
	bool tx_path_in_lpi_mode;
A
Alexandre TORGUE 已提交
156
	bool tso;
157
	int sph;
158
	u32 sarc_type;
159

160
	unsigned int dma_buf_sz;
161
	unsigned int rx_copybreak;
162 163
	u32 rx_riwt;
	int hwts_rx_en;
164

165
	void __iomem *ioaddr;
166 167
	struct net_device *dev;
	struct device *device;
168
	struct mac_device_info *hw;
169
	int (*hwif_quirks)(struct stmmac_priv *priv);
170
	struct mutex lock;
171

172 173 174
	/* RX Queue */
	struct stmmac_rx_queue rx_queue[MTL_MAX_RX_QUEUES];

175 176 177
	/* TX Queue */
	struct stmmac_tx_queue tx_queue[MTL_MAX_TX_QUEUES];

178 179 180
	/* Generic channel for NAPI */
	struct stmmac_channel channel[STMMAC_CH_MAX];

181 182 183 184
	int speed;
	unsigned int flow_ctrl;
	unsigned int pause;
	struct mii_bus *mii;
185
	int mii_irq[PHY_MAX_ADDR];
186

187 188 189
	struct phylink_config phylink_config;
	struct phylink *phylink;

190
	struct stmmac_extra_stats xstats ____cacheline_aligned_in_smp;
191
	struct stmmac_safety_stats sstats;
192
	struct plat_stmmacenet_data *plat;
193
	struct dma_features dma_cap;
194
	struct stmmac_counters mmc;
195
	int hw_cap_support;
196 197 198 199
	int synopsys_id;
	u32 msg_enable;
	int wolopts;
	int wol_irq;
200
	int clk_csr;
201 202 203 204 205
	struct timer_list eee_ctrl_timer;
	int lpi_irq;
	int eee_enabled;
	int eee_active;
	int tx_lpi_timer;
206
	unsigned int mode;
207
	unsigned int chain_mode;
208
	int extend_desc;
209
	struct hwtstamp_config tstamp_config;
210 211
	struct ptp_clock *ptp_clock;
	struct ptp_clock_info ptp_clock_ops;
212
	unsigned int default_addend;
213 214
	u32 sub_second_inc;
	u32 systime_flags;
215 216
	u32 adv_ts;
	int use_riwt;
217
	int irq_wake;
218
	spinlock_t ptp_lock;
219
	void __iomem *mmcaddr;
220
	void __iomem *ptpaddr;
221
	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
222 223 224 225

#ifdef CONFIG_DEBUG_FS
	struct dentry *dbgfs_dir;
#endif
226 227 228 229

	unsigned long state;
	struct workqueue_struct *wq;
	struct work_struct service_task;
230 231 232 233 234

	/* TC Handling */
	unsigned int tc_entries_max;
	unsigned int tc_off_max;
	struct stmmac_tc_entry *tc_entries;
235 236
	unsigned int flow_entries_max;
	struct stmmac_flow_entry *flow_entries;
237 238 239

	/* Pulse Per Second output */
	struct stmmac_pps_cfg pps[STMMAC_PPS_MAX];
240 241 242

	/* Receive Side Scaling */
	struct stmmac_rss rss;
243 244 245 246 247 248 249
};

enum stmmac_state {
	STMMAC_DOWN,
	STMMAC_RESET_REQUESTED,
	STMMAC_RESETING,
	STMMAC_SERVICE_SCHED,
250 251
};

252 253
int stmmac_mdio_unregister(struct net_device *ndev);
int stmmac_mdio_register(struct net_device *ndev);
254
int stmmac_mdio_reset(struct mii_bus *mii);
255
void stmmac_set_ethtool_ops(struct net_device *netdev);
A
Andy Shevchenko 已提交
256

257
void stmmac_ptp_register(struct stmmac_priv *priv);
258
void stmmac_ptp_unregister(struct stmmac_priv *priv);
259 260 261
int stmmac_resume(struct device *dev);
int stmmac_suspend(struct device *dev);
int stmmac_dvr_remove(struct device *dev);
262 263 264
int stmmac_dvr_probe(struct device *device,
		     struct plat_stmmacenet_data *plat_dat,
		     struct stmmac_resources *res);
265 266
void stmmac_disable_eee_mode(struct stmmac_priv *priv);
bool stmmac_eee_init(struct stmmac_priv *priv);
267
int stmmac_reinit_queues(struct net_device *dev, u32 rx_cnt, u32 tx_cnt);
268

269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290
#if IS_ENABLED(CONFIG_STMMAC_SELFTESTS)
void stmmac_selftest_run(struct net_device *dev,
			 struct ethtool_test *etest, u64 *buf);
void stmmac_selftest_get_strings(struct stmmac_priv *priv, u8 *data);
int stmmac_selftest_get_count(struct stmmac_priv *priv);
#else
static inline void stmmac_selftest_run(struct net_device *dev,
				       struct ethtool_test *etest, u64 *buf)
{
	/* Not enabled */
}
static inline void stmmac_selftest_get_strings(struct stmmac_priv *priv,
					       u8 *data)
{
	/* Not enabled */
}
static inline int stmmac_selftest_get_count(struct stmmac_priv *priv)
{
	return -EOPNOTSUPP;
}
#endif /* CONFIG_STMMAC_SELFTESTS */

291
#endif /* __STMMAC_H__ */