mmu.h 4.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
#ifndef _ASM_POWERPC_BOOK3S_64_MMU_H_
#define _ASM_POWERPC_BOOK3S_64_MMU_H_

#ifndef __ASSEMBLY__
/*
 * Page size definition
 *
 *    shift : is the "PAGE_SHIFT" value for that page size
 *    sllp  : is a bit mask with the value of SLB L || LP to be or'ed
 *            directly to a slbmte "vsid" value
 *    penc  : is the HPTE encoding mask for the "LP" field:
 *
 */
struct mmu_psize_def {
	unsigned int	shift;	/* number of bits */
	int		penc[MMU_PAGE_COUNT];	/* HPTE encoding */
	unsigned int	tlbiel;	/* tlbiel supported for that page size */
	unsigned long	avpnm;	/* bits to mask out in AVPN in the HPTE */
19 20 21 22
	union {
		unsigned long	sllp;	/* SLB L||LP (exact mask to use in slbmte) */
		unsigned long ap;	/* Ap encoding used by PowerISA 3.0 */
	};
23 24
};
extern struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
25

26 27 28 29 30 31
#endif /* __ASSEMBLY__ */

/* 64-bit classic hash table MMU */
#include <asm/book3s/64/mmu-hash.h>

#ifndef __ASSEMBLY__
32
/*
33
 * ISA 3.0 partition and process table entry format
34 35 36 37 38 39 40 41 42 43 44 45 46
 */
struct prtb_entry {
	__be64 prtb0;
	__be64 prtb1;
};
extern struct prtb_entry *process_tb;

struct patb_entry {
	__be64 patb0;
	__be64 patb1;
};
extern struct patb_entry *partition_tb;

47
/* Bits in patb0 field */
48
#define PATB_HR		(1UL << 63)
49
#define RPDB_MASK	0x0fffffffffffff00UL
50
#define RPDB_SHIFT	(1UL << 8)
51 52 53 54 55 56 57 58 59
#define RTS1_SHIFT	61		/* top 2 bits of radix tree size */
#define RTS1_MASK	(3UL << RTS1_SHIFT)
#define RTS2_SHIFT	5		/* bottom 3 bits of radix tree size */
#define RTS2_MASK	(7UL << RTS2_SHIFT)
#define RPDS_MASK	0x1f		/* root page dir. size field */

/* Bits in patb1 field */
#define PATB_GR		(1UL << 63)	/* guest uses radix; must match HR */
#define PRTS_MASK	0x1f		/* process table size field */
60
#define PRTB_MASK	0x0ffffffffffff000UL
61

62 63 64 65 66 67
/*
 * Limit process table to PAGE_SIZE table. This
 * also limit the max pid we can support.
 * MAX_USER_CONTEXT * 16 bytes of space.
 */
#define PRTB_SIZE_SHIFT	(CONTEXT_BITS + 4)
68 69
#define PRTB_ENTRIES	(1ul << CONTEXT_BITS)

70 71 72 73
/*
 * Power9 currently only support 64K partition table size.
 */
#define PATB_SIZE_SHIFT	16
74 75 76 77

typedef unsigned long mm_context_id_t;
struct spinlock;

78 79 80
/* Maximum possible number of NPUs in a system. */
#define NV_MAX_NPUS 8

81 82 83 84
typedef struct {
	mm_context_id_t id;
	u16 user_psize;		/* page size index */

85 86 87
	/* NPU NMMU context */
	struct npu_context *npu_context;

88 89 90
#ifdef CONFIG_PPC_MM_SLICES
	u64 low_slices_psize;	/* SLB page size encodings */
	unsigned char high_slices_psize[SLICE_ARRAY_SIZE];
91
	unsigned long addr_limit;
92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
#else
	u16 sllp;		/* SLB page size encoding */
#endif
	unsigned long vdso_base;
#ifdef CONFIG_PPC_SUBPAGE_PROT
	struct subpage_prot_table spt;
#endif /* CONFIG_PPC_SUBPAGE_PROT */
#ifdef CONFIG_PPC_ICSWX
	struct spinlock *cop_lockp; /* guard acop and cop_pid */
	unsigned long acop;	/* mask of enabled coprocessor types */
	unsigned int cop_pid;	/* pid value used with coprocessors */
#endif /* CONFIG_PPC_ICSWX */
#ifdef CONFIG_PPC_64K_PAGES
	/* for 4K PTE fragment support */
	void *pte_frag;
#endif
#ifdef CONFIG_SPAPR_TCE_IOMMU
	struct list_head iommu_group_mem_list;
#endif
} mm_context_t;

/*
 * The current system page and segment sizes
 */
extern int mmu_linear_psize;
extern int mmu_virtual_psize;
extern int mmu_vmalloc_psize;
extern int mmu_vmemmap_psize;
extern int mmu_io_psize;

122
/* MMU initialization */
123
void mmu_early_init_devtree(void);
124
void hash__early_init_devtree(void);
125
void radix__early_init_devtree(void);
126
extern void radix_init_native(void);
127
extern void hash__early_init_mmu(void);
128
extern void radix__early_init_mmu(void);
129 130
static inline void early_init_mmu(void)
{
131 132
	if (radix_enabled())
		return radix__early_init_mmu();
133 134 135
	return hash__early_init_mmu();
}
extern void hash__early_init_mmu_secondary(void);
136
extern void radix__early_init_mmu_secondary(void);
137 138
static inline void early_init_mmu_secondary(void)
{
139 140
	if (radix_enabled())
		return radix__early_init_mmu_secondary();
141 142 143 144 145
	return hash__early_init_mmu_secondary();
}

extern void hash__setup_initial_memory_limit(phys_addr_t first_memblock_base,
					 phys_addr_t first_memblock_size);
146 147
extern void radix__setup_initial_memory_limit(phys_addr_t first_memblock_base,
					 phys_addr_t first_memblock_size);
148 149 150
static inline void setup_initial_memory_limit(phys_addr_t first_memblock_base,
					      phys_addr_t first_memblock_size)
{
151
	if (early_radix_enabled())
152 153
		return radix__setup_initial_memory_limit(first_memblock_base,
						   first_memblock_size);
154 155 156
	return hash__setup_initial_memory_limit(first_memblock_base,
					   first_memblock_size);
}
157 158 159 160

extern int (*register_process_table)(unsigned long base, unsigned long page_size,
				     unsigned long tbl_size);

161 162 163 164 165 166
#ifdef CONFIG_PPC_PSERIES
extern void radix_init_pseries(void);
#else
static inline void radix_init_pseries(void) { };
#endif

167 168
#endif /* __ASSEMBLY__ */
#endif /* _ASM_POWERPC_BOOK3S_64_MMU_H_ */