i2c-bcm-iproc.c 31.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * Copyright (C) 2014 Broadcom Corporation
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation version 2.
 *
 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
 * kind, whether express or implied; without even the implied warranty
 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 */

#include <linux/delay.h>
#include <linux/i2c.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/kernel.h>
#include <linux/module.h>
20
#include <linux/of_device.h>
21 22 23
#include <linux/platform_device.h>
#include <linux/slab.h>

24
#define IDM_CTRL_DIRECT_OFFSET       0x00
25 26 27
#define CFG_OFFSET                   0x00
#define CFG_RESET_SHIFT              31
#define CFG_EN_SHIFT                 30
28
#define CFG_SLAVE_ADDR_0_SHIFT       28
29 30 31 32 33
#define CFG_M_RETRY_CNT_SHIFT        16
#define CFG_M_RETRY_CNT_MASK         0x0f

#define TIM_CFG_OFFSET               0x04
#define TIM_CFG_MODE_400_SHIFT       31
34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51
#define TIM_RAND_SLAVE_STRETCH_SHIFT      24
#define TIM_RAND_SLAVE_STRETCH_MASK       0x7f
#define TIM_PERIODIC_SLAVE_STRETCH_SHIFT  16
#define TIM_PERIODIC_SLAVE_STRETCH_MASK   0x7f

#define S_CFG_SMBUS_ADDR_OFFSET           0x08
#define S_CFG_EN_NIC_SMB_ADDR3_SHIFT      31
#define S_CFG_NIC_SMB_ADDR3_SHIFT         24
#define S_CFG_NIC_SMB_ADDR3_MASK          0x7f
#define S_CFG_EN_NIC_SMB_ADDR2_SHIFT      23
#define S_CFG_NIC_SMB_ADDR2_SHIFT         16
#define S_CFG_NIC_SMB_ADDR2_MASK          0x7f
#define S_CFG_EN_NIC_SMB_ADDR1_SHIFT      15
#define S_CFG_NIC_SMB_ADDR1_SHIFT         8
#define S_CFG_NIC_SMB_ADDR1_MASK          0x7f
#define S_CFG_EN_NIC_SMB_ADDR0_SHIFT      7
#define S_CFG_NIC_SMB_ADDR0_SHIFT         0
#define S_CFG_NIC_SMB_ADDR0_MASK          0x7f
52 53 54 55 56 57 58 59 60

#define M_FIFO_CTRL_OFFSET           0x0c
#define M_FIFO_RX_FLUSH_SHIFT        31
#define M_FIFO_TX_FLUSH_SHIFT        30
#define M_FIFO_RX_CNT_SHIFT          16
#define M_FIFO_RX_CNT_MASK           0x7f
#define M_FIFO_RX_THLD_SHIFT         8
#define M_FIFO_RX_THLD_MASK          0x3f

61 62 63 64 65 66 67 68
#define S_FIFO_CTRL_OFFSET           0x10
#define S_FIFO_RX_FLUSH_SHIFT        31
#define S_FIFO_TX_FLUSH_SHIFT        30
#define S_FIFO_RX_CNT_SHIFT          16
#define S_FIFO_RX_CNT_MASK           0x7f
#define S_FIFO_RX_THLD_SHIFT         8
#define S_FIFO_RX_THLD_MASK          0x3f

69 70 71 72 73 74 75 76 77
#define M_CMD_OFFSET                 0x30
#define M_CMD_START_BUSY_SHIFT       31
#define M_CMD_STATUS_SHIFT           25
#define M_CMD_STATUS_MASK            0x07
#define M_CMD_STATUS_SUCCESS         0x0
#define M_CMD_STATUS_LOST_ARB        0x1
#define M_CMD_STATUS_NACK_ADDR       0x2
#define M_CMD_STATUS_NACK_DATA       0x3
#define M_CMD_STATUS_TIMEOUT         0x4
78 79
#define M_CMD_STATUS_FIFO_UNDERRUN   0x5
#define M_CMD_STATUS_RX_FIFO_FULL    0x6
80 81
#define M_CMD_PROTOCOL_SHIFT         9
#define M_CMD_PROTOCOL_MASK          0xf
82
#define M_CMD_PROTOCOL_QUICK         0x0
83 84
#define M_CMD_PROTOCOL_BLK_WR        0x7
#define M_CMD_PROTOCOL_BLK_RD        0x8
85
#define M_CMD_PROTOCOL_PROCESS       0xa
86 87 88 89
#define M_CMD_PEC_SHIFT              8
#define M_CMD_RD_CNT_SHIFT           0
#define M_CMD_RD_CNT_MASK            0xff

90 91 92 93 94 95 96
#define S_CMD_OFFSET                 0x34
#define S_CMD_START_BUSY_SHIFT       31
#define S_CMD_STATUS_SHIFT           23
#define S_CMD_STATUS_MASK            0x07
#define S_CMD_STATUS_SUCCESS         0x0
#define S_CMD_STATUS_TIMEOUT         0x5

97 98 99 100
#define IE_OFFSET                    0x38
#define IE_M_RX_FIFO_FULL_SHIFT      31
#define IE_M_RX_THLD_SHIFT           30
#define IE_M_START_BUSY_SHIFT        28
R
Ray Jui 已提交
101
#define IE_M_TX_UNDERRUN_SHIFT       27
102 103 104 105 106 107
#define IE_S_RX_FIFO_FULL_SHIFT      26
#define IE_S_RX_THLD_SHIFT           25
#define IE_S_RX_EVENT_SHIFT          24
#define IE_S_START_BUSY_SHIFT        23
#define IE_S_TX_UNDERRUN_SHIFT       22
#define IE_S_RD_EVENT_SHIFT          21
108 109 110 111 112

#define IS_OFFSET                    0x3c
#define IS_M_RX_FIFO_FULL_SHIFT      31
#define IS_M_RX_THLD_SHIFT           30
#define IS_M_START_BUSY_SHIFT        28
R
Ray Jui 已提交
113
#define IS_M_TX_UNDERRUN_SHIFT       27
114 115 116 117 118 119
#define IS_S_RX_FIFO_FULL_SHIFT      26
#define IS_S_RX_THLD_SHIFT           25
#define IS_S_RX_EVENT_SHIFT          24
#define IS_S_START_BUSY_SHIFT        23
#define IS_S_TX_UNDERRUN_SHIFT       22
#define IS_S_RD_EVENT_SHIFT          21
120 121 122 123 124 125 126 127 128 129 130 131 132

#define M_TX_OFFSET                  0x40
#define M_TX_WR_STATUS_SHIFT         31
#define M_TX_DATA_SHIFT              0
#define M_TX_DATA_MASK               0xff

#define M_RX_OFFSET                  0x44
#define M_RX_STATUS_SHIFT            30
#define M_RX_STATUS_MASK             0x03
#define M_RX_PEC_ERR_SHIFT           29
#define M_RX_DATA_SHIFT              0
#define M_RX_DATA_MASK               0xff

133 134 135 136 137 138 139 140 141 142 143 144
#define S_TX_OFFSET                  0x48
#define S_TX_WR_STATUS_SHIFT         31
#define S_TX_DATA_SHIFT              0
#define S_TX_DATA_MASK               0xff

#define S_RX_OFFSET                  0x4c
#define S_RX_STATUS_SHIFT            30
#define S_RX_STATUS_MASK             0x03
#define S_RX_PEC_ERR_SHIFT           29
#define S_RX_DATA_SHIFT              0
#define S_RX_DATA_MASK               0xff

R
Ray Jui 已提交
145
#define I2C_TIMEOUT_MSEC             50000
146
#define M_TX_RX_FIFO_SIZE            64
147 148 149 150
#define M_RX_FIFO_MAX_THLD_VALUE     (M_TX_RX_FIFO_SIZE - 1)

#define M_RX_MAX_READ_LEN            255
#define M_RX_FIFO_THLD_VALUE         50
151

152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
#define IE_M_ALL_INTERRUPT_SHIFT     27
#define IE_M_ALL_INTERRUPT_MASK      0x1e

#define SLAVE_READ_WRITE_BIT_MASK    0x1
#define SLAVE_READ_WRITE_BIT_SHIFT   0x1
#define SLAVE_MAX_SIZE_TRANSACTION   64
#define SLAVE_CLOCK_STRETCH_TIME     25

#define IE_S_ALL_INTERRUPT_SHIFT     21
#define IE_S_ALL_INTERRUPT_MASK      0x3f

enum i2c_slave_read_status {
	I2C_SLAVE_RX_FIFO_EMPTY = 0,
	I2C_SLAVE_RX_START,
	I2C_SLAVE_RX_DATA,
	I2C_SLAVE_RX_END,
};

170 171 172 173 174
enum bus_speed_index {
	I2C_SPD_100K = 0,
	I2C_SPD_400K,
};

175 176 177 178 179
enum bcm_iproc_i2c_type {
	IPROC_I2C,
	IPROC_I2C_NIC
};

180 181
struct bcm_iproc_i2c_dev {
	struct device *device;
182
	enum bcm_iproc_i2c_type type;
183 184 185
	int irq;

	void __iomem *base;
186 187 188 189 190 191
	void __iomem *idm_base;

	u32 ape_addr_mask;

	/* lock for indirect access through IDM */
	spinlock_t idm_lock;
192 193

	struct i2c_adapter adapter;
R
Ray Jui 已提交
194
	unsigned int bus_speed;
195 196 197

	struct completion done;
	int xfer_is_done;
R
Ray Jui 已提交
198 199 200

	struct i2c_msg *msg;

201 202
	struct i2c_client *slave;

R
Ray Jui 已提交
203 204
	/* bytes that have been transferred */
	unsigned int tx_bytes;
205 206 207
	/* bytes that have been read */
	unsigned int rx_bytes;
	unsigned int thld_bytes;
208 209 210 211 212
};

/*
 * Can be expanded in the future if more interrupt status bits are utilized
 */
213 214 215
#define ISR_MASK (BIT(IS_M_START_BUSY_SHIFT) | BIT(IS_M_TX_UNDERRUN_SHIFT)\
		| BIT(IS_M_RX_THLD_SHIFT))

216
#define ISR_MASK_SLAVE (BIT(IS_S_START_BUSY_SHIFT)\
217 218
		| BIT(IS_S_RX_EVENT_SHIFT) | BIT(IS_S_RD_EVENT_SHIFT)\
		| BIT(IS_S_TX_UNDERRUN_SHIFT))
219 220 221 222 223 224

static int bcm_iproc_i2c_reg_slave(struct i2c_client *slave);
static int bcm_iproc_i2c_unreg_slave(struct i2c_client *slave);
static void bcm_iproc_i2c_enable_disable(struct bcm_iproc_i2c_dev *iproc_i2c,
					 bool enable);

225 226 227
static inline u32 iproc_i2c_rd_reg(struct bcm_iproc_i2c_dev *iproc_i2c,
				   u32 offset)
{
228 229 230 231 232 233 234 235 236 237 238 239 240
	u32 val;

	if (iproc_i2c->idm_base) {
		spin_lock(&iproc_i2c->idm_lock);
		writel(iproc_i2c->ape_addr_mask,
		       iproc_i2c->idm_base + IDM_CTRL_DIRECT_OFFSET);
		val = readl(iproc_i2c->base + offset);
		spin_unlock(&iproc_i2c->idm_lock);
	} else {
		val = readl(iproc_i2c->base + offset);
	}

	return val;
241 242 243 244 245
}

static inline void iproc_i2c_wr_reg(struct bcm_iproc_i2c_dev *iproc_i2c,
				    u32 offset, u32 val)
{
246 247 248 249 250 251 252 253 254
	if (iproc_i2c->idm_base) {
		spin_lock(&iproc_i2c->idm_lock);
		writel(iproc_i2c->ape_addr_mask,
		       iproc_i2c->idm_base + IDM_CTRL_DIRECT_OFFSET);
		writel(val, iproc_i2c->base + offset);
		spin_unlock(&iproc_i2c->idm_lock);
	} else {
		writel(val, iproc_i2c->base + offset);
	}
255 256
}

257 258 259 260 261 262 263
static void bcm_iproc_i2c_slave_init(
	struct bcm_iproc_i2c_dev *iproc_i2c, bool need_reset)
{
	u32 val;

	if (need_reset) {
		/* put controller in reset */
264
		val = iproc_i2c_rd_reg(iproc_i2c, CFG_OFFSET);
265
		val |= BIT(CFG_RESET_SHIFT);
266
		iproc_i2c_wr_reg(iproc_i2c, CFG_OFFSET, val);
267 268 269 270 271 272

		/* wait 100 usec per spec */
		udelay(100);

		/* bring controller out of reset */
		val &= ~(BIT(CFG_RESET_SHIFT));
273
		iproc_i2c_wr_reg(iproc_i2c, CFG_OFFSET, val);
274 275 276 277
	}

	/* flush TX/RX FIFOs */
	val = (BIT(S_FIFO_RX_FLUSH_SHIFT) | BIT(S_FIFO_TX_FLUSH_SHIFT));
278
	iproc_i2c_wr_reg(iproc_i2c, S_FIFO_CTRL_OFFSET, val);
279 280

	/* Maximum slave stretch time */
281
	val = iproc_i2c_rd_reg(iproc_i2c, TIM_CFG_OFFSET);
282 283
	val &= ~(TIM_RAND_SLAVE_STRETCH_MASK << TIM_RAND_SLAVE_STRETCH_SHIFT);
	val |= (SLAVE_CLOCK_STRETCH_TIME << TIM_RAND_SLAVE_STRETCH_SHIFT);
284
	iproc_i2c_wr_reg(iproc_i2c, TIM_CFG_OFFSET, val);
285 286

	/* Configure the slave address */
287
	val = iproc_i2c_rd_reg(iproc_i2c, S_CFG_SMBUS_ADDR_OFFSET);
288 289 290
	val |= BIT(S_CFG_EN_NIC_SMB_ADDR3_SHIFT);
	val &= ~(S_CFG_NIC_SMB_ADDR3_MASK << S_CFG_NIC_SMB_ADDR3_SHIFT);
	val |= (iproc_i2c->slave->addr << S_CFG_NIC_SMB_ADDR3_SHIFT);
291
	iproc_i2c_wr_reg(iproc_i2c, S_CFG_SMBUS_ADDR_OFFSET, val);
292 293

	/* clear all pending slave interrupts */
294
	iproc_i2c_wr_reg(iproc_i2c, IS_OFFSET, ISR_MASK_SLAVE);
295 296

	/* Enable interrupt register to indicate a valid byte in receive fifo */
297
	val = BIT(IE_S_RX_EVENT_SHIFT);
298 299
	/* Enable interrupt register for the Slave BUSY command */
	val |= BIT(IE_S_START_BUSY_SHIFT);
300
	iproc_i2c_wr_reg(iproc_i2c, IE_OFFSET, val);
301 302 303 304 305 306 307
}

static void bcm_iproc_i2c_check_slave_status(
	struct bcm_iproc_i2c_dev *iproc_i2c)
{
	u32 val;

308
	val = iproc_i2c_rd_reg(iproc_i2c, S_CMD_OFFSET);
309 310 311
	/* status is valid only when START_BUSY is cleared after it was set */
	if (val & BIT(S_CMD_START_BUSY_SHIFT))
		return;
312

313
	val = (val >> S_CMD_STATUS_SHIFT) & S_CMD_STATUS_MASK;
314 315 316 317 318 319 320 321 322 323 324
	if (val == S_CMD_STATUS_TIMEOUT) {
		dev_err(iproc_i2c->device, "slave random stretch time timeout\n");

		/* re-initialize i2c for recovery */
		bcm_iproc_i2c_enable_disable(iproc_i2c, false);
		bcm_iproc_i2c_slave_init(iproc_i2c, true);
		bcm_iproc_i2c_enable_disable(iproc_i2c, true);
	}
}

static bool bcm_iproc_i2c_slave_isr(struct bcm_iproc_i2c_dev *iproc_i2c,
325
				    u32 status)
326 327
{
	u32 val;
328 329 330 331 332 333 334 335 336
	u8 value, rx_status;

	/* Slave RX byte receive */
	if (status & BIT(IS_S_RX_EVENT_SHIFT)) {
		val = iproc_i2c_rd_reg(iproc_i2c, S_RX_OFFSET);
		rx_status = (val >> S_RX_STATUS_SHIFT) & S_RX_STATUS_MASK;
		if (rx_status == I2C_SLAVE_RX_START) {
			/* Start of SMBUS for Master write */
			i2c_slave_event(iproc_i2c->slave,
337 338
					I2C_SLAVE_WRITE_REQUESTED, &value);

339 340 341 342 343 344 345 346 347
			val = iproc_i2c_rd_reg(iproc_i2c, S_RX_OFFSET);
			value = (u8)((val >> S_RX_DATA_SHIFT) & S_RX_DATA_MASK);
			i2c_slave_event(iproc_i2c->slave,
					I2C_SLAVE_WRITE_RECEIVED, &value);
		} else if (status & BIT(IS_S_RD_EVENT_SHIFT)) {
			/* Start of SMBUS for Master Read */
			i2c_slave_event(iproc_i2c->slave,
					I2C_SLAVE_READ_REQUESTED, &value);
			iproc_i2c_wr_reg(iproc_i2c, S_TX_OFFSET, value);
348

349 350
			val = BIT(S_CMD_START_BUSY_SHIFT);
			iproc_i2c_wr_reg(iproc_i2c, S_CMD_OFFSET, val);
351

352 353 354 355 356 357 358 359 360 361 362 363
			/*
			 * Enable interrupt for TX FIFO becomes empty and
			 * less than PKT_LENGTH bytes were output on the SMBUS
			 */
			val = iproc_i2c_rd_reg(iproc_i2c, IE_OFFSET);
			val |= BIT(IE_S_TX_UNDERRUN_SHIFT);
			iproc_i2c_wr_reg(iproc_i2c, IE_OFFSET, val);
		} else {
			/* Master write other than start */
			value = (u8)((val >> S_RX_DATA_SHIFT) & S_RX_DATA_MASK);
			i2c_slave_event(iproc_i2c->slave,
					I2C_SLAVE_WRITE_RECEIVED, &value);
364 365 366
			if (rx_status == I2C_SLAVE_RX_END)
				i2c_slave_event(iproc_i2c->slave,
						I2C_SLAVE_STOP, &value);
367 368 369
		}
	} else if (status & BIT(IS_S_TX_UNDERRUN_SHIFT)) {
		/* Master read other than start */
370
		i2c_slave_event(iproc_i2c->slave,
371
				I2C_SLAVE_READ_PROCESSED, &value);
372

373 374 375
		iproc_i2c_wr_reg(iproc_i2c, S_TX_OFFSET, value);
		val = BIT(S_CMD_START_BUSY_SHIFT);
		iproc_i2c_wr_reg(iproc_i2c, S_CMD_OFFSET, val);
376 377 378 379 380
	}

	/* Stop */
	if (status & BIT(IS_S_START_BUSY_SHIFT)) {
		i2c_slave_event(iproc_i2c->slave, I2C_SLAVE_STOP, &value);
381 382 383 384 385 386 387
		/*
		 * Enable interrupt for TX FIFO becomes empty and
		 * less than PKT_LENGTH bytes were output on the SMBUS
		 */
		val = iproc_i2c_rd_reg(iproc_i2c, IE_OFFSET);
		val &= ~BIT(IE_S_TX_UNDERRUN_SHIFT);
		iproc_i2c_wr_reg(iproc_i2c, IE_OFFSET, val);
388 389 390
	}

	/* clear interrupt status */
391
	iproc_i2c_wr_reg(iproc_i2c, IS_OFFSET, status);
392 393 394 395 396

	bcm_iproc_i2c_check_slave_status(iproc_i2c);
	return true;
}

397 398 399
static void bcm_iproc_i2c_read_valid_bytes(struct bcm_iproc_i2c_dev *iproc_i2c)
{
	struct i2c_msg *msg = iproc_i2c->msg;
400
	uint32_t val;
401 402 403

	/* Read valid data from RX FIFO */
	while (iproc_i2c->rx_bytes < msg->len) {
404 405 406 407
		val = iproc_i2c_rd_reg(iproc_i2c, M_RX_OFFSET);

		/* rx fifo empty */
		if (!((val >> M_RX_STATUS_SHIFT) & M_RX_STATUS_MASK))
408 409 410
			break;

		msg->buf[iproc_i2c->rx_bytes] =
411
			(val >> M_RX_DATA_SHIFT) & M_RX_DATA_MASK;
412 413 414
		iproc_i2c->rx_bytes++;
	}
}
415

416
static void bcm_iproc_i2c_send(struct bcm_iproc_i2c_dev *iproc_i2c)
417
{
418 419 420 421
	struct i2c_msg *msg = iproc_i2c->msg;
	unsigned int tx_bytes = msg->len - iproc_i2c->tx_bytes;
	unsigned int i;
	u32 val;
422

423 424 425 426 427
	/* can only fill up to the FIFO size */
	tx_bytes = min_t(unsigned int, tx_bytes, M_TX_RX_FIFO_SIZE);
	for (i = 0; i < tx_bytes; i++) {
		/* start from where we left over */
		unsigned int idx = iproc_i2c->tx_bytes + i;
428

429
		val = msg->buf[idx];
430

431 432 433
		/* mark the last byte */
		if (idx == msg->len - 1) {
			val |= BIT(M_TX_WR_STATUS_SHIFT);
R
Ray Jui 已提交
434

435 436
			if (iproc_i2c->irq) {
				u32 tmp;
R
Ray Jui 已提交
437 438

				/*
439 440
				 * Since this is the last byte, we should now
				 * disable TX FIFO underrun interrupt
R
Ray Jui 已提交
441
				 */
442
				tmp = iproc_i2c_rd_reg(iproc_i2c, IE_OFFSET);
R
Ray Jui 已提交
443
				tmp &= ~BIT(IE_M_TX_UNDERRUN_SHIFT);
444 445
				iproc_i2c_wr_reg(iproc_i2c, IE_OFFSET,
						 tmp);
R
Ray Jui 已提交
446 447
			}
		}
448 449

		/* load data into TX FIFO */
450
		iproc_i2c_wr_reg(iproc_i2c, M_TX_OFFSET, val);
R
Ray Jui 已提交
451 452
	}

453 454 455
	/* update number of transferred bytes */
	iproc_i2c->tx_bytes += tx_bytes;
}
456

457 458 459 460 461 462 463 464 465
static void bcm_iproc_i2c_read(struct bcm_iproc_i2c_dev *iproc_i2c)
{
	struct i2c_msg *msg = iproc_i2c->msg;
	u32 bytes_left, val;

	bcm_iproc_i2c_read_valid_bytes(iproc_i2c);
	bytes_left = msg->len - iproc_i2c->rx_bytes;
	if (bytes_left == 0) {
		if (iproc_i2c->irq) {
466
			/* finished reading all data, disable rx thld event */
467
			val = iproc_i2c_rd_reg(iproc_i2c, IE_OFFSET);
468
			val &= ~BIT(IS_M_RX_THLD_SHIFT);
469
			iproc_i2c_wr_reg(iproc_i2c, IE_OFFSET, val);
470
		}
471 472
	} else if (bytes_left < iproc_i2c->thld_bytes) {
		/* set bytes left as threshold */
473
		val = iproc_i2c_rd_reg(iproc_i2c, M_FIFO_CTRL_OFFSET);
474 475
		val &= ~(M_FIFO_RX_THLD_MASK << M_FIFO_RX_THLD_SHIFT);
		val |= (bytes_left << M_FIFO_RX_THLD_SHIFT);
476
		iproc_i2c_wr_reg(iproc_i2c, M_FIFO_CTRL_OFFSET, val);
477
		iproc_i2c->thld_bytes = bytes_left;
478
	}
479 480 481 482 483 484
	/*
	 * bytes_left >= iproc_i2c->thld_bytes,
	 * hence no need to change the THRESHOLD SET.
	 * It will remain as iproc_i2c->thld_bytes itself
	 */
}
485

486 487 488 489 490 491 492 493 494 495 496 497
static void bcm_iproc_i2c_process_m_event(struct bcm_iproc_i2c_dev *iproc_i2c,
					  u32 status)
{
	/* TX FIFO is empty and we have more data to send */
	if (status & BIT(IS_M_TX_UNDERRUN_SHIFT))
		bcm_iproc_i2c_send(iproc_i2c);

	/* RX FIFO threshold is reached and data needs to be read out */
	if (status & BIT(IS_M_RX_THLD_SHIFT))
		bcm_iproc_i2c_read(iproc_i2c);

	/* transfer is done */
R
Ray Jui 已提交
498 499
	if (status & BIT(IS_M_START_BUSY_SHIFT)) {
		iproc_i2c->xfer_is_done = 1;
500 501 502 503 504 505 506 507
		if (iproc_i2c->irq)
			complete(&iproc_i2c->done);
	}
}

static irqreturn_t bcm_iproc_i2c_isr(int irq, void *data)
{
	struct bcm_iproc_i2c_dev *iproc_i2c = data;
508
	u32 status = iproc_i2c_rd_reg(iproc_i2c, IS_OFFSET);
509 510 511 512 513 514 515 516 517
	bool ret;
	u32 sl_status = status & ISR_MASK_SLAVE;

	if (sl_status) {
		ret = bcm_iproc_i2c_slave_isr(iproc_i2c, sl_status);
		if (ret)
			return IRQ_HANDLED;
		else
			return IRQ_NONE;
R
Ray Jui 已提交
518 519
	}

520 521 522 523 524 525
	status &= ISR_MASK;
	if (!status)
		return IRQ_NONE;

	/* process all master based events */
	bcm_iproc_i2c_process_m_event(iproc_i2c, status);
526
	iproc_i2c_wr_reg(iproc_i2c, IS_OFFSET, status);
527 528 529 530

	return IRQ_HANDLED;
}

531 532 533 534 535
static int bcm_iproc_i2c_init(struct bcm_iproc_i2c_dev *iproc_i2c)
{
	u32 val;

	/* put controller in reset */
536
	val = iproc_i2c_rd_reg(iproc_i2c, CFG_OFFSET);
537 538
	val |= BIT(CFG_RESET_SHIFT);
	val &= ~(BIT(CFG_EN_SHIFT));
539
	iproc_i2c_wr_reg(iproc_i2c, CFG_OFFSET, val);
540 541 542 543 544

	/* wait 100 usec per spec */
	udelay(100);

	/* bring controller out of reset */
545
	val &= ~(BIT(CFG_RESET_SHIFT));
546
	iproc_i2c_wr_reg(iproc_i2c, CFG_OFFSET, val);
547 548

	/* flush TX/RX FIFOs and set RX FIFO threshold to zero */
549
	val = (BIT(M_FIFO_RX_FLUSH_SHIFT) | BIT(M_FIFO_TX_FLUSH_SHIFT));
550
	iproc_i2c_wr_reg(iproc_i2c, M_FIFO_CTRL_OFFSET, val);
551
	/* disable all interrupts */
552
	val = iproc_i2c_rd_reg(iproc_i2c, IE_OFFSET);
553 554
	val &= ~(IE_M_ALL_INTERRUPT_MASK <<
			IE_M_ALL_INTERRUPT_SHIFT);
555
	iproc_i2c_wr_reg(iproc_i2c, IE_OFFSET, val);
556 557

	/* clear all pending interrupts */
558
	iproc_i2c_wr_reg(iproc_i2c, IS_OFFSET, 0xffffffff);
559 560 561 562 563 564 565 566 567

	return 0;
}

static void bcm_iproc_i2c_enable_disable(struct bcm_iproc_i2c_dev *iproc_i2c,
					 bool enable)
{
	u32 val;

568
	val = iproc_i2c_rd_reg(iproc_i2c, CFG_OFFSET);
569 570 571 572
	if (enable)
		val |= BIT(CFG_EN_SHIFT);
	else
		val &= ~BIT(CFG_EN_SHIFT);
573
	iproc_i2c_wr_reg(iproc_i2c, CFG_OFFSET, val);
574 575
}

576 577 578 579 580
static int bcm_iproc_i2c_check_status(struct bcm_iproc_i2c_dev *iproc_i2c,
				      struct i2c_msg *msg)
{
	u32 val;

581
	val = iproc_i2c_rd_reg(iproc_i2c, M_CMD_OFFSET);
582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603
	val = (val >> M_CMD_STATUS_SHIFT) & M_CMD_STATUS_MASK;

	switch (val) {
	case M_CMD_STATUS_SUCCESS:
		return 0;

	case M_CMD_STATUS_LOST_ARB:
		dev_dbg(iproc_i2c->device, "lost bus arbitration\n");
		return -EAGAIN;

	case M_CMD_STATUS_NACK_ADDR:
		dev_dbg(iproc_i2c->device, "NAK addr:0x%02x\n", msg->addr);
		return -ENXIO;

	case M_CMD_STATUS_NACK_DATA:
		dev_dbg(iproc_i2c->device, "NAK data\n");
		return -ENXIO;

	case M_CMD_STATUS_TIMEOUT:
		dev_dbg(iproc_i2c->device, "bus timeout\n");
		return -ETIMEDOUT;

604 605 606 607 608 609 610 611
	case M_CMD_STATUS_FIFO_UNDERRUN:
		dev_dbg(iproc_i2c->device, "FIFO under-run\n");
		return -ENXIO;

	case M_CMD_STATUS_RX_FIFO_FULL:
		dev_dbg(iproc_i2c->device, "RX FIFO full\n");
		return -ETIMEDOUT;

612 613
	default:
		dev_dbg(iproc_i2c->device, "unknown error code=%d\n", val);
614 615 616 617 618 619

		/* re-initialize i2c for recovery */
		bcm_iproc_i2c_enable_disable(iproc_i2c, false);
		bcm_iproc_i2c_init(iproc_i2c);
		bcm_iproc_i2c_enable_disable(iproc_i2c, true);

620 621 622 623
		return -EIO;
	}
}

624 625 626 627 628 629 630 631
static int bcm_iproc_i2c_xfer_wait(struct bcm_iproc_i2c_dev *iproc_i2c,
				   struct i2c_msg *msg,
				   u32 cmd)
{
	unsigned long time_left = msecs_to_jiffies(I2C_TIMEOUT_MSEC);
	u32 val, status;
	int ret;

632
	iproc_i2c_wr_reg(iproc_i2c, M_CMD_OFFSET, cmd);
633 634 635 636 637

	if (iproc_i2c->irq) {
		time_left = wait_for_completion_timeout(&iproc_i2c->done,
							time_left);
		/* disable all interrupts */
638
		iproc_i2c_wr_reg(iproc_i2c, IE_OFFSET, 0);
639
		/* read it back to flush the write */
640
		iproc_i2c_rd_reg(iproc_i2c, IE_OFFSET);
641 642 643 644 645 646 647
		/* make sure the interrupt handler isn't running */
		synchronize_irq(iproc_i2c->irq);

	} else { /* polling mode */
		unsigned long timeout = jiffies + time_left;

		do {
648 649
			status = iproc_i2c_rd_reg(iproc_i2c,
						  IS_OFFSET) & ISR_MASK;
650
			bcm_iproc_i2c_process_m_event(iproc_i2c, status);
651
			iproc_i2c_wr_reg(iproc_i2c, IS_OFFSET, status);
652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667

			if (time_after(jiffies, timeout)) {
				time_left = 0;
				break;
			}

			cpu_relax();
			cond_resched();
		} while (!iproc_i2c->xfer_is_done);
	}

	if (!time_left && !iproc_i2c->xfer_is_done) {
		dev_err(iproc_i2c->device, "transaction timed out\n");

		/* flush both TX/RX FIFOs */
		val = BIT(M_FIFO_RX_FLUSH_SHIFT) | BIT(M_FIFO_TX_FLUSH_SHIFT);
668
		iproc_i2c_wr_reg(iproc_i2c, M_FIFO_CTRL_OFFSET, val);
669 670 671 672 673 674 675
		return -ETIMEDOUT;
	}

	ret = bcm_iproc_i2c_check_status(iproc_i2c, msg);
	if (ret) {
		/* flush both TX/RX FIFOs */
		val = BIT(M_FIFO_RX_FLUSH_SHIFT) | BIT(M_FIFO_TX_FLUSH_SHIFT);
676
		iproc_i2c_wr_reg(iproc_i2c, M_FIFO_CTRL_OFFSET, val);
677 678 679 680 681 682
		return ret;
	}

	return 0;
}

683 684 685 686 687 688 689 690
/*
 * If 'process_call' is true, then this is a multi-msg transfer that requires
 * a repeated start between the messages.
 * More specifically, it must be a write (reg) followed by a read (data).
 * The i2c quirks are set to enforce this rule.
 */
static int bcm_iproc_i2c_xfer_internal(struct bcm_iproc_i2c_dev *iproc_i2c,
					struct i2c_msg *msgs, bool process_call)
691
{
692
	int i;
693
	u8 addr;
694
	u32 val, tmp, val_intr_en;
R
Ray Jui 已提交
695
	unsigned int tx_bytes;
696
	struct i2c_msg *msg = &msgs[0];
697 698

	/* check if bus is busy */
699 700
	if (!!(iproc_i2c_rd_reg(iproc_i2c,
				M_CMD_OFFSET) & BIT(M_CMD_START_BUSY_SHIFT))) {
701 702 703 704
		dev_warn(iproc_i2c->device, "bus is busy\n");
		return -EBUSY;
	}

R
Ray Jui 已提交
705 706
	iproc_i2c->msg = msg;

707
	/* format and load slave address into the TX FIFO */
708
	addr = i2c_8bit_addr_from_msg(msg);
709
	iproc_i2c_wr_reg(iproc_i2c, M_TX_OFFSET, addr);
710

R
Ray Jui 已提交
711 712 713 714 715 716
	/*
	 * For a write transaction, load data into the TX FIFO. Only allow
	 * loading up to TX FIFO size - 1 bytes of data since the first byte
	 * has been used up by the slave address
	 */
	tx_bytes = min_t(unsigned int, msg->len, M_TX_RX_FIFO_SIZE - 1);
717
	if (!(msg->flags & I2C_M_RD)) {
R
Ray Jui 已提交
718
		for (i = 0; i < tx_bytes; i++) {
719 720 721
			val = msg->buf[i];

			/* mark the last byte */
722
			if (!process_call && (i == msg->len - 1))
R
Ray Jui 已提交
723
				val |= BIT(M_TX_WR_STATUS_SHIFT);
724

725
			iproc_i2c_wr_reg(iproc_i2c, M_TX_OFFSET, val);
726
		}
R
Ray Jui 已提交
727
		iproc_i2c->tx_bytes = tx_bytes;
728 729
	}

730 731 732 733 734 735 736 737 738 739 740
	/* Process the read message if this is process call */
	if (process_call) {
		msg++;
		iproc_i2c->msg = msg;  /* point to second msg */

		/*
		 * The last byte to be sent out should be a slave
		 * address with read operation
		 */
		addr = i2c_8bit_addr_from_msg(msg);
		/* mark it the last byte out */
R
Ray Jui 已提交
741
		val = addr | BIT(M_TX_WR_STATUS_SHIFT);
742 743 744
		iproc_i2c_wr_reg(iproc_i2c, M_TX_OFFSET, val);
	}

745
	/* mark as incomplete before starting the transaction */
746 747 748
	if (iproc_i2c->irq)
		reinit_completion(&iproc_i2c->done);

749 750 751 752 753 754 755
	iproc_i2c->xfer_is_done = 0;

	/*
	 * Enable the "start busy" interrupt, which will be triggered after the
	 * transaction is done, i.e., the internal start_busy bit, transitions
	 * from 1 to 0.
	 */
756
	val_intr_en = BIT(IE_M_START_BUSY_SHIFT);
R
Ray Jui 已提交
757 758 759 760 761 762

	/*
	 * If TX data size is larger than the TX FIFO, need to enable TX
	 * underrun interrupt, which will be triggerred when the TX FIFO is
	 * empty. When that happens we can then pump more data into the FIFO
	 */
763
	if (!process_call && !(msg->flags & I2C_M_RD) &&
R
Ray Jui 已提交
764
	    msg->len > iproc_i2c->tx_bytes)
765
		val_intr_en |= BIT(IE_M_TX_UNDERRUN_SHIFT);
766 767 768 769 770

	/*
	 * Now we can activate the transfer. For a read operation, specify the
	 * number of bytes to read
	 */
R
Ray Jui 已提交
771
	val = BIT(M_CMD_START_BUSY_SHIFT);
772 773 774 775 776

	if (msg->len == 0) {
		/* SMBUS QUICK Command (Read/Write) */
		val |= (M_CMD_PROTOCOL_QUICK << M_CMD_PROTOCOL_SHIFT);
	} else if (msg->flags & I2C_M_RD) {
777 778
		u32 protocol;

779 780 781 782 783 784 785
		iproc_i2c->rx_bytes = 0;
		if (msg->len > M_RX_FIFO_MAX_THLD_VALUE)
			iproc_i2c->thld_bytes = M_RX_FIFO_THLD_VALUE;
		else
			iproc_i2c->thld_bytes = msg->len;

		/* set threshold value */
786
		tmp = iproc_i2c_rd_reg(iproc_i2c, M_FIFO_CTRL_OFFSET);
787 788
		tmp &= ~(M_FIFO_RX_THLD_MASK << M_FIFO_RX_THLD_SHIFT);
		tmp |= iproc_i2c->thld_bytes << M_FIFO_RX_THLD_SHIFT;
789
		iproc_i2c_wr_reg(iproc_i2c, M_FIFO_CTRL_OFFSET, tmp);
790 791 792 793

		/* enable the RX threshold interrupt */
		val_intr_en |= BIT(IE_M_RX_THLD_SHIFT);

794 795 796 797
		protocol = process_call ?
				M_CMD_PROTOCOL_PROCESS : M_CMD_PROTOCOL_BLK_RD;

		val |= (protocol << M_CMD_PROTOCOL_SHIFT) |
798 799 800 801 802
		       (msg->len << M_CMD_RD_CNT_SHIFT);
	} else {
		val |= (M_CMD_PROTOCOL_BLK_WR << M_CMD_PROTOCOL_SHIFT);
	}

803
	if (iproc_i2c->irq)
804
		iproc_i2c_wr_reg(iproc_i2c, IE_OFFSET, val_intr_en);
805

806
	return bcm_iproc_i2c_xfer_wait(iproc_i2c, msg, val);
807 808 809 810 811 812
}

static int bcm_iproc_i2c_xfer(struct i2c_adapter *adapter,
			      struct i2c_msg msgs[], int num)
{
	struct bcm_iproc_i2c_dev *iproc_i2c = i2c_get_adapdata(adapter);
813 814 815 816 817 818 819 820 821
	bool process_call = false;
	int ret;

	if (num == 2) {
		/* Repeated start, use process call */
		process_call = true;
		if (msgs[1].flags & I2C_M_NOSTART) {
			dev_err(iproc_i2c->device, "Invalid repeated start\n");
			return -EOPNOTSUPP;
822 823 824
		}
	}

825 826 827 828 829 830
	ret = bcm_iproc_i2c_xfer_internal(iproc_i2c, msgs, process_call);
	if (ret) {
		dev_dbg(iproc_i2c->device, "xfer failed\n");
		return ret;
	}

831 832 833 834 835
	return num;
}

static uint32_t bcm_iproc_i2c_functionality(struct i2c_adapter *adap)
{
836 837
	u32 val;

838
	val = I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
839 840 841 842 843

	if (adap->algo->reg_slave)
		val |= I2C_FUNC_SLAVE;

	return val;
844 845
}

846
static struct i2c_algorithm bcm_iproc_algo = {
847 848
	.master_xfer = bcm_iproc_i2c_xfer,
	.functionality = bcm_iproc_i2c_functionality,
849 850
	.reg_slave = bcm_iproc_i2c_reg_slave,
	.unreg_slave = bcm_iproc_i2c_unreg_slave,
851 852
};

853
static const struct i2c_adapter_quirks bcm_iproc_i2c_quirks = {
854 855
	.flags = I2C_AQ_COMB_WRITE_THEN_READ,
	.max_comb_1st_msg_len = M_TX_RX_FIFO_SIZE,
856
	.max_read_len = M_RX_MAX_READ_LEN,
857 858
};

859 860 861 862 863 864 865 866 867
static int bcm_iproc_i2c_cfg_speed(struct bcm_iproc_i2c_dev *iproc_i2c)
{
	unsigned int bus_speed;
	u32 val;
	int ret = of_property_read_u32(iproc_i2c->device->of_node,
				       "clock-frequency", &bus_speed);
	if (ret < 0) {
		dev_info(iproc_i2c->device,
			"unable to interpret clock-frequency DT property\n");
868
		bus_speed = I2C_MAX_STANDARD_MODE_FREQ;
869 870
	}

871
	if (bus_speed < I2C_MAX_STANDARD_MODE_FREQ) {
872 873 874 875 876
		dev_err(iproc_i2c->device, "%d Hz bus speed not supported\n",
			bus_speed);
		dev_err(iproc_i2c->device,
			"valid speeds are 100khz and 400khz\n");
		return -EINVAL;
877 878
	} else if (bus_speed < I2C_MAX_FAST_MODE_FREQ) {
		bus_speed = I2C_MAX_STANDARD_MODE_FREQ;
879
	} else {
880
		bus_speed = I2C_MAX_FAST_MODE_FREQ;
881 882
	}

R
Ray Jui 已提交
883
	iproc_i2c->bus_speed = bus_speed;
884
	val = iproc_i2c_rd_reg(iproc_i2c, TIM_CFG_OFFSET);
885
	val &= ~BIT(TIM_CFG_MODE_400_SHIFT);
886
	val |= (bus_speed == I2C_MAX_FAST_MODE_FREQ) << TIM_CFG_MODE_400_SHIFT;
887
	iproc_i2c_wr_reg(iproc_i2c, TIM_CFG_OFFSET, val);
888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907

	dev_info(iproc_i2c->device, "bus set to %u Hz\n", bus_speed);

	return 0;
}

static int bcm_iproc_i2c_probe(struct platform_device *pdev)
{
	int irq, ret = 0;
	struct bcm_iproc_i2c_dev *iproc_i2c;
	struct i2c_adapter *adap;
	struct resource *res;

	iproc_i2c = devm_kzalloc(&pdev->dev, sizeof(*iproc_i2c),
				 GFP_KERNEL);
	if (!iproc_i2c)
		return -ENOMEM;

	platform_set_drvdata(pdev, iproc_i2c);
	iproc_i2c->device = &pdev->dev;
908 909
	iproc_i2c->type =
		(enum bcm_iproc_i2c_type)of_device_get_match_data(&pdev->dev);
910 911 912 913 914 915 916
	init_completion(&iproc_i2c->done);

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	iproc_i2c->base = devm_ioremap_resource(iproc_i2c->device, res);
	if (IS_ERR(iproc_i2c->base))
		return PTR_ERR(iproc_i2c->base);

917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939
	if (iproc_i2c->type == IPROC_I2C_NIC) {
		res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
		iproc_i2c->idm_base = devm_ioremap_resource(iproc_i2c->device,
							    res);
		if (IS_ERR(iproc_i2c->idm_base))
			return PTR_ERR(iproc_i2c->idm_base);

		ret = of_property_read_u32(iproc_i2c->device->of_node,
					   "brcm,ape-hsls-addr-mask",
					   &iproc_i2c->ape_addr_mask);
		if (ret < 0) {
			dev_err(iproc_i2c->device,
				"'brcm,ape-hsls-addr-mask' missing\n");
			return -EINVAL;
		}

		spin_lock_init(&iproc_i2c->idm_lock);

		/* no slave support */
		bcm_iproc_algo.reg_slave = NULL;
		bcm_iproc_algo.unreg_slave = NULL;
	}

940 941 942 943 944 945 946 947 948
	ret = bcm_iproc_i2c_init(iproc_i2c);
	if (ret)
		return ret;

	ret = bcm_iproc_i2c_cfg_speed(iproc_i2c);
	if (ret)
		return ret;

	irq = platform_get_irq(pdev, 0);
949 950 951 952 953 954 955 956 957
	if (irq > 0) {
		ret = devm_request_irq(iproc_i2c->device, irq,
				       bcm_iproc_i2c_isr, 0, pdev->name,
				       iproc_i2c);
		if (ret < 0) {
			dev_err(iproc_i2c->device,
				"unable to request irq %i\n", irq);
			return ret;
		}
958

959 960 961 962
		iproc_i2c->irq = irq;
	} else {
		dev_warn(iproc_i2c->device,
			 "no irq resource, falling back to poll mode\n");
963 964 965 966 967 968
	}

	bcm_iproc_i2c_enable_disable(iproc_i2c, true);

	adap = &iproc_i2c->adapter;
	i2c_set_adapdata(adap, iproc_i2c);
969 970 971
	snprintf(adap->name, sizeof(adap->name),
		"Broadcom iProc (%s)",
		of_node_full_name(iproc_i2c->device->of_node));
972
	adap->algo = &bcm_iproc_algo;
973
	adap->quirks = &bcm_iproc_i2c_quirks;
974 975 976
	adap->dev.parent = &pdev->dev;
	adap->dev.of_node = pdev->dev.of_node;

977
	return i2c_add_adapter(adap);
978 979 980 981 982 983
}

static int bcm_iproc_i2c_remove(struct platform_device *pdev)
{
	struct bcm_iproc_i2c_dev *iproc_i2c = platform_get_drvdata(pdev);

984 985 986 987 988
	if (iproc_i2c->irq) {
		/*
		 * Make sure there's no pending interrupt when we remove the
		 * adapter
		 */
989 990
		iproc_i2c_wr_reg(iproc_i2c, IE_OFFSET, 0);
		iproc_i2c_rd_reg(iproc_i2c, IE_OFFSET);
991 992
		synchronize_irq(iproc_i2c->irq);
	}
993 994 995 996 997 998 999

	i2c_del_adapter(&iproc_i2c->adapter);
	bcm_iproc_i2c_enable_disable(iproc_i2c, false);

	return 0;
}

R
Ray Jui 已提交
1000 1001 1002 1003
#ifdef CONFIG_PM_SLEEP

static int bcm_iproc_i2c_suspend(struct device *dev)
{
1004
	struct bcm_iproc_i2c_dev *iproc_i2c = dev_get_drvdata(dev);
R
Ray Jui 已提交
1005

1006 1007 1008 1009 1010
	if (iproc_i2c->irq) {
		/*
		 * Make sure there's no pending interrupt when we go into
		 * suspend
		 */
1011 1012
		iproc_i2c_wr_reg(iproc_i2c, IE_OFFSET, 0);
		iproc_i2c_rd_reg(iproc_i2c, IE_OFFSET);
1013 1014
		synchronize_irq(iproc_i2c->irq);
	}
R
Ray Jui 已提交
1015 1016 1017 1018 1019 1020 1021 1022 1023

	/* now disable the controller */
	bcm_iproc_i2c_enable_disable(iproc_i2c, false);

	return 0;
}

static int bcm_iproc_i2c_resume(struct device *dev)
{
1024
	struct bcm_iproc_i2c_dev *iproc_i2c = dev_get_drvdata(dev);
R
Ray Jui 已提交
1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036
	int ret;
	u32 val;

	/*
	 * Power domain could have been shut off completely in system deep
	 * sleep, so re-initialize the block here
	 */
	ret = bcm_iproc_i2c_init(iproc_i2c);
	if (ret)
		return ret;

	/* configure to the desired bus speed */
1037
	val = iproc_i2c_rd_reg(iproc_i2c, TIM_CFG_OFFSET);
1038
	val &= ~BIT(TIM_CFG_MODE_400_SHIFT);
1039
	val |= (iproc_i2c->bus_speed == I2C_MAX_FAST_MODE_FREQ) << TIM_CFG_MODE_400_SHIFT;
1040
	iproc_i2c_wr_reg(iproc_i2c, TIM_CFG_OFFSET, val);
R
Ray Jui 已提交
1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056

	bcm_iproc_i2c_enable_disable(iproc_i2c, true);

	return 0;
}

static const struct dev_pm_ops bcm_iproc_i2c_pm_ops = {
	.suspend_late = &bcm_iproc_i2c_suspend,
	.resume_early = &bcm_iproc_i2c_resume
};

#define BCM_IPROC_I2C_PM_OPS (&bcm_iproc_i2c_pm_ops)
#else
#define BCM_IPROC_I2C_PM_OPS NULL
#endif /* CONFIG_PM_SLEEP */

1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080

static int bcm_iproc_i2c_reg_slave(struct i2c_client *slave)
{
	struct bcm_iproc_i2c_dev *iproc_i2c = i2c_get_adapdata(slave->adapter);

	if (iproc_i2c->slave)
		return -EBUSY;

	if (slave->flags & I2C_CLIENT_TEN)
		return -EAFNOSUPPORT;

	iproc_i2c->slave = slave;
	bcm_iproc_i2c_slave_init(iproc_i2c, false);
	return 0;
}

static int bcm_iproc_i2c_unreg_slave(struct i2c_client *slave)
{
	u32 tmp;
	struct bcm_iproc_i2c_dev *iproc_i2c = i2c_get_adapdata(slave->adapter);

	if (!iproc_i2c->slave)
		return -EINVAL;

1081
	disable_irq(iproc_i2c->irq);
1082 1083

	/* disable all slave interrupts */
1084
	tmp = iproc_i2c_rd_reg(iproc_i2c, IE_OFFSET);
1085 1086
	tmp &= ~(IE_S_ALL_INTERRUPT_MASK <<
			IE_S_ALL_INTERRUPT_SHIFT);
1087
	iproc_i2c_wr_reg(iproc_i2c, IE_OFFSET, tmp);
1088 1089

	/* Erase the slave address programmed */
1090
	tmp = iproc_i2c_rd_reg(iproc_i2c, S_CFG_SMBUS_ADDR_OFFSET);
1091
	tmp &= ~BIT(S_CFG_EN_NIC_SMB_ADDR3_SHIFT);
1092
	iproc_i2c_wr_reg(iproc_i2c, S_CFG_SMBUS_ADDR_OFFSET, tmp);
1093

1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104
	/* flush TX/RX FIFOs */
	tmp = (BIT(S_FIFO_RX_FLUSH_SHIFT) | BIT(S_FIFO_TX_FLUSH_SHIFT));
	iproc_i2c_wr_reg(iproc_i2c, S_FIFO_CTRL_OFFSET, tmp);

	/* clear all pending slave interrupts */
	iproc_i2c_wr_reg(iproc_i2c, IS_OFFSET, ISR_MASK_SLAVE);

	iproc_i2c->slave = NULL;

	enable_irq(iproc_i2c->irq);

1105 1106 1107
	return 0;
}

1108
static const struct of_device_id bcm_iproc_i2c_of_match[] = {
1109 1110 1111 1112 1113 1114 1115
	{
		.compatible = "brcm,iproc-i2c",
		.data = (int *)IPROC_I2C,
	}, {
		.compatible = "brcm,iproc-nic-i2c",
		.data = (int *)IPROC_I2C_NIC,
	},
1116 1117 1118 1119 1120 1121 1122 1123
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, bcm_iproc_i2c_of_match);

static struct platform_driver bcm_iproc_i2c_driver = {
	.driver = {
		.name = "bcm-iproc-i2c",
		.of_match_table = bcm_iproc_i2c_of_match,
R
Ray Jui 已提交
1124
		.pm = BCM_IPROC_I2C_PM_OPS,
1125 1126 1127 1128 1129 1130 1131 1132 1133
	},
	.probe = bcm_iproc_i2c_probe,
	.remove = bcm_iproc_i2c_remove,
};
module_platform_driver(bcm_iproc_i2c_driver);

MODULE_AUTHOR("Ray Jui <rjui@broadcom.com>");
MODULE_DESCRIPTION("Broadcom iProc I2C Driver");
MODULE_LICENSE("GPL v2");