1. 11 4月, 2016 1 次提交
    • T
      arm64: tegra: Remove 0, prefix from unit-addresses · be70771d
      Thierry Reding 提交于
      When Tegra124 support was first merged the unit-addresses of all devices
      were listed with a "0," prefix to encode the reg property's second cell.
      It turns out that this notation is not correct, and the "," separator is
      only used to separate fields in the unit address (such as the device and
      function number in PCI devices), not individual cells for addresses with
      more than one cell.
      Signed-off-by: NThierry Reding <treding@nvidia.com>
      be70771d
  2. 05 3月, 2016 1 次提交
  3. 24 11月, 2015 1 次提交
    • T
      arm64: tegra: Add Tegra210 support · 742af7e7
      Thierry Reding 提交于
      Also known as Tegra X1, the Tegra210 has four Cortex-A57 cores paired
      with four Cortex-A53 cores in a switched configuration. It features a
      GPU using the Maxwell architecture with support for DX11, SM4, OpenGL
      4.5, OpenGL ES 3.1 and providing 256 CUDA cores. It supports hardware
      accelerated en- and decoding of various video standards including
      H.265, H.264 and VP8 at 4K resolutions and up to 60 fps.
      
      Besides the multimedia features it also comes with a variety of I/O
      controllers such as GPIO, I2C, SPI, SDHCI, PCIe, SATA and XHCI, to
      name only a few.
      
      Add a SoC-level device tree file that describes most of the hardware
      available on the SoC. This includes only hardware for which a device
      tree binding already exists or which is trivial to describe.
      Signed-off-by: NThierry Reding <treding@nvidia.com>
      742af7e7