1. 31 5月, 2018 2 次提交
  2. 29 1月, 2018 1 次提交
  3. 06 9月, 2017 1 次提交
  4. 02 9月, 2017 1 次提交
  5. 30 8月, 2017 11 次提交
  6. 29 8月, 2017 2 次提交
  7. 17 8月, 2017 2 次提交
  8. 13 7月, 2017 1 次提交
  9. 03 7月, 2017 11 次提交
  10. 25 4月, 2017 1 次提交
  11. 22 4月, 2017 1 次提交
  12. 21 4月, 2017 1 次提交
  13. 12 4月, 2017 1 次提交
    • S
      PCI: rockchip: Set PCI_EXP_LNKSTA_SLC in the Root Port · 64d6ea60
      Shawn Lin 提交于
      All platforms using Rockchip use a common clock for the Root Port and the
      slot connected to it. Indicate this by setting the Slot Clock Configuration
      (PCI_EXP_LNKSTA_SLC) bit in the Root Port's Link Status.
      
      Per the Implementation Note in the spec (PCIe r3.1, sec 7.8.7), if the
      downstream component also sets PCI_EXP_LNKSTA_SLC, software may set the
      Common Clock Configuration (PCI_EXP_LNKCTL_CCC) bits on both ends of the
      Link. This is done by pcie_aspm_configure_common_clock().
      Signed-off-by: NShawn Lin <shawn.lin@rock-chips.com>
      Cc: Brian Norris <briannorris@chromium.org>
      Cc: jeffy.chen <jeffy.chen@rock-chips.com>
      64d6ea60
  14. 04 4月, 2017 1 次提交
  15. 24 3月, 2017 3 次提交