提交 ec170cc8 编写于 作者: A Abhishek Sahu 提交者: Boris Brezillon

dt-bindings: qcom_nandc: IPQ4019 QPIC NAND documentation

1. Qualcom IPQ4019 SoC uses QPIC NAND controller version 1.4.0
   which uses BAM DMA Engine while IPQ806x uses EBI2 NAND
   which uses ADM DMA Engine.
2. QPIC NAND will 3 BAM channels: command, data tx and data rx
   while EBI2 NAND uses only single ADM channel.
3. CRCI is only required for ADM DMA and its not required for
   BAM DMA.
Acked-by: NRob Herring <robh@kernel.org>
Signed-off-by: NAbhishek Sahu <absahu@codeaurora.org>
Signed-off-by: NBoris Brezillon <boris.brezillon@free-electrons.com>
上级 24d87357
* Qualcomm NAND controller * Qualcomm NAND controller
Required properties: Required properties:
- compatible: should be "qcom,ipq806x-nand" - compatible: must be one of the following:
* "qcom,ipq806x-nand" - for EBI2 NAND controller being used in IPQ806x
SoC and it uses ADM DMA
* "qcom,ipq4019-nand" - for QPIC NAND controller v1.4.0 being used in
IPQ4019 SoC and it uses BAM DMA
- reg: MMIO address range - reg: MMIO address range
- clocks: must contain core clock and always on clock - clocks: must contain core clock and always on clock
- clock-names: must contain "core" for the core clock and "aon" for the - clock-names: must contain "core" for the core clock and "aon" for the
always on clock always on clock
EBI2 specific properties:
- dmas: DMA specifier, consisting of a phandle to the ADM DMA - dmas: DMA specifier, consisting of a phandle to the ADM DMA
controller node and the channel number to be used for controller node and the channel number to be used for
NAND. Refer to dma.txt and qcom_adm.txt for more details NAND. Refer to dma.txt and qcom_adm.txt for more details
...@@ -16,6 +23,12 @@ Required properties: ...@@ -16,6 +23,12 @@ Required properties:
- qcom,data-crci: must contain the ADM data type CRCI block instance - qcom,data-crci: must contain the ADM data type CRCI block instance
number specified for the NAND controller on the given number specified for the NAND controller on the given
platform platform
QPIC specific properties:
- dmas: DMA specifier, consisting of a phandle to the BAM DMA
and the channel number to be used for NAND. Refer to
dma.txt, qcom_bam_dma.txt for more details
- dma-names: must contain all 3 channel names : "tx", "rx", "cmd"
- #address-cells: <1> - subnodes give the chip-select number - #address-cells: <1> - subnodes give the chip-select number
- #size-cells: <0> - #size-cells: <0>
...@@ -82,3 +95,43 @@ nand-controller@1ac00000 { ...@@ -82,3 +95,43 @@ nand-controller@1ac00000 {
}; };
}; };
}; };
nand-controller@79b0000 {
compatible = "qcom,ipq4019-nand";
reg = <0x79b0000 0x1000>;
clocks = <&gcc GCC_QPIC_CLK>,
<&gcc GCC_QPIC_AHB_CLK>;
clock-names = "core", "aon";
dmas = <&qpicbam 0>,
<&qpicbam 1>,
<&qpicbam 2>;
dma-names = "tx", "rx", "cmd";
#address-cells = <1>;
#size-cells = <0>;
nand@0 {
reg = <0>;
nand-ecc-strength = <4>;
nand-ecc-step-size = <512>;
nand-bus-width = <8>;
partitions {
compatible = "fixed-partitions";
#address-cells = <1>;
#size-cells = <1>;
partition@0 {
label = "boot-nand";
reg = <0 0x58a0000>;
};
partition@58a0000 {
label = "fs-nand";
reg = <0x58a0000 0x4000000>;
};
};
};
};
Markdown is supported
0% .
You are about to add 0 people to the discussion. Proceed with caution.
先完成此消息的编辑!
想要评论请 注册