Skip to content
体验新版
项目
组织
正在加载...
登录
切换导航
打开侧边栏
openanolis
cloud-kernel
提交
e99bf010
cloud-kernel
项目概览
openanolis
/
cloud-kernel
1 年多 前同步成功
通知
163
Star
36
Fork
7
代码
文件
提交
分支
Tags
贡献者
分支图
Diff
Issue
10
列表
看板
标记
里程碑
合并请求
2
Wiki
0
Wiki
分析
仓库
DevOps
项目成员
Pages
cloud-kernel
项目概览
项目概览
详情
发布
仓库
仓库
文件
提交
分支
标签
贡献者
分支图
比较
Issue
10
Issue
10
列表
看板
标记
里程碑
合并请求
2
合并请求
2
Pages
分析
分析
仓库分析
DevOps
Wiki
0
Wiki
成员
成员
收起侧边栏
关闭侧边栏
动态
分支图
创建新Issue
提交
Issue看板
提交
e99bf010
编写于
2月 22, 2014
作者:
B
Ben Skeggs
浏览文件
操作
浏览文件
下载
电子邮件补丁
差异文件
drm/nvc0/fifo: engine intr
Signed-off-by:
N
Ben Skeggs
<
bskeggs@redhat.com
>
上级
22a7a27b
变更
1
隐藏空白更改
内联
并排
Showing
1 changed file
with
40 addition
and
12 deletion
+40
-12
drivers/gpu/drm/nouveau/core/engine/fifo/nvc0.c
drivers/gpu/drm/nouveau/core/engine/fifo/nvc0.c
+40
-12
未找到文件。
drivers/gpu/drm/nouveau/core/engine/fifo/nvc0.c
浏览文件 @
e99bf010
...
...
@@ -244,23 +244,20 @@ nvc0_fifo_chan_init(struct nouveau_object *object)
return
0
;
}
static
void
nvc0_fifo_intr_engine
(
struct
nvc0_fifo_priv
*
priv
);
static
int
nvc0_fifo_chan_fini
(
struct
nouveau_object
*
object
,
bool
suspend
)
{
struct
nvc0_fifo_priv
*
priv
=
(
void
*
)
object
->
engine
;
struct
nvc0_fifo_chan
*
chan
=
(
void
*
)
object
;
u32
chid
=
chan
->
base
.
chid
;
u32
mask
,
engine
;
nv_mask
(
priv
,
0x003004
+
(
chid
*
8
),
0x00000001
,
0x00000000
);
nvc0_fifo_runlist_update
(
priv
);
mask
=
nv_rd32
(
priv
,
0x0025a4
);
for
(
engine
=
0
;
mask
&&
engine
<
16
;
engine
++
)
{
if
(
!
(
mask
&
(
1
<<
engine
)))
continue
;
nv_mask
(
priv
,
0x0025a8
+
(
engine
*
4
),
0x00000000
,
0x00000000
);
mask
&=
~
(
1
<<
engine
);
}
nvc0_fifo_intr_engine
(
priv
);
nv_wr32
(
priv
,
0x003000
+
(
chid
*
8
),
0x00000000
);
return
nouveau_fifo_channel_fini
(
&
chan
->
base
,
suspend
);
...
...
@@ -515,6 +512,39 @@ nvc0_fifo_isr_pbdma_intr(struct nvc0_fifo_priv *priv, int unit)
nv_wr32
(
priv
,
0x040108
+
(
unit
*
0x2000
),
stat
);
}
static
void
nvc0_fifo_intr_engine_unit
(
struct
nvc0_fifo_priv
*
priv
,
int
engn
)
{
u32
intr
=
nv_rd32
(
priv
,
0x0025a8
+
(
engn
*
0x04
));
u32
inte
=
nv_rd32
(
priv
,
0x002628
);
u32
unkn
;
for
(
unkn
=
0
;
unkn
<
8
;
unkn
++
)
{
u32
ints
=
(
intr
>>
(
unkn
*
0x04
))
&
inte
;
if
(
ints
&
0x1
)
{
nouveau_event_trigger
(
priv
->
base
.
uevent
,
0
);
ints
&=
~
1
;
}
if
(
ints
)
{
nv_error
(
priv
,
"ENGINE %d %d %01x"
,
engn
,
unkn
,
ints
);
nv_mask
(
priv
,
0x002628
,
ints
,
0
);
}
}
nv_wr32
(
priv
,
0x0025a8
+
(
engn
*
0x04
),
intr
);
}
static
void
nvc0_fifo_intr_engine
(
struct
nvc0_fifo_priv
*
priv
)
{
u32
mask
=
nv_rd32
(
priv
,
0x0025a4
);
while
(
mask
)
{
u32
unit
=
__ffs
(
mask
);
nvc0_fifo_intr_engine_unit
(
priv
,
unit
);
mask
&=
~
(
1
<<
unit
);
}
}
static
void
nvc0_fifo_intr
(
struct
nouveau_subdev
*
subdev
)
{
...
...
@@ -587,9 +617,7 @@ nvc0_fifo_intr(struct nouveau_subdev *subdev)
}
if
(
stat
&
0x80000000
)
{
u32
intr
=
nv_mask
(
priv
,
0x0025a8
,
0x00000000
,
0x00000000
);
nouveau_event_trigger
(
priv
->
base
.
uevent
,
0
);
nv_debug
(
priv
,
"INTR 0x80000000: 0x%08x
\n
"
,
intr
);
nvc0_fifo_intr_engine
(
priv
);
stat
&=
~
0x80000000
;
}
...
...
@@ -710,7 +738,7 @@ nvc0_fifo_init(struct nouveau_object *object)
nv_wr32
(
priv
,
0x002a00
,
0xffffffff
);
/* clears PFIFO.INTR bit 30 */
nv_wr32
(
priv
,
0x002100
,
0xffffffff
);
nv_wr32
(
priv
,
0x002140
,
0x3fffffff
);
nv_wr32
(
priv
,
0x002628
,
0x00000001
);
/*
makes mthd 0x20 work
*/
nv_wr32
(
priv
,
0x002628
,
0x00000001
);
/*
ENGINE_INTR_EN
*/
return
0
;
}
...
...
编辑
预览
Markdown
is supported
0%
请重试
或
添加新附件
.
添加附件
取消
You are about to add
0
people
to the discussion. Proceed with caution.
先完成此消息的编辑!
取消
想要评论请
注册
或
登录