Skip to content
体验新版
项目
组织
正在加载...
登录
切换导航
打开侧边栏
openanolis
cloud-kernel
提交
8e7e1586
cloud-kernel
项目概览
openanolis
/
cloud-kernel
1 年多 前同步成功
通知
160
Star
36
Fork
7
代码
文件
提交
分支
Tags
贡献者
分支图
Diff
Issue
10
列表
看板
标记
里程碑
合并请求
2
Wiki
0
Wiki
分析
仓库
DevOps
项目成员
Pages
cloud-kernel
项目概览
项目概览
详情
发布
仓库
仓库
文件
提交
分支
标签
贡献者
分支图
比较
Issue
10
Issue
10
列表
看板
标记
里程碑
合并请求
2
合并请求
2
Pages
分析
分析
仓库分析
DevOps
Wiki
0
Wiki
成员
成员
收起侧边栏
关闭侧边栏
动态
分支图
创建新Issue
提交
Issue看板
提交
8e7e1586
编写于
7月 09, 2016
作者:
B
Ben Skeggs
浏览文件
操作
浏览文件
下载
电子邮件补丁
差异文件
drm/nouveau/ce/gp100: initial support
Signed-off-by:
N
Ben Skeggs
<
bskeggs@redhat.com
>
上级
e8ff9794
变更
6
隐藏空白更改
内联
并排
Showing
6 changed file
with
113 addition
and
0 deletion
+113
-0
drivers/gpu/drm/nouveau/include/nvif/class.h
drivers/gpu/drm/nouveau/include/nvif/class.h
+1
-0
drivers/gpu/drm/nouveau/include/nvkm/engine/ce.h
drivers/gpu/drm/nouveau/include/nvkm/engine/ce.h
+1
-0
drivers/gpu/drm/nouveau/nouveau_bo.c
drivers/gpu/drm/nouveau/nouveau_bo.c
+2
-0
drivers/gpu/drm/nouveau/nvkm/engine/ce/Kbuild
drivers/gpu/drm/nouveau/nvkm/engine/ce/Kbuild
+1
-0
drivers/gpu/drm/nouveau/nvkm/engine/ce/gp100.c
drivers/gpu/drm/nouveau/nvkm/engine/ce/gp100.c
+102
-0
drivers/gpu/drm/nouveau/nvkm/engine/device/base.c
drivers/gpu/drm/nouveau/nvkm/engine/device/base.c
+6
-0
未找到文件。
drivers/gpu/drm/nouveau/include/nvif/class.h
浏览文件 @
8e7e1586
...
@@ -131,6 +131,7 @@
...
@@ -131,6 +131,7 @@
#define FERMI_DMA 0x000090b5
#define FERMI_DMA 0x000090b5
#define KEPLER_DMA_COPY_A 0x0000a0b5
#define KEPLER_DMA_COPY_A 0x0000a0b5
#define MAXWELL_DMA_COPY_A 0x0000b0b5
#define MAXWELL_DMA_COPY_A 0x0000b0b5
#define PASCAL_DMA_COPY_A 0x0000c0b5
#define FERMI_DECOMPRESS 0x000090b8
#define FERMI_DECOMPRESS 0x000090b8
...
...
drivers/gpu/drm/nouveau/include/nvkm/engine/ce.h
浏览文件 @
8e7e1586
...
@@ -7,4 +7,5 @@ int gf100_ce_new(struct nvkm_device *, int, struct nvkm_engine **);
...
@@ -7,4 +7,5 @@ int gf100_ce_new(struct nvkm_device *, int, struct nvkm_engine **);
int
gk104_ce_new
(
struct
nvkm_device
*
,
int
,
struct
nvkm_engine
**
);
int
gk104_ce_new
(
struct
nvkm_device
*
,
int
,
struct
nvkm_engine
**
);
int
gm107_ce_new
(
struct
nvkm_device
*
,
int
,
struct
nvkm_engine
**
);
int
gm107_ce_new
(
struct
nvkm_device
*
,
int
,
struct
nvkm_engine
**
);
int
gm200_ce_new
(
struct
nvkm_device
*
,
int
,
struct
nvkm_engine
**
);
int
gm200_ce_new
(
struct
nvkm_device
*
,
int
,
struct
nvkm_engine
**
);
int
gp100_ce_new
(
struct
nvkm_device
*
,
int
,
struct
nvkm_engine
**
);
#endif
#endif
drivers/gpu/drm/nouveau/nouveau_bo.c
浏览文件 @
8e7e1586
...
@@ -1104,6 +1104,8 @@ nouveau_bo_move_init(struct nouveau_drm *drm)
...
@@ -1104,6 +1104,8 @@ nouveau_bo_move_init(struct nouveau_drm *drm)
struct
ttm_mem_reg
*
,
struct
ttm_mem_reg
*
);
struct
ttm_mem_reg
*
,
struct
ttm_mem_reg
*
);
int
(
*
init
)(
struct
nouveau_channel
*
,
u32
handle
);
int
(
*
init
)(
struct
nouveau_channel
*
,
u32
handle
);
}
_methods
[]
=
{
}
_methods
[]
=
{
{
"COPY"
,
4
,
0xc0b5
,
nve0_bo_move_copy
,
nve0_bo_move_init
},
{
"GRCE"
,
0
,
0xc0b5
,
nve0_bo_move_copy
,
nvc0_bo_move_init
},
{
"COPY"
,
4
,
0xb0b5
,
nve0_bo_move_copy
,
nve0_bo_move_init
},
{
"COPY"
,
4
,
0xb0b5
,
nve0_bo_move_copy
,
nve0_bo_move_init
},
{
"GRCE"
,
0
,
0xb0b5
,
nve0_bo_move_copy
,
nvc0_bo_move_init
},
{
"GRCE"
,
0
,
0xb0b5
,
nve0_bo_move_copy
,
nvc0_bo_move_init
},
{
"COPY"
,
4
,
0xa0b5
,
nve0_bo_move_copy
,
nve0_bo_move_init
},
{
"COPY"
,
4
,
0xa0b5
,
nve0_bo_move_copy
,
nve0_bo_move_init
},
...
...
drivers/gpu/drm/nouveau/nvkm/engine/ce/Kbuild
浏览文件 @
8e7e1586
...
@@ -3,3 +3,4 @@ nvkm-y += nvkm/engine/ce/gf100.o
...
@@ -3,3 +3,4 @@ nvkm-y += nvkm/engine/ce/gf100.o
nvkm-y += nvkm/engine/ce/gk104.o
nvkm-y += nvkm/engine/ce/gk104.o
nvkm-y += nvkm/engine/ce/gm107.o
nvkm-y += nvkm/engine/ce/gm107.o
nvkm-y += nvkm/engine/ce/gm200.o
nvkm-y += nvkm/engine/ce/gm200.o
nvkm-y += nvkm/engine/ce/gp100.o
drivers/gpu/drm/nouveau/nvkm/engine/ce/gp100.c
0 → 100644
浏览文件 @
8e7e1586
/*
* Copyright 2015 Red Hat Inc.
*
* Permission is hereby granted, free of charge, to any person obtaining a
* copy of this software and associated documentation files (the "Software"),
* to deal in the Software without restriction, including without limitation
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
* and/or sell copies of the Software, and to permit persons to whom the
* Software is furnished to do so, subject to the following conditions:
*
* The above copyright notice and this permission notice shall be included in
* all copies or substantial portions of the Software.
*
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
* OTHER DEALINGS IN THE SOFTWARE.
*
* Authors: Ben Skeggs
*/
#include "priv.h"
#include <core/enum.h>
#include <nvif/class.h>
static
const
struct
nvkm_enum
gp100_ce_launcherr_report
[]
=
{
{
0x0
,
"NO_ERR"
},
{
0x1
,
"2D_LAYER_EXCEEDS_DEPTH"
},
{
0x2
,
"INVALID_ALIGNMENT"
},
{
0x3
,
"MEM2MEM_RECT_OUT_OF_BOUNDS"
},
{
0x4
,
"SRC_LINE_EXCEEDS_PITCH"
},
{
0x5
,
"SRC_LINE_EXCEEDS_NEG_PITCH"
},
{
0x6
,
"DST_LINE_EXCEEDS_PITCH"
},
{
0x7
,
"DST_LINE_EXCEEDS_NEG_PITCH"
},
{
0x8
,
"BAD_SRC_PIXEL_COMP_REF"
},
{
0x9
,
"INVALID_VALUE"
},
{
0xa
,
"UNUSED_FIELD"
},
{
0xb
,
"INVALID_OPERATION"
},
{
0xc
,
"NO_RESOURCES"
},
{
0xd
,
"INVALID_CONFIG"
},
{}
};
static
void
gp100_ce_intr_launcherr
(
struct
nvkm_engine
*
ce
,
const
u32
base
)
{
struct
nvkm_subdev
*
subdev
=
&
ce
->
subdev
;
struct
nvkm_device
*
device
=
subdev
->
device
;
u32
stat
=
nvkm_rd32
(
device
,
0x104418
+
base
);
const
struct
nvkm_enum
*
en
=
nvkm_enum_find
(
gp100_ce_launcherr_report
,
stat
&
0x0000000f
);
nvkm_warn
(
subdev
,
"LAUNCHERR %08x [%s]
\n
"
,
stat
,
en
?
en
->
name
:
""
);
}
void
gp100_ce_intr
(
struct
nvkm_engine
*
ce
)
{
const
u32
base
=
(
ce
->
subdev
.
index
-
NVKM_ENGINE_CE0
)
*
0x80
;
struct
nvkm_subdev
*
subdev
=
&
ce
->
subdev
;
struct
nvkm_device
*
device
=
subdev
->
device
;
u32
mask
=
nvkm_rd32
(
device
,
0x10440c
+
base
);
u32
intr
=
nvkm_rd32
(
device
,
0x104410
+
base
)
&
mask
;
if
(
intr
&
0x00000001
)
{
//XXX: guess
nvkm_warn
(
subdev
,
"BLOCKPIPE
\n
"
);
nvkm_wr32
(
device
,
0x104410
+
base
,
0x00000001
);
intr
&=
~
0x00000001
;
}
if
(
intr
&
0x00000002
)
{
//XXX: guess
nvkm_warn
(
subdev
,
"NONBLOCKPIPE
\n
"
);
nvkm_wr32
(
device
,
0x104410
+
base
,
0x00000002
);
intr
&=
~
0x00000002
;
}
if
(
intr
&
0x00000004
)
{
gp100_ce_intr_launcherr
(
ce
,
base
);
nvkm_wr32
(
device
,
0x104410
+
base
,
0x00000004
);
intr
&=
~
0x00000004
;
}
if
(
intr
)
{
nvkm_warn
(
subdev
,
"intr %08x
\n
"
,
intr
);
nvkm_wr32
(
device
,
0x104410
+
base
,
intr
);
}
}
static
const
struct
nvkm_engine_func
gp100_ce
=
{
.
intr
=
gp100_ce_intr
,
.
sclass
=
{
{
-
1
,
-
1
,
PASCAL_DMA_COPY_A
},
{}
}
};
int
gp100_ce_new
(
struct
nvkm_device
*
device
,
int
index
,
struct
nvkm_engine
**
pengine
)
{
return
nvkm_engine_new_
(
&
gp100_ce
,
device
,
index
,
true
,
pengine
);
}
drivers/gpu/drm/nouveau/nvkm/engine/device/base.c
浏览文件 @
8e7e1586
...
@@ -2168,6 +2168,12 @@ nv130_chipset = {
...
@@ -2168,6 +2168,12 @@ nv130_chipset = {
.
pci
=
gp100_pci_new
,
.
pci
=
gp100_pci_new
,
.
timer
=
gk20a_timer_new
,
.
timer
=
gk20a_timer_new
,
.
top
=
gk104_top_new
,
.
top
=
gk104_top_new
,
.
ce
[
0
]
=
gp100_ce_new
,
.
ce
[
1
]
=
gp100_ce_new
,
.
ce
[
2
]
=
gp100_ce_new
,
.
ce
[
3
]
=
gp100_ce_new
,
.
ce
[
4
]
=
gp100_ce_new
,
.
ce
[
5
]
=
gp100_ce_new
,
.
dma
=
gf119_dma_new
,
.
dma
=
gf119_dma_new
,
.
disp
=
gp100_disp_new
,
.
disp
=
gp100_disp_new
,
.
fifo
=
gp100_fifo_new
,
.
fifo
=
gp100_fifo_new
,
...
...
编辑
预览
Markdown
is supported
0%
请重试
或
添加新附件
.
添加附件
取消
You are about to add
0
people
to the discussion. Proceed with caution.
先完成此消息的编辑!
取消
想要评论请
注册
或
登录